blob: 9b45a326af25ea0b4722ab8a82c73f95e1282043 [file] [log] [blame]
b.liue9582032025-04-17 19:18:16 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * xHCI host controller driver
4 *
5 * Copyright (C) 2008 Intel Corp.
6 *
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
9 */
10
11/*
12 * Ring initialization rules:
13 * 1. Each segment is initialized to zero, except for link TRBs.
14 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
15 * Consumer Cycle State (CCS), depending on ring function.
16 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
17 *
18 * Ring behavior rules:
19 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
20 * least one free TRB in the ring. This is useful if you want to turn that
21 * into a link TRB and expand the ring.
22 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
23 * link TRB, then load the pointer with the address in the link TRB. If the
24 * link TRB had its toggle bit set, you may need to update the ring cycle
25 * state (see cycle bit rules). You may have to do this multiple times
26 * until you reach a non-link TRB.
27 * 3. A ring is full if enqueue++ (for the definition of increment above)
28 * equals the dequeue pointer.
29 *
30 * Cycle bit rules:
31 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
32 * in a link TRB, it must toggle the ring cycle state.
33 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
34 * in a link TRB, it must toggle the ring cycle state.
35 *
36 * Producer rules:
37 * 1. Check if ring is full before you enqueue.
38 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
39 * Update enqueue pointer between each write (which may update the ring
40 * cycle state).
41 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
42 * and endpoint rings. If HC is the producer for the event ring,
43 * and it generates an interrupt according to interrupt modulation rules.
44 *
45 * Consumer rules:
46 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
47 * the TRB is owned by the consumer.
48 * 2. Update dequeue pointer (which may update the ring cycle state) and
49 * continue processing TRBs until you reach a TRB which is not owned by you.
50 * 3. Notify the producer. SW is the consumer for the event ring, and it
51 * updates event ring dequeue pointer. HC is the consumer for the command and
52 * endpoint rings; it generates events on the event ring for these.
53 */
54
55#include <linux/scatterlist.h>
56#include <linux/slab.h>
57#include <linux/dma-mapping.h>
58#include "xhci.h"
59#include "xhci-trace.h"
60
61/*
62 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
63 * address of the TRB.
64 */
65dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
66 union xhci_trb *trb)
67{
68 unsigned long segment_offset;
69
70 if (!seg || !trb || trb < seg->trbs)
71 return 0;
72 /* offset in TRBs */
73 segment_offset = trb - seg->trbs;
74 if (segment_offset >= TRBS_PER_SEGMENT)
75 return 0;
76 return seg->dma + (segment_offset * sizeof(*trb));
77}
78
79static bool trb_is_noop(union xhci_trb *trb)
80{
81 return TRB_TYPE_NOOP_LE32(trb->generic.field[3]);
82}
83
84static bool trb_is_link(union xhci_trb *trb)
85{
86 return TRB_TYPE_LINK_LE32(trb->link.control);
87}
88
89static bool last_trb_on_seg(struct xhci_segment *seg, union xhci_trb *trb)
90{
91 return trb == &seg->trbs[TRBS_PER_SEGMENT - 1];
92}
93
94static bool last_trb_on_ring(struct xhci_ring *ring,
95 struct xhci_segment *seg, union xhci_trb *trb)
96{
97 return last_trb_on_seg(seg, trb) && (seg->next == ring->first_seg);
98}
99
100static bool link_trb_toggles_cycle(union xhci_trb *trb)
101{
102 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
103}
104
105static bool last_td_in_urb(struct xhci_td *td)
106{
107 struct urb_priv *urb_priv = td->urb->hcpriv;
108
109 return urb_priv->num_tds_done == urb_priv->num_tds;
110}
111
112static void inc_td_cnt(struct urb *urb)
113{
114 struct urb_priv *urb_priv = urb->hcpriv;
115
116 urb_priv->num_tds_done++;
117}
118
119static void trb_to_noop(union xhci_trb *trb, u32 noop_type)
120{
121 if (trb_is_link(trb)) {
122 /* unchain chained link TRBs */
123 trb->link.control &= cpu_to_le32(~TRB_CHAIN);
124 } else {
125 trb->generic.field[0] = 0;
126 trb->generic.field[1] = 0;
127 trb->generic.field[2] = 0;
128 /* Preserve only the cycle bit of this TRB */
129 trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
130 trb->generic.field[3] |= cpu_to_le32(TRB_TYPE(noop_type));
131 }
132}
133
134/* Updates trb to point to the next TRB in the ring, and updates seg if the next
135 * TRB is in a new segment. This does not skip over link TRBs, and it does not
136 * effect the ring dequeue or enqueue pointers.
137 */
138static void next_trb(struct xhci_hcd *xhci,
139 struct xhci_ring *ring,
140 struct xhci_segment **seg,
141 union xhci_trb **trb)
142{
143 if (trb_is_link(*trb)) {
144 *seg = (*seg)->next;
145 *trb = ((*seg)->trbs);
146 } else {
147 (*trb)++;
148 }
149}
150
151/*
152 * See Cycle bit rules. SW is the consumer for the event ring only.
153 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
154 */
155void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
156{
157 /* event ring doesn't have link trbs, check for last trb */
158 if (ring->type == TYPE_EVENT) {
159 if (!last_trb_on_seg(ring->deq_seg, ring->dequeue)) {
160 ring->dequeue++;
161 goto out;
162 }
163 if (last_trb_on_ring(ring, ring->deq_seg, ring->dequeue))
164 ring->cycle_state ^= 1;
165 ring->deq_seg = ring->deq_seg->next;
166 ring->dequeue = ring->deq_seg->trbs;
167 goto out;
168 }
169
170 /* All other rings have link trbs */
171 if (!trb_is_link(ring->dequeue)) {
172 ring->dequeue++;
173 ring->num_trbs_free++;
174 }
175 while (trb_is_link(ring->dequeue)) {
176 ring->deq_seg = ring->deq_seg->next;
177 ring->dequeue = ring->deq_seg->trbs;
178 }
179
180out:
181 trace_xhci_inc_deq(ring);
182
183 return;
184}
185
186/*
187 * See Cycle bit rules. SW is the consumer for the event ring only.
188 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
189 *
190 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
191 * chain bit is set), then set the chain bit in all the following link TRBs.
192 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
193 * have their chain bit cleared (so that each Link TRB is a separate TD).
194 *
195 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
196 * set, but other sections talk about dealing with the chain bit set. This was
197 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
198 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
199 *
200 * @more_trbs_coming: Will you enqueue more TRBs before calling
201 * prepare_transfer()?
202 */
203static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
204 bool more_trbs_coming)
205{
206 u32 chain;
207 union xhci_trb *next;
208
209 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
210 /* If this is not event ring, there is one less usable TRB */
211 if (!trb_is_link(ring->enqueue))
212 ring->num_trbs_free--;
213 next = ++(ring->enqueue);
214
215 /* Update the dequeue pointer further if that was a link TRB */
216 while (trb_is_link(next)) {
217
218 /*
219 * If the caller doesn't plan on enqueueing more TDs before
220 * ringing the doorbell, then we don't want to give the link TRB
221 * to the hardware just yet. We'll give the link TRB back in
222 * prepare_ring() just before we enqueue the TD at the top of
223 * the ring.
224 */
225 if (!chain && !more_trbs_coming)
226 break;
227
228 /* If we're not dealing with 0.95 hardware or isoc rings on
229 * AMD 0.96 host, carry over the chain bit of the previous TRB
230 * (which may mean the chain bit is cleared).
231 */
232 if (!(ring->type == TYPE_ISOC &&
233 (xhci->quirks & XHCI_AMD_0x96_HOST)) &&
234 !xhci_link_trb_quirk(xhci)) {
235 next->link.control &= cpu_to_le32(~TRB_CHAIN);
236 next->link.control |= cpu_to_le32(chain);
237 }
238 /* Give this link TRB to the hardware */
239 wmb();
240 next->link.control ^= cpu_to_le32(TRB_CYCLE);
241
242 /* Toggle the cycle bit after the last ring segment. */
243 if (link_trb_toggles_cycle(next))
244 ring->cycle_state ^= 1;
245
246 ring->enq_seg = ring->enq_seg->next;
247 ring->enqueue = ring->enq_seg->trbs;
248 next = ring->enqueue;
249 }
250
251 trace_xhci_inc_enq(ring);
252}
253
254/*
255 * Check to see if there's room to enqueue num_trbs on the ring and make sure
256 * enqueue pointer will not advance into dequeue segment. See rules above.
257 */
258static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
259 unsigned int num_trbs)
260{
261 int num_trbs_in_deq_seg;
262
263 if (ring->num_trbs_free < num_trbs)
264 return 0;
265
266 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
267 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
268 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
269 return 0;
270 }
271
272 return 1;
273}
274
275/* Ring the host controller doorbell after placing a command on the ring */
276void xhci_ring_cmd_db(struct xhci_hcd *xhci)
277{
278 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
279 return;
280
281 xhci_dbg(xhci, "// Ding dong!\n");
282 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
283 /* Flush PCI posted writes */
284 readl(&xhci->dba->doorbell[0]);
285}
286
287static bool xhci_mod_cmd_timer(struct xhci_hcd *xhci, unsigned long delay)
288{
289 return mod_delayed_work(system_wq, &xhci->cmd_timer, delay);
290}
291
292static struct xhci_command *xhci_next_queued_cmd(struct xhci_hcd *xhci)
293{
294 return list_first_entry_or_null(&xhci->cmd_list, struct xhci_command,
295 cmd_list);
296}
297
298/*
299 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
300 * If there are other commands waiting then restart the ring and kick the timer.
301 * This must be called with command ring stopped and xhci->lock held.
302 */
303static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
304 struct xhci_command *cur_cmd)
305{
306 struct xhci_command *i_cmd;
307
308 /* Turn all aborted commands in list to no-ops, then restart */
309 list_for_each_entry(i_cmd, &xhci->cmd_list, cmd_list) {
310
311 if (i_cmd->status != COMP_COMMAND_ABORTED)
312 continue;
313
314 i_cmd->status = COMP_COMMAND_RING_STOPPED;
315
316 xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
317 i_cmd->command_trb);
318
319 trb_to_noop(i_cmd->command_trb, TRB_CMD_NOOP);
320
321 /*
322 * caller waiting for completion is called when command
323 * completion event is received for these no-op commands
324 */
325 }
326
327 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
328
329 /* ring command ring doorbell to restart the command ring */
330 if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
331 !(xhci->xhc_state & XHCI_STATE_DYING)) {
332 xhci->current_cmd = cur_cmd;
333 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
334 xhci_ring_cmd_db(xhci);
335 }
336}
337
338/* Must be called with xhci->lock held, releases and aquires lock back */
339static int xhci_abort_cmd_ring(struct xhci_hcd *xhci, unsigned long flags)
340{
341 struct xhci_segment *new_seg = xhci->cmd_ring->deq_seg;
342 union xhci_trb *new_deq = xhci->cmd_ring->dequeue;
343 u64 crcr;
344 int ret;
345
346 xhci_dbg(xhci, "Abort command ring\n");
347
348 reinit_completion(&xhci->cmd_ring_stop_completion);
349
350 /*
351 * The control bits like command stop, abort are located in lower
352 * dword of the command ring control register.
353 * Some controllers require all 64 bits to be written to abort the ring.
354 * Make sure the upper dword is valid, pointing to the next command,
355 * avoiding corrupting the command ring pointer in case the command ring
356 * is stopped by the time the upper dword is written.
357 */
358 next_trb(xhci, NULL, &new_seg, &new_deq);
359 if (trb_is_link(new_deq))
360 next_trb(xhci, NULL, &new_seg, &new_deq);
361
362 crcr = xhci_trb_virt_to_dma(new_seg, new_deq);
363 xhci_write_64(xhci, crcr | CMD_RING_ABORT, &xhci->op_regs->cmd_ring);
364
365 /* Section 4.6.1.2 of xHCI 1.0 spec says software should also time the
366 * completion of the Command Abort operation. If CRR is not negated in 5
367 * seconds then driver handles it as if host died (-ENODEV).
368 * In the future we should distinguish between -ENODEV and -ETIMEDOUT
369 * and try to recover a -ETIMEDOUT with a host controller reset.
370 */
371 ret = xhci_handshake(&xhci->op_regs->cmd_ring,
372 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
373 if (ret < 0) {
374 xhci_err(xhci, "Abort failed to stop command ring: %d\n", ret);
375 xhci_halt(xhci);
376 xhci_hc_died(xhci);
377 return ret;
378 }
379 /*
380 * Writing the CMD_RING_ABORT bit should cause a cmd completion event,
381 * however on some host hw the CMD_RING_RUNNING bit is correctly cleared
382 * but the completion event in never sent. Wait 2 secs (arbitrary
383 * number) to handle those cases after negation of CMD_RING_RUNNING.
384 */
385 spin_unlock_irqrestore(&xhci->lock, flags);
386 ret = wait_for_completion_timeout(&xhci->cmd_ring_stop_completion,
387 msecs_to_jiffies(2000));
388 spin_lock_irqsave(&xhci->lock, flags);
389 if (!ret) {
390 xhci_dbg(xhci, "No stop event for abort, ring start fail?\n");
391 xhci_cleanup_command_queue(xhci);
392 } else {
393 xhci_handle_stopped_cmd_ring(xhci, xhci_next_queued_cmd(xhci));
394 }
395 return 0;
396}
397
398void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
399 unsigned int slot_id,
400 unsigned int ep_index,
401 unsigned int stream_id)
402{
403 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
404 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
405 unsigned int ep_state = ep->ep_state;
406
407 /* Don't ring the doorbell for this endpoint if there are pending
408 * cancellations because we don't want to interrupt processing.
409 * We don't want to restart any stream rings if there's a set dequeue
410 * pointer command pending because the device can choose to start any
411 * stream once the endpoint is on the HW schedule.
412 */
413 if ((ep_state & EP_STOP_CMD_PENDING) || (ep_state & SET_DEQ_PENDING) ||
414 (ep_state & EP_HALTED) || (ep_state & EP_CLEARING_TT))
415 return;
416 writel(DB_VALUE(ep_index, stream_id), db_addr);
417 /* The CPU has better things to do at this point than wait for a
418 * write-posting flush. It'll get there soon enough.
419 */
420}
421
422/* Ring the doorbell for any rings with pending URBs */
423static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
424 unsigned int slot_id,
425 unsigned int ep_index)
426{
427 unsigned int stream_id;
428 struct xhci_virt_ep *ep;
429
430 ep = &xhci->devs[slot_id]->eps[ep_index];
431
432 /* A ring has pending URBs if its TD list is not empty */
433 if (!(ep->ep_state & EP_HAS_STREAMS)) {
434 if (ep->ring && !(list_empty(&ep->ring->td_list)))
435 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
436 return;
437 }
438
439 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
440 stream_id++) {
441 struct xhci_stream_info *stream_info = ep->stream_info;
442 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
443 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
444 stream_id);
445 }
446}
447
448void xhci_ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
449 unsigned int slot_id,
450 unsigned int ep_index)
451{
452 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
453}
454
455static struct xhci_virt_ep *xhci_get_virt_ep(struct xhci_hcd *xhci,
456 unsigned int slot_id,
457 unsigned int ep_index)
458{
459 if (slot_id == 0 || slot_id >= MAX_HC_SLOTS) {
460 xhci_warn(xhci, "Invalid slot_id %u\n", slot_id);
461 return NULL;
462 }
463 if (ep_index >= EP_CTX_PER_DEV) {
464 xhci_warn(xhci, "Invalid endpoint index %u\n", ep_index);
465 return NULL;
466 }
467 if (!xhci->devs[slot_id]) {
468 xhci_warn(xhci, "No xhci virt device for slot_id %u\n", slot_id);
469 return NULL;
470 }
471
472 return &xhci->devs[slot_id]->eps[ep_index];
473}
474
475/* Get the right ring for the given slot_id, ep_index and stream_id.
476 * If the endpoint supports streams, boundary check the URB's stream ID.
477 * If the endpoint doesn't support streams, return the singular endpoint ring.
478 */
479struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
480 unsigned int slot_id, unsigned int ep_index,
481 unsigned int stream_id)
482{
483 struct xhci_virt_ep *ep;
484
485 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
486 if (!ep)
487 return NULL;
488
489 /* Common case: no streams */
490 if (!(ep->ep_state & EP_HAS_STREAMS))
491 return ep->ring;
492
493 if (stream_id == 0) {
494 xhci_warn(xhci,
495 "WARN: Slot ID %u, ep index %u has streams, "
496 "but URB has no stream ID.\n",
497 slot_id, ep_index);
498 return NULL;
499 }
500
501 if (stream_id < ep->stream_info->num_streams)
502 return ep->stream_info->stream_rings[stream_id];
503
504 xhci_warn(xhci,
505 "WARN: Slot ID %u, ep index %u has "
506 "stream IDs 1 to %u allocated, "
507 "but stream ID %u is requested.\n",
508 slot_id, ep_index,
509 ep->stream_info->num_streams - 1,
510 stream_id);
511 return NULL;
512}
513
514
515/*
516 * Get the hw dequeue pointer xHC stopped on, either directly from the
517 * endpoint context, or if streams are in use from the stream context.
518 * The returned hw_dequeue contains the lowest four bits with cycle state
519 * and possbile stream context type.
520 */
521static u64 xhci_get_hw_deq(struct xhci_hcd *xhci, struct xhci_virt_device *vdev,
522 unsigned int ep_index, unsigned int stream_id)
523{
524 struct xhci_ep_ctx *ep_ctx;
525 struct xhci_stream_ctx *st_ctx;
526 struct xhci_virt_ep *ep;
527
528 ep = &vdev->eps[ep_index];
529
530 if (ep->ep_state & EP_HAS_STREAMS) {
531 st_ctx = &ep->stream_info->stream_ctx_array[stream_id];
532 return le64_to_cpu(st_ctx->stream_ring);
533 }
534 ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
535 return le64_to_cpu(ep_ctx->deq);
536}
537
538/*
539 * Move the xHC's endpoint ring dequeue pointer past cur_td.
540 * Record the new state of the xHC's endpoint ring dequeue segment,
541 * dequeue pointer, stream id, and new consumer cycle state in state.
542 * Update our internal representation of the ring's dequeue pointer.
543 *
544 * We do this in three jumps:
545 * - First we update our new ring state to be the same as when the xHC stopped.
546 * - Then we traverse the ring to find the segment that contains
547 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
548 * any link TRBs with the toggle cycle bit set.
549 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
550 * if we've moved it past a link TRB with the toggle cycle bit set.
551 *
552 * Some of the uses of xhci_generic_trb are grotty, but if they're done
553 * with correct __le32 accesses they should work fine. Only users of this are
554 * in here.
555 */
556void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
557 unsigned int slot_id, unsigned int ep_index,
558 unsigned int stream_id, struct xhci_td *cur_td,
559 struct xhci_dequeue_state *state)
560{
561 struct xhci_virt_device *dev = xhci->devs[slot_id];
562 struct xhci_virt_ep *ep = &dev->eps[ep_index];
563 struct xhci_ring *ep_ring;
564 struct xhci_segment *new_seg;
565 union xhci_trb *new_deq;
566 dma_addr_t addr;
567 u64 hw_dequeue;
568 bool cycle_found = false;
569 bool td_last_trb_found = false;
570
571 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
572 ep_index, stream_id);
573 if (!ep_ring) {
574 xhci_warn(xhci, "WARN can't find new dequeue state "
575 "for invalid stream ID %u.\n",
576 stream_id);
577 return;
578 }
579 /*
580 * A cancelled TD can complete with a stall if HW cached the trb.
581 * In this case driver can't find cur_td, but if the ring is empty we
582 * can move the dequeue pointer to the current enqueue position.
583 */
584 if (!cur_td) {
585 if (list_empty(&ep_ring->td_list)) {
586 state->new_deq_seg = ep_ring->enq_seg;
587 state->new_deq_ptr = ep_ring->enqueue;
588 state->new_cycle_state = ep_ring->cycle_state;
589 goto done;
590 } else {
591 xhci_warn(xhci, "Can't find new dequeue state, missing cur_td\n");
592 return;
593 }
594 }
595
596 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
597 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
598 "Finding endpoint context");
599
600 hw_dequeue = xhci_get_hw_deq(xhci, dev, ep_index, stream_id);
601 new_seg = ep_ring->deq_seg;
602 new_deq = ep_ring->dequeue;
603 state->new_cycle_state = hw_dequeue & 0x1;
604 state->stream_id = stream_id;
605
606 /*
607 * We want to find the pointer, segment and cycle state of the new trb
608 * (the one after current TD's last_trb). We know the cycle state at
609 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
610 * found.
611 */
612 do {
613 if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
614 == (dma_addr_t)(hw_dequeue & ~0xf)) {
615 cycle_found = true;
616 if (td_last_trb_found)
617 break;
618 }
619 if (new_deq == cur_td->last_trb)
620 td_last_trb_found = true;
621
622 if (cycle_found && trb_is_link(new_deq) &&
623 link_trb_toggles_cycle(new_deq))
624 state->new_cycle_state ^= 0x1;
625
626 next_trb(xhci, ep_ring, &new_seg, &new_deq);
627
628 /* Search wrapped around, bail out */
629 if (new_deq == ep->ring->dequeue) {
630 xhci_err(xhci, "Error: Failed finding new dequeue state\n");
631 state->new_deq_seg = NULL;
632 state->new_deq_ptr = NULL;
633 return;
634 }
635
636 } while (!cycle_found || !td_last_trb_found);
637
638 state->new_deq_seg = new_seg;
639 state->new_deq_ptr = new_deq;
640
641done:
642 /* Don't update the ring cycle state for the producer (us). */
643 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
644 "Cycle state = 0x%x", state->new_cycle_state);
645
646 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
647 "New dequeue segment = %p (virtual)",
648 state->new_deq_seg);
649 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
650 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
651 "New dequeue pointer = 0x%llx (DMA)",
652 (unsigned long long) addr);
653}
654
655/* flip_cycle means flip the cycle bit of all but the first and last TRB.
656 * (The last TRB actually points to the ring enqueue pointer, which is not part
657 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
658 */
659static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
660 struct xhci_td *td, bool flip_cycle)
661{
662 struct xhci_segment *seg = td->start_seg;
663 union xhci_trb *trb = td->first_trb;
664
665 while (1) {
666 trb_to_noop(trb, TRB_TR_NOOP);
667
668 /* flip cycle if asked to */
669 if (flip_cycle && trb != td->first_trb && trb != td->last_trb)
670 trb->generic.field[3] ^= cpu_to_le32(TRB_CYCLE);
671
672 if (trb == td->last_trb)
673 break;
674
675 next_trb(xhci, ep_ring, &seg, &trb);
676 }
677}
678
679static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
680 struct xhci_virt_ep *ep)
681{
682 ep->ep_state &= ~EP_STOP_CMD_PENDING;
683 /* Can't del_timer_sync in interrupt */
684 del_timer(&ep->stop_cmd_timer);
685}
686
687/*
688 * Must be called with xhci->lock held in interrupt context,
689 * releases and re-acquires xhci->lock
690 */
691static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
692 struct xhci_td *cur_td, int status)
693{
694 struct urb *urb = cur_td->urb;
695 struct urb_priv *urb_priv = urb->hcpriv;
696 struct usb_hcd *hcd = bus_to_hcd(urb->dev->bus);
697
698 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
699 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
700 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
701 if (xhci->quirks & XHCI_AMD_PLL_FIX)
702 usb_amd_quirk_pll_enable();
703 }
704 }
705 xhci_urb_free_priv(urb_priv);
706 usb_hcd_unlink_urb_from_ep(hcd, urb);
707 spin_unlock(&xhci->lock);
708 trace_xhci_urb_giveback(urb);
709 usb_hcd_giveback_urb(hcd, urb, status);
710 spin_lock(&xhci->lock);
711}
712
713static void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci,
714 struct xhci_ring *ring, struct xhci_td *td)
715{
716 struct device *dev = xhci_to_hcd(xhci)->self.sysdev;
717 struct xhci_segment *seg = td->bounce_seg;
718 struct urb *urb = td->urb;
719 size_t len;
720
721 if (!ring || !seg || !urb)
722 return;
723
724 if (usb_urb_dir_out(urb)) {
725 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
726 DMA_TO_DEVICE);
727 return;
728 }
729
730 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
731 DMA_FROM_DEVICE);
732 /* for in tranfers we need to copy the data from bounce to sg */
733 if (urb->num_sgs) {
734 len = sg_pcopy_from_buffer(urb->sg, urb->num_sgs, seg->bounce_buf,
735 seg->bounce_len, seg->bounce_offs);
736 if (len != seg->bounce_len)
737 xhci_warn(xhci, "WARN Wrong bounce buffer read length: %zu != %d\n",
738 len, seg->bounce_len);
739 } else {
740 memcpy(urb->transfer_buffer + seg->bounce_offs, seg->bounce_buf,
741 seg->bounce_len);
742 }
743 seg->bounce_len = 0;
744 seg->bounce_offs = 0;
745}
746
747/*
748 * When we get a command completion for a Stop Endpoint Command, we need to
749 * unlink any cancelled TDs from the ring. There are two ways to do that:
750 *
751 * 1. If the HW was in the middle of processing the TD that needs to be
752 * cancelled, then we must move the ring's dequeue pointer past the last TRB
753 * in the TD with a Set Dequeue Pointer Command.
754 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
755 * bit cleared) so that the HW will skip over them.
756 */
757static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
758 union xhci_trb *trb, struct xhci_event_cmd *event)
759{
760 unsigned int ep_index;
761 struct xhci_ring *ep_ring;
762 struct xhci_virt_ep *ep;
763 struct xhci_td *cur_td = NULL;
764 struct xhci_td *last_unlinked_td;
765 struct xhci_ep_ctx *ep_ctx;
766 struct xhci_virt_device *vdev;
767 u64 hw_deq;
768 struct xhci_dequeue_state deq_state;
769
770 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
771 if (!xhci->devs[slot_id])
772 xhci_warn(xhci, "Stop endpoint command "
773 "completion for disabled slot %u\n",
774 slot_id);
775 return;
776 }
777
778 memset(&deq_state, 0, sizeof(deq_state));
779 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
780
781 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
782 if (!ep)
783 return;
784
785 vdev = xhci->devs[slot_id];
786 ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
787 trace_xhci_handle_cmd_stop_ep(ep_ctx);
788
789 last_unlinked_td = list_last_entry(&ep->cancelled_td_list,
790 struct xhci_td, cancelled_td_list);
791
792 if (list_empty(&ep->cancelled_td_list)) {
793 xhci_stop_watchdog_timer_in_irq(xhci, ep);
794 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
795 return;
796 }
797
798 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
799 * We have the xHCI lock, so nothing can modify this list until we drop
800 * it. We're also in the event handler, so we can't get re-interrupted
801 * if another Stop Endpoint command completes
802 */
803 list_for_each_entry(cur_td, &ep->cancelled_td_list, cancelled_td_list) {
804 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
805 "Removing canceled TD starting at 0x%llx (dma).",
806 (unsigned long long)xhci_trb_virt_to_dma(
807 cur_td->start_seg, cur_td->first_trb));
808 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
809 if (!ep_ring) {
810 /* This shouldn't happen unless a driver is mucking
811 * with the stream ID after submission. This will
812 * leave the TD on the hardware ring, and the hardware
813 * will try to execute it, and may access a buffer
814 * that has already been freed. In the best case, the
815 * hardware will execute it, and the event handler will
816 * ignore the completion event for that TD, since it was
817 * removed from the td_list for that endpoint. In
818 * short, don't muck with the stream ID after
819 * submission.
820 */
821 xhci_warn(xhci, "WARN Cancelled URB %p "
822 "has invalid stream ID %u.\n",
823 cur_td->urb,
824 cur_td->urb->stream_id);
825 goto remove_finished_td;
826 }
827 /*
828 * If we stopped on the TD we need to cancel, then we have to
829 * move the xHC endpoint ring dequeue pointer past this TD.
830 */
831 hw_deq = xhci_get_hw_deq(xhci, vdev, ep_index,
832 cur_td->urb->stream_id);
833 hw_deq &= ~0xf;
834
835 if (trb_in_td(xhci, cur_td->start_seg, cur_td->first_trb,
836 cur_td->last_trb, hw_deq, false)) {
837 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
838 cur_td->urb->stream_id,
839 cur_td, &deq_state);
840 } else {
841 td_to_noop(xhci, ep_ring, cur_td, false);
842 }
843
844remove_finished_td:
845 /*
846 * The event handler won't see a completion for this TD anymore,
847 * so remove it from the endpoint ring's TD list. Keep it in
848 * the cancelled TD list for URB completion later.
849 */
850 list_del_init(&cur_td->td_list);
851 }
852
853 xhci_stop_watchdog_timer_in_irq(xhci, ep);
854
855 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
856 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
857 xhci_queue_new_dequeue_state(xhci, slot_id, ep_index,
858 &deq_state);
859 xhci_ring_cmd_db(xhci);
860 } else {
861 /* Otherwise ring the doorbell(s) to restart queued transfers */
862 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
863 }
864
865 /*
866 * Drop the lock and complete the URBs in the cancelled TD list.
867 * New TDs to be cancelled might be added to the end of the list before
868 * we can complete all the URBs for the TDs we already unlinked.
869 * So stop when we've completed the URB for the last TD we unlinked.
870 */
871 do {
872 cur_td = list_first_entry(&ep->cancelled_td_list,
873 struct xhci_td, cancelled_td_list);
874 list_del_init(&cur_td->cancelled_td_list);
875
876 /* Clean up the cancelled URB */
877 /* Doesn't matter what we pass for status, since the core will
878 * just overwrite it (because the URB has been unlinked).
879 */
880 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
881 xhci_unmap_td_bounce_buffer(xhci, ep_ring, cur_td);
882 inc_td_cnt(cur_td->urb);
883 if (last_td_in_urb(cur_td))
884 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
885
886 /* Stop processing the cancelled list if the watchdog timer is
887 * running.
888 */
889 if (xhci->xhc_state & XHCI_STATE_DYING)
890 return;
891 } while (cur_td != last_unlinked_td);
892
893 /* Return to the event handler with xhci->lock re-acquired */
894}
895
896static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
897{
898 struct xhci_td *cur_td;
899 struct xhci_td *tmp;
900
901 list_for_each_entry_safe(cur_td, tmp, &ring->td_list, td_list) {
902 list_del_init(&cur_td->td_list);
903
904 if (!list_empty(&cur_td->cancelled_td_list))
905 list_del_init(&cur_td->cancelled_td_list);
906
907 xhci_unmap_td_bounce_buffer(xhci, ring, cur_td);
908
909 inc_td_cnt(cur_td->urb);
910 if (last_td_in_urb(cur_td))
911 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
912 }
913}
914
915static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
916 int slot_id, int ep_index)
917{
918 struct xhci_td *cur_td;
919 struct xhci_td *tmp;
920 struct xhci_virt_ep *ep;
921 struct xhci_ring *ring;
922
923 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
924 if (!ep)
925 return;
926
927 if ((ep->ep_state & EP_HAS_STREAMS) ||
928 (ep->ep_state & EP_GETTING_NO_STREAMS)) {
929 int stream_id;
930
931 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
932 stream_id++) {
933 ring = ep->stream_info->stream_rings[stream_id];
934 if (!ring)
935 continue;
936
937 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
938 "Killing URBs for slot ID %u, ep index %u, stream %u",
939 slot_id, ep_index, stream_id);
940 xhci_kill_ring_urbs(xhci, ring);
941 }
942 } else {
943 ring = ep->ring;
944 if (!ring)
945 return;
946 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
947 "Killing URBs for slot ID %u, ep index %u",
948 slot_id, ep_index);
949 xhci_kill_ring_urbs(xhci, ring);
950 }
951
952 list_for_each_entry_safe(cur_td, tmp, &ep->cancelled_td_list,
953 cancelled_td_list) {
954 list_del_init(&cur_td->cancelled_td_list);
955 inc_td_cnt(cur_td->urb);
956
957 if (last_td_in_urb(cur_td))
958 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
959 }
960}
961
962/*
963 * host controller died, register read returns 0xffffffff
964 * Complete pending commands, mark them ABORTED.
965 * URBs need to be given back as usb core might be waiting with device locks
966 * held for the URBs to finish during device disconnect, blocking host remove.
967 *
968 * Call with xhci->lock held.
969 * lock is relased and re-acquired while giving back urb.
970 */
971void xhci_hc_died(struct xhci_hcd *xhci)
972{
973 int i, j;
974
975 if (xhci->xhc_state & XHCI_STATE_DYING)
976 return;
977
978 xhci_err(xhci, "xHCI host controller not responding, assume dead\n");
979 xhci->xhc_state |= XHCI_STATE_DYING;
980
981 xhci_cleanup_command_queue(xhci);
982
983 /* return any pending urbs, remove may be waiting for them */
984 for (i = 0; i <= HCS_MAX_SLOTS(xhci->hcs_params1); i++) {
985 if (!xhci->devs[i])
986 continue;
987 for (j = 0; j < 31; j++)
988 xhci_kill_endpoint_urbs(xhci, i, j);
989 }
990
991 /* inform usb core hc died if PCI remove isn't already handling it */
992 if (!(xhci->xhc_state & XHCI_STATE_REMOVING))
993 usb_hc_died(xhci_to_hcd(xhci));
994}
995
996/* Watchdog timer function for when a stop endpoint command fails to complete.
997 * In this case, we assume the host controller is broken or dying or dead. The
998 * host may still be completing some other events, so we have to be careful to
999 * let the event ring handler and the URB dequeueing/enqueueing functions know
1000 * through xhci->state.
1001 *
1002 * The timer may also fire if the host takes a very long time to respond to the
1003 * command, and the stop endpoint command completion handler cannot delete the
1004 * timer before the timer function is called. Another endpoint cancellation may
1005 * sneak in before the timer function can grab the lock, and that may queue
1006 * another stop endpoint command and add the timer back. So we cannot use a
1007 * simple flag to say whether there is a pending stop endpoint command for a
1008 * particular endpoint.
1009 *
1010 * Instead we use a combination of that flag and checking if a new timer is
1011 * pending.
1012 */
1013void xhci_stop_endpoint_command_watchdog(struct timer_list *t)
1014{
1015 struct xhci_virt_ep *ep = from_timer(ep, t, stop_cmd_timer);
1016 struct xhci_hcd *xhci = ep->xhci;
1017 unsigned long flags;
1018
1019 spin_lock_irqsave(&xhci->lock, flags);
1020
1021 /* bail out if cmd completed but raced with stop ep watchdog timer.*/
1022 if (!(ep->ep_state & EP_STOP_CMD_PENDING) ||
1023 timer_pending(&ep->stop_cmd_timer)) {
1024 spin_unlock_irqrestore(&xhci->lock, flags);
1025 xhci_dbg(xhci, "Stop EP timer raced with cmd completion, exit");
1026 return;
1027 }
1028
1029 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
1030 ep->ep_state &= ~EP_STOP_CMD_PENDING;
1031
1032 xhci_halt(xhci);
1033
1034 /*
1035 * handle a stop endpoint cmd timeout as if host died (-ENODEV).
1036 * In the future we could distinguish between -ENODEV and -ETIMEDOUT
1037 * and try to recover a -ETIMEDOUT with a host controller reset
1038 */
1039 xhci_hc_died(xhci);
1040
1041 spin_unlock_irqrestore(&xhci->lock, flags);
1042 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1043 "xHCI host controller is dead.");
1044}
1045
1046static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
1047 struct xhci_virt_device *dev,
1048 struct xhci_ring *ep_ring,
1049 unsigned int ep_index)
1050{
1051 union xhci_trb *dequeue_temp;
1052 int num_trbs_free_temp;
1053 bool revert = false;
1054
1055 num_trbs_free_temp = ep_ring->num_trbs_free;
1056 dequeue_temp = ep_ring->dequeue;
1057
1058 /* If we get two back-to-back stalls, and the first stalled transfer
1059 * ends just before a link TRB, the dequeue pointer will be left on
1060 * the link TRB by the code in the while loop. So we have to update
1061 * the dequeue pointer one segment further, or we'll jump off
1062 * the segment into la-la-land.
1063 */
1064 if (trb_is_link(ep_ring->dequeue)) {
1065 ep_ring->deq_seg = ep_ring->deq_seg->next;
1066 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1067 }
1068
1069 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1070 /* We have more usable TRBs */
1071 ep_ring->num_trbs_free++;
1072 ep_ring->dequeue++;
1073 if (trb_is_link(ep_ring->dequeue)) {
1074 if (ep_ring->dequeue ==
1075 dev->eps[ep_index].queued_deq_ptr)
1076 break;
1077 ep_ring->deq_seg = ep_ring->deq_seg->next;
1078 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1079 }
1080 if (ep_ring->dequeue == dequeue_temp) {
1081 revert = true;
1082 break;
1083 }
1084 }
1085
1086 if (revert) {
1087 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1088 ep_ring->num_trbs_free = num_trbs_free_temp;
1089 }
1090}
1091
1092/*
1093 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1094 * we need to clear the set deq pending flag in the endpoint ring state, so that
1095 * the TD queueing code can ring the doorbell again. We also need to ring the
1096 * endpoint doorbell to restart the ring, but only if there aren't more
1097 * cancellations pending.
1098 */
1099static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
1100 union xhci_trb *trb, u32 cmd_comp_code)
1101{
1102 unsigned int ep_index;
1103 unsigned int stream_id;
1104 struct xhci_ring *ep_ring;
1105 struct xhci_virt_device *dev;
1106 struct xhci_virt_ep *ep;
1107 struct xhci_ep_ctx *ep_ctx;
1108 struct xhci_slot_ctx *slot_ctx;
1109
1110 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1111 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
1112 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
1113 if (!ep)
1114 return;
1115
1116 dev = xhci->devs[slot_id];
1117 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1118 if (!ep_ring) {
1119 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
1120 stream_id);
1121 /* XXX: Harmless??? */
1122 goto cleanup;
1123 }
1124
1125 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1126 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
1127 trace_xhci_handle_cmd_set_deq(slot_ctx);
1128 trace_xhci_handle_cmd_set_deq_ep(ep_ctx);
1129
1130 if (cmd_comp_code != COMP_SUCCESS) {
1131 unsigned int ep_state;
1132 unsigned int slot_state;
1133
1134 switch (cmd_comp_code) {
1135 case COMP_TRB_ERROR:
1136 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
1137 break;
1138 case COMP_CONTEXT_STATE_ERROR:
1139 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
1140 ep_state = GET_EP_CTX_STATE(ep_ctx);
1141 slot_state = le32_to_cpu(slot_ctx->dev_state);
1142 slot_state = GET_SLOT_STATE(slot_state);
1143 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1144 "Slot state = %u, EP state = %u",
1145 slot_state, ep_state);
1146 break;
1147 case COMP_SLOT_NOT_ENABLED_ERROR:
1148 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1149 slot_id);
1150 break;
1151 default:
1152 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1153 cmd_comp_code);
1154 break;
1155 }
1156 /* OK what do we do now? The endpoint state is hosed, and we
1157 * should never get to this point if the synchronization between
1158 * queueing, and endpoint state are correct. This might happen
1159 * if the device gets disconnected after we've finished
1160 * cancelling URBs, which might not be an error...
1161 */
1162 } else {
1163 u64 deq;
1164 /* 4.6.10 deq ptr is written to the stream ctx for streams */
1165 if (ep->ep_state & EP_HAS_STREAMS) {
1166 struct xhci_stream_ctx *ctx =
1167 &ep->stream_info->stream_ctx_array[stream_id];
1168 deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1169 } else {
1170 deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1171 }
1172 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1173 "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1174 if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1175 ep->queued_deq_ptr) == deq) {
1176 /* Update the ring's dequeue segment and dequeue pointer
1177 * to reflect the new position.
1178 */
1179 update_ring_for_set_deq_completion(xhci, dev,
1180 ep_ring, ep_index);
1181 } else {
1182 xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
1183 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1184 ep->queued_deq_seg, ep->queued_deq_ptr);
1185 }
1186 }
1187
1188cleanup:
1189 ep->ep_state &= ~SET_DEQ_PENDING;
1190 ep->queued_deq_seg = NULL;
1191 ep->queued_deq_ptr = NULL;
1192 /* Restart any rings with pending URBs */
1193 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1194}
1195
1196static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
1197 union xhci_trb *trb, u32 cmd_comp_code)
1198{
1199 struct xhci_virt_device *vdev;
1200 struct xhci_virt_ep *ep;
1201 struct xhci_ep_ctx *ep_ctx;
1202 unsigned int ep_index;
1203
1204 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1205 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
1206 if (!ep)
1207 return;
1208
1209 vdev = xhci->devs[slot_id];
1210 ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
1211 trace_xhci_handle_cmd_reset_ep(ep_ctx);
1212
1213 /* This command will only fail if the endpoint wasn't halted,
1214 * but we don't care.
1215 */
1216 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
1217 "Ignoring reset ep completion code of %u", cmd_comp_code);
1218
1219 /* HW with the reset endpoint quirk needs to have a configure endpoint
1220 * command complete before the endpoint can be used. Queue that here
1221 * because the HW can't handle two commands being queued in a row.
1222 */
1223 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1224 struct xhci_command *command;
1225
1226 command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
1227 if (!command)
1228 return;
1229
1230 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1231 "Queueing configure endpoint command");
1232 xhci_queue_configure_endpoint(xhci, command,
1233 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1234 false);
1235 xhci_ring_cmd_db(xhci);
1236 } else {
1237 /* Clear our internal halted state */
1238 ep->ep_state &= ~EP_HALTED;
1239 }
1240
1241 /* if this was a soft reset, then restart */
1242 if ((le32_to_cpu(trb->generic.field[3])) & TRB_TSP)
1243 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1244}
1245
1246static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1247 struct xhci_command *command, u32 cmd_comp_code)
1248{
1249 if (cmd_comp_code == COMP_SUCCESS)
1250 command->slot_id = slot_id;
1251 else
1252 command->slot_id = 0;
1253}
1254
1255static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1256{
1257 struct xhci_virt_device *virt_dev;
1258 struct xhci_slot_ctx *slot_ctx;
1259
1260 virt_dev = xhci->devs[slot_id];
1261 if (!virt_dev)
1262 return;
1263
1264 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
1265 trace_xhci_handle_cmd_disable_slot(slot_ctx);
1266
1267 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1268 /* Delete default control endpoint resources */
1269 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1270}
1271
1272static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1273 struct xhci_event_cmd *event, u32 cmd_comp_code)
1274{
1275 struct xhci_virt_device *virt_dev;
1276 struct xhci_input_control_ctx *ctrl_ctx;
1277 struct xhci_ep_ctx *ep_ctx;
1278 unsigned int ep_index;
1279 unsigned int ep_state;
1280 u32 add_flags, drop_flags;
1281
1282 /*
1283 * Configure endpoint commands can come from the USB core
1284 * configuration or alt setting changes, or because the HW
1285 * needed an extra configure endpoint command after a reset
1286 * endpoint command or streams were being configured.
1287 * If the command was for a halted endpoint, the xHCI driver
1288 * is not waiting on the configure endpoint command.
1289 */
1290 virt_dev = xhci->devs[slot_id];
1291 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
1292 if (!ctrl_ctx) {
1293 xhci_warn(xhci, "Could not get input context, bad type.\n");
1294 return;
1295 }
1296
1297 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1298 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1299 /* Input ctx add_flags are the endpoint index plus one */
1300 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1301
1302 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->out_ctx, ep_index);
1303 trace_xhci_handle_cmd_config_ep(ep_ctx);
1304
1305 /* A usb_set_interface() call directly after clearing a halted
1306 * condition may race on this quirky hardware. Not worth
1307 * worrying about, since this is prototype hardware. Not sure
1308 * if this will work for streams, but streams support was
1309 * untested on this prototype.
1310 */
1311 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1312 ep_index != (unsigned int) -1 &&
1313 add_flags - SLOT_FLAG == drop_flags) {
1314 ep_state = virt_dev->eps[ep_index].ep_state;
1315 if (!(ep_state & EP_HALTED))
1316 return;
1317 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1318 "Completed config ep cmd - "
1319 "last ep index = %d, state = %d",
1320 ep_index, ep_state);
1321 /* Clear internal halted state and restart ring(s) */
1322 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1323 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1324 return;
1325 }
1326 return;
1327}
1328
1329static void xhci_handle_cmd_addr_dev(struct xhci_hcd *xhci, int slot_id)
1330{
1331 struct xhci_virt_device *vdev;
1332 struct xhci_slot_ctx *slot_ctx;
1333
1334 vdev = xhci->devs[slot_id];
1335 slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
1336 trace_xhci_handle_cmd_addr_dev(slot_ctx);
1337}
1338
1339static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1340 struct xhci_event_cmd *event)
1341{
1342 struct xhci_virt_device *vdev;
1343 struct xhci_slot_ctx *slot_ctx;
1344
1345 vdev = xhci->devs[slot_id];
1346 slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
1347 trace_xhci_handle_cmd_reset_dev(slot_ctx);
1348
1349 xhci_dbg(xhci, "Completed reset device command.\n");
1350 if (!xhci->devs[slot_id])
1351 xhci_warn(xhci, "Reset device command completion "
1352 "for disabled slot %u\n", slot_id);
1353}
1354
1355static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1356 struct xhci_event_cmd *event)
1357{
1358 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1359 xhci_warn(xhci, "WARN NEC_GET_FW command on non-NEC host\n");
1360 return;
1361 }
1362 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1363 "NEC firmware version %2x.%02x",
1364 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1365 NEC_FW_MINOR(le32_to_cpu(event->status)));
1366}
1367
1368static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
1369{
1370 list_del(&cmd->cmd_list);
1371
1372 if (cmd->completion) {
1373 cmd->status = status;
1374 complete(cmd->completion);
1375 } else {
1376 kfree(cmd);
1377 }
1378}
1379
1380void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1381{
1382 struct xhci_command *cur_cmd, *tmp_cmd;
1383 xhci->current_cmd = NULL;
1384 list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
1385 xhci_complete_del_and_free_cmd(cur_cmd, COMP_COMMAND_ABORTED);
1386}
1387
1388void xhci_handle_command_timeout(struct work_struct *work)
1389{
1390 struct xhci_hcd *xhci;
1391 unsigned long flags;
1392 u64 hw_ring_state;
1393
1394 xhci = container_of(to_delayed_work(work), struct xhci_hcd, cmd_timer);
1395
1396 spin_lock_irqsave(&xhci->lock, flags);
1397
1398 /*
1399 * If timeout work is pending, or current_cmd is NULL, it means we
1400 * raced with command completion. Command is handled so just return.
1401 */
1402 if (!xhci->current_cmd || delayed_work_pending(&xhci->cmd_timer)) {
1403 spin_unlock_irqrestore(&xhci->lock, flags);
1404 return;
1405 }
1406 /* mark this command to be cancelled */
1407 xhci->current_cmd->status = COMP_COMMAND_ABORTED;
1408
1409 /* Make sure command ring is running before aborting it */
1410 hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
1411 if (hw_ring_state == ~(u64)0) {
1412 xhci_hc_died(xhci);
1413 goto time_out_completed;
1414 }
1415
1416 if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1417 (hw_ring_state & CMD_RING_RUNNING)) {
1418 /* Prevent new doorbell, and start command abort */
1419 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
1420 xhci_dbg(xhci, "Command timeout\n");
1421 xhci_abort_cmd_ring(xhci, flags);
1422 goto time_out_completed;
1423 }
1424
1425 /* host removed. Bail out */
1426 if (xhci->xhc_state & XHCI_STATE_REMOVING) {
1427 xhci_dbg(xhci, "host removed, ring start fail?\n");
1428 xhci_cleanup_command_queue(xhci);
1429
1430 goto time_out_completed;
1431 }
1432
1433 /* command timeout on stopped ring, ring can't be aborted */
1434 xhci_dbg(xhci, "Command timeout on stopped ring\n");
1435 xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
1436
1437time_out_completed:
1438 spin_unlock_irqrestore(&xhci->lock, flags);
1439 return;
1440}
1441
1442static void handle_cmd_completion(struct xhci_hcd *xhci,
1443 struct xhci_event_cmd *event)
1444{
1445 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1446 u64 cmd_dma;
1447 dma_addr_t cmd_dequeue_dma;
1448 u32 cmd_comp_code;
1449 union xhci_trb *cmd_trb;
1450 struct xhci_command *cmd;
1451 u32 cmd_type;
1452
1453 cmd_dma = le64_to_cpu(event->cmd_trb);
1454 cmd_trb = xhci->cmd_ring->dequeue;
1455
1456 trace_xhci_handle_command(xhci->cmd_ring, &cmd_trb->generic);
1457
1458 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
1459
1460 /* If CMD ring stopped we own the trbs between enqueue and dequeue */
1461 if (cmd_comp_code == COMP_COMMAND_RING_STOPPED) {
1462 complete_all(&xhci->cmd_ring_stop_completion);
1463 return;
1464 }
1465
1466 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1467 cmd_trb);
1468 /*
1469 * Check whether the completion event is for our internal kept
1470 * command.
1471 */
1472 if (!cmd_dequeue_dma || cmd_dma != (u64)cmd_dequeue_dma) {
1473 xhci_warn(xhci,
1474 "ERROR mismatched command completion event\n");
1475 return;
1476 }
1477
1478 cmd = list_first_entry(&xhci->cmd_list, struct xhci_command, cmd_list);
1479
1480 cancel_delayed_work(&xhci->cmd_timer);
1481
1482 if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1483 xhci_err(xhci,
1484 "Command completion event does not match command\n");
1485 return;
1486 }
1487
1488 /*
1489 * Host aborted the command ring, check if the current command was
1490 * supposed to be aborted, otherwise continue normally.
1491 * The command ring is stopped now, but the xHC will issue a Command
1492 * Ring Stopped event which will cause us to restart it.
1493 */
1494 if (cmd_comp_code == COMP_COMMAND_ABORTED) {
1495 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1496 if (cmd->status == COMP_COMMAND_ABORTED) {
1497 if (xhci->current_cmd == cmd)
1498 xhci->current_cmd = NULL;
1499 goto event_handled;
1500 }
1501 }
1502
1503 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1504 switch (cmd_type) {
1505 case TRB_ENABLE_SLOT:
1506 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd, cmd_comp_code);
1507 break;
1508 case TRB_DISABLE_SLOT:
1509 xhci_handle_cmd_disable_slot(xhci, slot_id);
1510 break;
1511 case TRB_CONFIG_EP:
1512 if (!cmd->completion)
1513 xhci_handle_cmd_config_ep(xhci, slot_id, event,
1514 cmd_comp_code);
1515 break;
1516 case TRB_EVAL_CONTEXT:
1517 break;
1518 case TRB_ADDR_DEV:
1519 xhci_handle_cmd_addr_dev(xhci, slot_id);
1520 break;
1521 case TRB_STOP_RING:
1522 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1523 le32_to_cpu(cmd_trb->generic.field[3])));
1524 if (!cmd->completion)
1525 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
1526 break;
1527 case TRB_SET_DEQ:
1528 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1529 le32_to_cpu(cmd_trb->generic.field[3])));
1530 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
1531 break;
1532 case TRB_CMD_NOOP:
1533 /* Is this an aborted command turned to NO-OP? */
1534 if (cmd->status == COMP_COMMAND_RING_STOPPED)
1535 cmd_comp_code = COMP_COMMAND_RING_STOPPED;
1536 break;
1537 case TRB_RESET_EP:
1538 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1539 le32_to_cpu(cmd_trb->generic.field[3])));
1540 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
1541 break;
1542 case TRB_RESET_DEV:
1543 /* SLOT_ID field in reset device cmd completion event TRB is 0.
1544 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1545 */
1546 slot_id = TRB_TO_SLOT_ID(
1547 le32_to_cpu(cmd_trb->generic.field[3]));
1548 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
1549 break;
1550 case TRB_NEC_GET_FW:
1551 xhci_handle_cmd_nec_get_fw(xhci, event);
1552 break;
1553 default:
1554 /* Skip over unknown commands on the event ring */
1555 xhci_info(xhci, "INFO unknown command type %d\n", cmd_type);
1556 break;
1557 }
1558
1559 /* restart timer if this wasn't the last command */
1560 if (!list_is_singular(&xhci->cmd_list)) {
1561 xhci->current_cmd = list_first_entry(&cmd->cmd_list,
1562 struct xhci_command, cmd_list);
1563 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
1564 } else if (xhci->current_cmd == cmd) {
1565 xhci->current_cmd = NULL;
1566 }
1567
1568event_handled:
1569 xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
1570
1571 inc_deq(xhci, xhci->cmd_ring);
1572}
1573
1574static void handle_vendor_event(struct xhci_hcd *xhci,
1575 union xhci_trb *event)
1576{
1577 u32 trb_type;
1578
1579 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
1580 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1581 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1582 handle_cmd_completion(xhci, &event->event_cmd);
1583}
1584
1585static void handle_device_notification(struct xhci_hcd *xhci,
1586 union xhci_trb *event)
1587{
1588 u32 slot_id;
1589 struct usb_device *udev;
1590
1591 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
1592 if (!xhci->devs[slot_id]) {
1593 xhci_warn(xhci, "Device Notification event for "
1594 "unused slot %u\n", slot_id);
1595 return;
1596 }
1597
1598 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1599 slot_id);
1600 udev = xhci->devs[slot_id]->udev;
1601 if (udev && udev->parent)
1602 usb_wakeup_notification(udev->parent, udev->portnum);
1603}
1604
1605/*
1606 * Quirk hanlder for errata seen on Cavium ThunderX2 processor XHCI
1607 * Controller.
1608 * As per ThunderX2errata-129 USB 2 device may come up as USB 1
1609 * If a connection to a USB 1 device is followed by another connection
1610 * to a USB 2 device.
1611 *
1612 * Reset the PHY after the USB device is disconnected if device speed
1613 * is less than HCD_USB3.
1614 * Retry the reset sequence max of 4 times checking the PLL lock status.
1615 *
1616 */
1617static void xhci_cavium_reset_phy_quirk(struct xhci_hcd *xhci)
1618{
1619 struct usb_hcd *hcd = xhci_to_hcd(xhci);
1620 u32 pll_lock_check;
1621 u32 retry_count = 4;
1622
1623 do {
1624 /* Assert PHY reset */
1625 writel(0x6F, hcd->regs + 0x1048);
1626 udelay(10);
1627 /* De-assert the PHY reset */
1628 writel(0x7F, hcd->regs + 0x1048);
1629 udelay(200);
1630 pll_lock_check = readl(hcd->regs + 0x1070);
1631 } while (!(pll_lock_check & 0x1) && --retry_count);
1632}
1633
1634static void handle_port_status(struct xhci_hcd *xhci,
1635 union xhci_trb *event)
1636{
1637 struct usb_hcd *hcd;
1638 u32 port_id;
1639 u32 portsc, cmd_reg;
1640 int max_ports;
1641 int slot_id;
1642 unsigned int hcd_portnum;
1643 struct xhci_bus_state *bus_state;
1644 bool bogus_port_status = false;
1645 struct xhci_port *port;
1646
1647 /* Port status change events always have a successful completion code */
1648 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS)
1649 xhci_warn(xhci,
1650 "WARN: xHC returned failed port status event\n");
1651
1652 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
1653 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1654
1655 if ((port_id <= 0) || (port_id > max_ports)) {
1656 xhci_warn(xhci, "Port change event with invalid port ID %d\n",
1657 port_id);
1658 inc_deq(xhci, xhci->event_ring);
1659 return;
1660 }
1661
1662 port = &xhci->hw_ports[port_id - 1];
1663 if (!port || !port->rhub || port->hcd_portnum == DUPLICATE_ENTRY) {
1664 xhci_warn(xhci, "Port change event, no port for port ID %u\n",
1665 port_id);
1666 bogus_port_status = true;
1667 goto cleanup;
1668 }
1669
1670 /* We might get interrupts after shared_hcd is removed */
1671 if (port->rhub == &xhci->usb3_rhub && xhci->shared_hcd == NULL) {
1672 xhci_dbg(xhci, "ignore port event for removed USB3 hcd\n");
1673 bogus_port_status = true;
1674 goto cleanup;
1675 }
1676
1677 hcd = port->rhub->hcd;
1678 bus_state = &port->rhub->bus_state;
1679 hcd_portnum = port->hcd_portnum;
1680 portsc = readl(port->addr);
1681
1682 xhci_dbg(xhci, "Port change event, %d-%d, id %d, portsc: 0x%x\n",
1683 hcd->self.busnum, hcd_portnum + 1, port_id, portsc);
1684
1685 trace_xhci_handle_port_status(hcd_portnum, portsc);
1686
1687 if (hcd->state == HC_STATE_SUSPENDED) {
1688 xhci_dbg(xhci, "resume root hub\n");
1689 usb_hcd_resume_root_hub(hcd);
1690 }
1691
1692 if (hcd->speed >= HCD_USB3 &&
1693 (portsc & PORT_PLS_MASK) == XDEV_INACTIVE) {
1694 slot_id = xhci_find_slot_id_by_port(hcd, xhci, hcd_portnum + 1);
1695 if (slot_id && xhci->devs[slot_id])
1696 xhci->devs[slot_id]->flags |= VDEV_PORT_ERROR;
1697 }
1698
1699 if ((portsc & PORT_PLC) && (portsc & PORT_PLS_MASK) == XDEV_RESUME) {
1700 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1701
1702 cmd_reg = readl(&xhci->op_regs->command);
1703 if (!(cmd_reg & CMD_RUN)) {
1704 xhci_warn(xhci, "xHC is not running.\n");
1705 goto cleanup;
1706 }
1707
1708 if (DEV_SUPERSPEED_ANY(portsc)) {
1709 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
1710 /* Set a flag to say the port signaled remote wakeup,
1711 * so we can tell the difference between the end of
1712 * device and host initiated resume.
1713 */
1714 bus_state->port_remote_wakeup |= 1 << hcd_portnum;
1715 xhci_test_and_clear_bit(xhci, port, PORT_PLC);
1716 usb_hcd_start_port_resume(&hcd->self, hcd_portnum);
1717 xhci_set_link_state(xhci, port, XDEV_U0);
1718 /* Need to wait until the next link state change
1719 * indicates the device is actually in U0.
1720 */
1721 bogus_port_status = true;
1722 goto cleanup;
1723 } else if (!test_bit(hcd_portnum, &bus_state->resuming_ports)) {
1724 xhci_dbg(xhci, "resume HS port %d\n", port_id);
1725 bus_state->resume_done[hcd_portnum] = jiffies +
1726 msecs_to_jiffies(USB_RESUME_TIMEOUT);
1727 set_bit(hcd_portnum, &bus_state->resuming_ports);
1728 /* Do the rest in GetPortStatus after resume time delay.
1729 * Avoid polling roothub status before that so that a
1730 * usb device auto-resume latency around ~40ms.
1731 */
1732 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1733 mod_timer(&hcd->rh_timer,
1734 bus_state->resume_done[hcd_portnum]);
1735 usb_hcd_start_port_resume(&hcd->self, hcd_portnum);
1736 bogus_port_status = true;
1737 }
1738 }
1739
1740 if ((portsc & PORT_PLC) &&
1741 DEV_SUPERSPEED_ANY(portsc) &&
1742 ((portsc & PORT_PLS_MASK) == XDEV_U0 ||
1743 (portsc & PORT_PLS_MASK) == XDEV_U1 ||
1744 (portsc & PORT_PLS_MASK) == XDEV_U2)) {
1745 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
1746 complete(&bus_state->u3exit_done[hcd_portnum]);
1747 /* We've just brought the device into U0/1/2 through either the
1748 * Resume state after a device remote wakeup, or through the
1749 * U3Exit state after a host-initiated resume. If it's a device
1750 * initiated remote wake, don't pass up the link state change,
1751 * so the roothub behavior is consistent with external
1752 * USB 3.0 hub behavior.
1753 */
1754 slot_id = xhci_find_slot_id_by_port(hcd, xhci, hcd_portnum + 1);
1755 if (slot_id && xhci->devs[slot_id])
1756 xhci_ring_device(xhci, slot_id);
1757 if (bus_state->port_remote_wakeup & (1 << hcd_portnum)) {
1758 xhci_test_and_clear_bit(xhci, port, PORT_PLC);
1759 usb_wakeup_notification(hcd->self.root_hub,
1760 hcd_portnum + 1);
1761 bogus_port_status = true;
1762 goto cleanup;
1763 }
1764 }
1765
1766 /*
1767 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1768 * RExit to a disconnect state). If so, let the the driver know it's
1769 * out of the RExit state.
1770 */
1771 if (!DEV_SUPERSPEED_ANY(portsc) && hcd->speed < HCD_USB3 &&
1772 test_and_clear_bit(hcd_portnum,
1773 &bus_state->rexit_ports)) {
1774 complete(&bus_state->rexit_done[hcd_portnum]);
1775 bogus_port_status = true;
1776 goto cleanup;
1777 }
1778
1779 if (hcd->speed < HCD_USB3) {
1780 xhci_test_and_clear_bit(xhci, port, PORT_PLC);
1781 if ((xhci->quirks & XHCI_RESET_PLL_ON_DISCONNECT) &&
1782 (portsc & PORT_CSC) && !(portsc & PORT_CONNECT))
1783 xhci_cavium_reset_phy_quirk(xhci);
1784 }
1785
1786cleanup:
1787 /* Update event ring dequeue pointer before dropping the lock */
1788 inc_deq(xhci, xhci->event_ring);
1789
1790 /* Don't make the USB core poll the roothub if we got a bad port status
1791 * change event. Besides, at that point we can't tell which roothub
1792 * (USB 2.0 or USB 3.0) to kick.
1793 */
1794 if (bogus_port_status)
1795 return;
1796
1797 /*
1798 * xHCI port-status-change events occur when the "or" of all the
1799 * status-change bits in the portsc register changes from 0 to 1.
1800 * New status changes won't cause an event if any other change
1801 * bits are still set. When an event occurs, switch over to
1802 * polling to avoid losing status changes.
1803 */
1804 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1805 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1806 spin_unlock(&xhci->lock);
1807 /* Pass this up to the core */
1808 usb_hcd_poll_rh_status(hcd);
1809 spin_lock(&xhci->lock);
1810}
1811
1812/*
1813 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1814 * at end_trb, which may be in another segment. If the suspect DMA address is a
1815 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1816 * returns 0.
1817 */
1818struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1819 struct xhci_segment *start_seg,
1820 union xhci_trb *start_trb,
1821 union xhci_trb *end_trb,
1822 dma_addr_t suspect_dma,
1823 bool debug)
1824{
1825 dma_addr_t start_dma;
1826 dma_addr_t end_seg_dma;
1827 dma_addr_t end_trb_dma;
1828 struct xhci_segment *cur_seg;
1829
1830 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
1831 cur_seg = start_seg;
1832
1833 do {
1834 if (start_dma == 0)
1835 return NULL;
1836 /* We may get an event for a Link TRB in the middle of a TD */
1837 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
1838 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
1839 /* If the end TRB isn't in this segment, this is set to 0 */
1840 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
1841
1842 if (debug)
1843 xhci_warn(xhci,
1844 "Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
1845 (unsigned long long)suspect_dma,
1846 (unsigned long long)start_dma,
1847 (unsigned long long)end_trb_dma,
1848 (unsigned long long)cur_seg->dma,
1849 (unsigned long long)end_seg_dma);
1850
1851 if (end_trb_dma > 0) {
1852 /* The end TRB is in this segment, so suspect should be here */
1853 if (start_dma <= end_trb_dma) {
1854 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1855 return cur_seg;
1856 } else {
1857 /* Case for one segment with
1858 * a TD wrapped around to the top
1859 */
1860 if ((suspect_dma >= start_dma &&
1861 suspect_dma <= end_seg_dma) ||
1862 (suspect_dma >= cur_seg->dma &&
1863 suspect_dma <= end_trb_dma))
1864 return cur_seg;
1865 }
1866 return NULL;
1867 } else {
1868 /* Might still be somewhere in this segment */
1869 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1870 return cur_seg;
1871 }
1872 cur_seg = cur_seg->next;
1873 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
1874 } while (cur_seg != start_seg);
1875
1876 return NULL;
1877}
1878
1879static void xhci_clear_hub_tt_buffer(struct xhci_hcd *xhci, struct xhci_td *td,
1880 struct xhci_virt_ep *ep)
1881{
1882 /*
1883 * As part of low/full-speed endpoint-halt processing
1884 * we must clear the TT buffer (USB 2.0 specification 11.17.5).
1885 */
1886 if (td->urb->dev->tt && !usb_pipeint(td->urb->pipe) &&
1887 (td->urb->dev->tt->hub != xhci_to_hcd(xhci)->self.root_hub) &&
1888 !(ep->ep_state & EP_CLEARING_TT)) {
1889 ep->ep_state |= EP_CLEARING_TT;
1890 td->urb->ep->hcpriv = td->urb->dev;
1891 if (usb_hub_clear_tt_buffer(td->urb))
1892 ep->ep_state &= ~EP_CLEARING_TT;
1893 }
1894}
1895
1896static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1897 unsigned int slot_id, unsigned int ep_index,
1898 unsigned int stream_id, struct xhci_td *td,
1899 enum xhci_ep_reset_type reset_type)
1900{
1901 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1902 struct xhci_command *command;
1903
1904 /*
1905 * Avoid resetting endpoint if link is inactive. Can cause host hang.
1906 * Device will be reset soon to recover the link so don't do anything
1907 */
1908 if (xhci->devs[slot_id]->flags & VDEV_PORT_ERROR)
1909 return;
1910
1911 command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
1912 if (!command)
1913 return;
1914
1915 ep->ep_state |= EP_HALTED;
1916
1917 xhci_queue_reset_ep(xhci, command, slot_id, ep_index, reset_type);
1918
1919 if (reset_type == EP_HARD_RESET) {
1920 ep->ep_state |= EP_HARD_CLEAR_TOGGLE;
1921 xhci_cleanup_stalled_ring(xhci, slot_id, ep_index, stream_id,
1922 td);
1923 }
1924 xhci_ring_cmd_db(xhci);
1925}
1926
1927/* Check if an error has halted the endpoint ring. The class driver will
1928 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1929 * However, a babble and other errors also halt the endpoint ring, and the class
1930 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1931 * Ring Dequeue Pointer command manually.
1932 */
1933static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1934 struct xhci_ep_ctx *ep_ctx,
1935 unsigned int trb_comp_code)
1936{
1937 /* TRB completion codes that may require a manual halt cleanup */
1938 if (trb_comp_code == COMP_USB_TRANSACTION_ERROR ||
1939 trb_comp_code == COMP_BABBLE_DETECTED_ERROR ||
1940 trb_comp_code == COMP_SPLIT_TRANSACTION_ERROR)
1941 /* The 0.95 spec says a babbling control endpoint
1942 * is not halted. The 0.96 spec says it is. Some HW
1943 * claims to be 0.95 compliant, but it halts the control
1944 * endpoint anyway. Check if a babble halted the
1945 * endpoint.
1946 */
1947 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_HALTED)
1948 return 1;
1949
1950 return 0;
1951}
1952
1953int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1954{
1955 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1956 /* Vendor defined "informational" completion code,
1957 * treat as not-an-error.
1958 */
1959 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1960 trb_comp_code);
1961 xhci_dbg(xhci, "Treating code as success.\n");
1962 return 1;
1963 }
1964 return 0;
1965}
1966
1967static int xhci_td_cleanup(struct xhci_hcd *xhci, struct xhci_td *td,
1968 struct xhci_ring *ep_ring, int *status)
1969{
1970 struct urb *urb = NULL;
1971
1972 /* Clean up the endpoint's TD list */
1973 urb = td->urb;
1974
1975 /* if a bounce buffer was used to align this td then unmap it */
1976 xhci_unmap_td_bounce_buffer(xhci, ep_ring, td);
1977
1978 /* Do one last check of the actual transfer length.
1979 * If the host controller said we transferred more data than the buffer
1980 * length, urb->actual_length will be a very big number (since it's
1981 * unsigned). Play it safe and say we didn't transfer anything.
1982 */
1983 if (urb->actual_length > urb->transfer_buffer_length) {
1984 xhci_warn(xhci, "URB req %u and actual %u transfer length mismatch\n",
1985 urb->transfer_buffer_length, urb->actual_length);
1986 urb->actual_length = 0;
1987 *status = 0;
1988 }
1989 list_del_init(&td->td_list);
1990 /* Was this TD slated to be cancelled but completed anyway? */
1991 if (!list_empty(&td->cancelled_td_list))
1992 list_del_init(&td->cancelled_td_list);
1993
1994 inc_td_cnt(urb);
1995 /* Giveback the urb when all the tds are completed */
1996 if (last_td_in_urb(td)) {
1997 if ((urb->actual_length != urb->transfer_buffer_length &&
1998 (urb->transfer_flags & URB_SHORT_NOT_OK)) ||
1999 (*status != 0 && !usb_endpoint_xfer_isoc(&urb->ep->desc)))
2000 xhci_dbg(xhci, "Giveback URB %p, len = %d, expected = %d, status = %d\n",
2001 urb, urb->actual_length,
2002 urb->transfer_buffer_length, *status);
2003
2004 /* set isoc urb status to 0 just as EHCI, UHCI, and OHCI */
2005 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2006 *status = 0;
2007 xhci_giveback_urb_in_irq(xhci, td, *status);
2008 }
2009
2010 return 0;
2011}
2012
2013static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
2014 struct xhci_transfer_event *event,
2015 struct xhci_virt_ep *ep, int *status)
2016{
2017 struct xhci_virt_device *xdev;
2018 struct xhci_ep_ctx *ep_ctx;
2019 struct xhci_ring *ep_ring;
2020 unsigned int slot_id;
2021 u32 trb_comp_code;
2022 int ep_index;
2023
2024 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2025 xdev = xhci->devs[slot_id];
2026 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2027 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2028 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2029 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2030
2031 if (trb_comp_code == COMP_STOPPED_LENGTH_INVALID ||
2032 trb_comp_code == COMP_STOPPED ||
2033 trb_comp_code == COMP_STOPPED_SHORT_PACKET) {
2034 /* The Endpoint Stop Command completion will take care of any
2035 * stopped TDs. A stopped TD may be restarted, so don't update
2036 * the ring dequeue pointer or take this TD off any lists yet.
2037 */
2038 return 0;
2039 }
2040 if (trb_comp_code == COMP_STALL_ERROR ||
2041 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
2042 trb_comp_code)) {
2043 /*
2044 * xhci internal endpoint state will go to a "halt" state for
2045 * any stall, including default control pipe protocol stall.
2046 * To clear the host side halt we need to issue a reset endpoint
2047 * command, followed by a set dequeue command to move past the
2048 * TD.
2049 * Class drivers clear the device side halt from a functional
2050 * stall later. Hub TT buffer should only be cleared for FS/LS
2051 * devices behind HS hubs for functional stalls.
2052 */
2053 if ((ep_index != 0) || (trb_comp_code != COMP_STALL_ERROR))
2054 xhci_clear_hub_tt_buffer(xhci, td, ep);
2055 xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index,
2056 ep_ring->stream_id, td, EP_HARD_RESET);
2057 } else {
2058 /* Update ring dequeue pointer */
2059 while (ep_ring->dequeue != td->last_trb)
2060 inc_deq(xhci, ep_ring);
2061 inc_deq(xhci, ep_ring);
2062 }
2063
2064 return xhci_td_cleanup(xhci, td, ep_ring, status);
2065}
2066
2067/* sum trb lengths from ring dequeue up to stop_trb, _excluding_ stop_trb */
2068static int sum_trb_lengths(struct xhci_hcd *xhci, struct xhci_ring *ring,
2069 union xhci_trb *stop_trb)
2070{
2071 u32 sum;
2072 union xhci_trb *trb = ring->dequeue;
2073 struct xhci_segment *seg = ring->deq_seg;
2074
2075 for (sum = 0; trb != stop_trb; next_trb(xhci, ring, &seg, &trb)) {
2076 if (!trb_is_noop(trb) && !trb_is_link(trb))
2077 sum += TRB_LEN(le32_to_cpu(trb->generic.field[2]));
2078 }
2079 return sum;
2080}
2081
2082/*
2083 * Process control tds, update urb status and actual_length.
2084 */
2085static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
2086 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
2087 struct xhci_virt_ep *ep, int *status)
2088{
2089 struct xhci_virt_device *xdev;
2090 unsigned int slot_id;
2091 int ep_index;
2092 struct xhci_ep_ctx *ep_ctx;
2093 u32 trb_comp_code;
2094 u32 remaining, requested;
2095 u32 trb_type;
2096
2097 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(ep_trb->generic.field[3]));
2098 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2099 xdev = xhci->devs[slot_id];
2100 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2101 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2102 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2103 requested = td->urb->transfer_buffer_length;
2104 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2105
2106 switch (trb_comp_code) {
2107 case COMP_SUCCESS:
2108 if (trb_type != TRB_STATUS) {
2109 xhci_warn(xhci, "WARN: Success on ctrl %s TRB without IOC set?\n",
2110 (trb_type == TRB_DATA) ? "data" : "setup");
2111 *status = -ESHUTDOWN;
2112 break;
2113 }
2114 *status = 0;
2115 break;
2116 case COMP_SHORT_PACKET:
2117 *status = 0;
2118 break;
2119 case COMP_STOPPED_SHORT_PACKET:
2120 if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
2121 td->urb->actual_length = remaining;
2122 else
2123 xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
2124 goto finish_td;
2125 case COMP_STOPPED:
2126 switch (trb_type) {
2127 case TRB_SETUP:
2128 td->urb->actual_length = 0;
2129 goto finish_td;
2130 case TRB_DATA:
2131 case TRB_NORMAL:
2132 td->urb->actual_length = requested - remaining;
2133 goto finish_td;
2134 case TRB_STATUS:
2135 td->urb->actual_length = requested;
2136 goto finish_td;
2137 default:
2138 xhci_warn(xhci, "WARN: unexpected TRB Type %d\n",
2139 trb_type);
2140 goto finish_td;
2141 }
2142 case COMP_STOPPED_LENGTH_INVALID:
2143 goto finish_td;
2144 default:
2145 if (!xhci_requires_manual_halt_cleanup(xhci,
2146 ep_ctx, trb_comp_code))
2147 break;
2148 xhci_dbg(xhci, "TRB error %u, halted endpoint index = %u\n",
2149 trb_comp_code, ep_index);
2150 /* else fall through */
2151 case COMP_STALL_ERROR:
2152 /* Did we transfer part of the data (middle) phase? */
2153 if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
2154 td->urb->actual_length = requested - remaining;
2155 else if (!td->urb_length_set)
2156 td->urb->actual_length = 0;
2157 goto finish_td;
2158 }
2159
2160 /* stopped at setup stage, no data transferred */
2161 if (trb_type == TRB_SETUP)
2162 goto finish_td;
2163
2164 /*
2165 * if on data stage then update the actual_length of the URB and flag it
2166 * as set, so it won't be overwritten in the event for the last TRB.
2167 */
2168 if (trb_type == TRB_DATA ||
2169 trb_type == TRB_NORMAL) {
2170 td->urb_length_set = true;
2171 td->urb->actual_length = requested - remaining;
2172 xhci_dbg(xhci, "Waiting for status stage event\n");
2173 return 0;
2174 }
2175
2176 /* at status stage */
2177 if (!td->urb_length_set)
2178 td->urb->actual_length = requested;
2179
2180finish_td:
2181 return finish_td(xhci, td, event, ep, status);
2182}
2183
2184/*
2185 * Process isochronous tds, update urb packet status and actual_length.
2186 */
2187static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2188 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
2189 struct xhci_virt_ep *ep, int *status)
2190{
2191 struct xhci_ring *ep_ring;
2192 struct urb_priv *urb_priv;
2193 int idx;
2194 struct usb_iso_packet_descriptor *frame;
2195 u32 trb_comp_code;
2196 bool sum_trbs_for_length = false;
2197 u32 remaining, requested, ep_trb_len;
2198 int short_framestatus;
2199
2200 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2201 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2202 urb_priv = td->urb->hcpriv;
2203 idx = urb_priv->num_tds_done;
2204 frame = &td->urb->iso_frame_desc[idx];
2205 requested = frame->length;
2206 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2207 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2208 short_framestatus = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2209 -EREMOTEIO : 0;
2210
2211 /* handle completion code */
2212 switch (trb_comp_code) {
2213 case COMP_SUCCESS:
2214 if (remaining) {
2215 frame->status = short_framestatus;
2216 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2217 sum_trbs_for_length = true;
2218 break;
2219 }
2220 frame->status = 0;
2221 break;
2222 case COMP_SHORT_PACKET:
2223 frame->status = short_framestatus;
2224 sum_trbs_for_length = true;
2225 break;
2226 case COMP_BANDWIDTH_OVERRUN_ERROR:
2227 frame->status = -ECOMM;
2228 break;
2229 case COMP_ISOCH_BUFFER_OVERRUN:
2230 case COMP_BABBLE_DETECTED_ERROR:
2231 frame->status = -EOVERFLOW;
2232 break;
2233 case COMP_INCOMPATIBLE_DEVICE_ERROR:
2234 case COMP_STALL_ERROR:
2235 frame->status = -EPROTO;
2236 break;
2237 case COMP_USB_TRANSACTION_ERROR:
2238 frame->status = -EPROTO;
2239 if (ep_trb != td->last_trb)
2240 return 0;
2241 break;
2242 case COMP_STOPPED:
2243 sum_trbs_for_length = true;
2244 break;
2245 case COMP_STOPPED_SHORT_PACKET:
2246 /* field normally containing residue now contains tranferred */
2247 frame->status = short_framestatus;
2248 requested = remaining;
2249 break;
2250 case COMP_STOPPED_LENGTH_INVALID:
2251 requested = 0;
2252 remaining = 0;
2253 break;
2254 default:
2255 sum_trbs_for_length = true;
2256 frame->status = -1;
2257 break;
2258 }
2259
2260 if (sum_trbs_for_length)
2261 frame->actual_length = sum_trb_lengths(xhci, ep_ring, ep_trb) +
2262 ep_trb_len - remaining;
2263 else
2264 frame->actual_length = requested;
2265
2266 td->urb->actual_length += frame->actual_length;
2267
2268 return finish_td(xhci, td, event, ep, status);
2269}
2270
2271static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2272 struct xhci_transfer_event *event,
2273 struct xhci_virt_ep *ep, int *status)
2274{
2275 struct xhci_ring *ep_ring;
2276 struct urb_priv *urb_priv;
2277 struct usb_iso_packet_descriptor *frame;
2278 int idx;
2279
2280 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2281 urb_priv = td->urb->hcpriv;
2282 idx = urb_priv->num_tds_done;
2283 frame = &td->urb->iso_frame_desc[idx];
2284
2285 /* The transfer is partly done. */
2286 frame->status = -EXDEV;
2287
2288 /* calc actual length */
2289 frame->actual_length = 0;
2290
2291 /* Update ring dequeue pointer */
2292 while (ep_ring->dequeue != td->last_trb)
2293 inc_deq(xhci, ep_ring);
2294 inc_deq(xhci, ep_ring);
2295
2296 return xhci_td_cleanup(xhci, td, ep_ring, status);
2297}
2298
2299/*
2300 * Process bulk and interrupt tds, update urb status and actual_length.
2301 */
2302static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2303 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
2304 struct xhci_virt_ep *ep, int *status)
2305{
2306 struct xhci_slot_ctx *slot_ctx;
2307 struct xhci_ring *ep_ring;
2308 u32 trb_comp_code;
2309 u32 remaining, requested, ep_trb_len;
2310 unsigned int slot_id;
2311 int ep_index;
2312
2313 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2314 slot_ctx = xhci_get_slot_ctx(xhci, xhci->devs[slot_id]->out_ctx);
2315 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2316 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2317 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2318 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2319 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2320 requested = td->urb->transfer_buffer_length;
2321
2322 switch (trb_comp_code) {
2323 case COMP_SUCCESS:
2324 ep_ring->err_count = 0;
2325 /* handle success with untransferred data as short packet */
2326 if (ep_trb != td->last_trb || remaining) {
2327 xhci_warn(xhci, "WARN Successful completion on short TX\n");
2328 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2329 td->urb->ep->desc.bEndpointAddress,
2330 requested, remaining);
2331 }
2332 *status = 0;
2333 break;
2334 case COMP_SHORT_PACKET:
2335 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2336 td->urb->ep->desc.bEndpointAddress,
2337 requested, remaining);
2338 *status = 0;
2339 break;
2340 case COMP_STOPPED_SHORT_PACKET:
2341 td->urb->actual_length = remaining;
2342 goto finish_td;
2343 case COMP_STOPPED_LENGTH_INVALID:
2344 /* stopped on ep trb with invalid length, exclude it */
2345 td->urb->actual_length = sum_trb_lengths(xhci, ep_ring, ep_trb);
2346 goto finish_td;
2347 case COMP_USB_TRANSACTION_ERROR:
2348 if (xhci->quirks & XHCI_NO_SOFT_RETRY ||
2349 (ep_ring->err_count++ > MAX_SOFT_RETRY) ||
2350 le32_to_cpu(slot_ctx->tt_info) & TT_SLOT)
2351 break;
2352 *status = 0;
2353 xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index,
2354 ep_ring->stream_id, td, EP_SOFT_RESET);
2355 return 0;
2356 default:
2357 /* do nothing */
2358 break;
2359 }
2360
2361 if (ep_trb == td->last_trb)
2362 td->urb->actual_length = requested - remaining;
2363 else
2364 td->urb->actual_length =
2365 sum_trb_lengths(xhci, ep_ring, ep_trb) +
2366 ep_trb_len - remaining;
2367finish_td:
2368 if (remaining > requested) {
2369 xhci_warn(xhci, "bad transfer trb length %d in event trb\n",
2370 remaining);
2371 td->urb->actual_length = 0;
2372 }
2373 return finish_td(xhci, td, event, ep, status);
2374}
2375
2376/*
2377 * If this function returns an error condition, it means it got a Transfer
2378 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2379 * At this point, the host controller is probably hosed and should be reset.
2380 */
2381static int handle_tx_event(struct xhci_hcd *xhci,
2382 struct xhci_transfer_event *event)
2383{
2384 struct xhci_virt_device *xdev;
2385 struct xhci_virt_ep *ep;
2386 struct xhci_ring *ep_ring;
2387 unsigned int slot_id;
2388 int ep_index;
2389 struct xhci_td *td = NULL;
2390 dma_addr_t ep_trb_dma;
2391 struct xhci_segment *ep_seg;
2392 union xhci_trb *ep_trb;
2393 int status = -EINPROGRESS;
2394 struct xhci_ep_ctx *ep_ctx;
2395 struct list_head *tmp;
2396 u32 trb_comp_code;
2397 int td_num = 0;
2398 bool handling_skipped_tds = false;
2399
2400 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2401 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2402 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2403 ep_trb_dma = le64_to_cpu(event->buffer);
2404
2405 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
2406 if (!ep) {
2407 xhci_err(xhci, "ERROR Invalid Transfer event\n");
2408 goto err_out;
2409 }
2410
2411 xdev = xhci->devs[slot_id];
2412 ep_ring = xhci_dma_to_transfer_ring(ep, ep_trb_dma);
2413 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2414
2415 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) {
2416 xhci_err(xhci,
2417 "ERROR Transfer event for disabled endpoint slot %u ep %u\n",
2418 slot_id, ep_index);
2419 goto err_out;
2420 }
2421
2422 /* Some transfer events don't always point to a trb, see xhci 4.17.4 */
2423 if (!ep_ring) {
2424 switch (trb_comp_code) {
2425 case COMP_STALL_ERROR:
2426 case COMP_USB_TRANSACTION_ERROR:
2427 case COMP_INVALID_STREAM_TYPE_ERROR:
2428 case COMP_INVALID_STREAM_ID_ERROR:
2429 xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index, 0,
2430 NULL, EP_SOFT_RESET);
2431 goto cleanup;
2432 case COMP_RING_UNDERRUN:
2433 case COMP_RING_OVERRUN:
2434 case COMP_STOPPED_LENGTH_INVALID:
2435 goto cleanup;
2436 default:
2437 xhci_err(xhci, "ERROR Transfer event for unknown stream ring slot %u ep %u\n",
2438 slot_id, ep_index);
2439 goto err_out;
2440 }
2441 }
2442
2443 /* Count current td numbers if ep->skip is set */
2444 if (ep->skip) {
2445 list_for_each(tmp, &ep_ring->td_list)
2446 td_num++;
2447 }
2448
2449 /* Look for common error cases */
2450 switch (trb_comp_code) {
2451 /* Skip codes that require special handling depending on
2452 * transfer type
2453 */
2454 case COMP_SUCCESS:
2455 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
2456 break;
2457 if (xhci->quirks & XHCI_TRUST_TX_LENGTH ||
2458 ep_ring->last_td_was_short)
2459 trb_comp_code = COMP_SHORT_PACKET;
2460 else
2461 xhci_warn_ratelimited(xhci,
2462 "WARN Successful completion on short TX for slot %u ep %u: needs XHCI_TRUST_TX_LENGTH quirk?\n",
2463 slot_id, ep_index);
2464 case COMP_SHORT_PACKET:
2465 break;
2466 /* Completion codes for endpoint stopped state */
2467 case COMP_STOPPED:
2468 xhci_dbg(xhci, "Stopped on Transfer TRB for slot %u ep %u\n",
2469 slot_id, ep_index);
2470 break;
2471 case COMP_STOPPED_LENGTH_INVALID:
2472 xhci_dbg(xhci,
2473 "Stopped on No-op or Link TRB for slot %u ep %u\n",
2474 slot_id, ep_index);
2475 break;
2476 case COMP_STOPPED_SHORT_PACKET:
2477 xhci_dbg(xhci,
2478 "Stopped with short packet transfer detected for slot %u ep %u\n",
2479 slot_id, ep_index);
2480 break;
2481 /* Completion codes for endpoint halted state */
2482 case COMP_STALL_ERROR:
2483 xhci_dbg(xhci, "Stalled endpoint for slot %u ep %u\n", slot_id,
2484 ep_index);
2485 ep->ep_state |= EP_HALTED;
2486 status = -EPIPE;
2487 break;
2488 case COMP_SPLIT_TRANSACTION_ERROR:
2489 case COMP_USB_TRANSACTION_ERROR:
2490 xhci_dbg(xhci, "Transfer error for slot %u ep %u on endpoint\n",
2491 slot_id, ep_index);
2492 status = -EPROTO;
2493 break;
2494 case COMP_BABBLE_DETECTED_ERROR:
2495 xhci_dbg(xhci, "Babble error for slot %u ep %u on endpoint\n",
2496 slot_id, ep_index);
2497 status = -EOVERFLOW;
2498 break;
2499 /* Completion codes for endpoint error state */
2500 case COMP_TRB_ERROR:
2501 xhci_warn(xhci,
2502 "WARN: TRB error for slot %u ep %u on endpoint\n",
2503 slot_id, ep_index);
2504 status = -EILSEQ;
2505 break;
2506 /* completion codes not indicating endpoint state change */
2507 case COMP_DATA_BUFFER_ERROR:
2508 xhci_warn(xhci,
2509 "WARN: HC couldn't access mem fast enough for slot %u ep %u\n",
2510 slot_id, ep_index);
2511 status = -ENOSR;
2512 break;
2513 case COMP_BANDWIDTH_OVERRUN_ERROR:
2514 xhci_warn(xhci,
2515 "WARN: bandwidth overrun event for slot %u ep %u on endpoint\n",
2516 slot_id, ep_index);
2517 break;
2518 case COMP_ISOCH_BUFFER_OVERRUN:
2519 xhci_warn(xhci,
2520 "WARN: buffer overrun event for slot %u ep %u on endpoint",
2521 slot_id, ep_index);
2522 break;
2523 case COMP_RING_UNDERRUN:
2524 /*
2525 * When the Isoch ring is empty, the xHC will generate
2526 * a Ring Overrun Event for IN Isoch endpoint or Ring
2527 * Underrun Event for OUT Isoch endpoint.
2528 */
2529 xhci_dbg(xhci, "underrun event on endpoint\n");
2530 if (!list_empty(&ep_ring->td_list))
2531 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2532 "still with TDs queued?\n",
2533 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2534 ep_index);
2535 goto cleanup;
2536 case COMP_RING_OVERRUN:
2537 xhci_dbg(xhci, "overrun event on endpoint\n");
2538 if (!list_empty(&ep_ring->td_list))
2539 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2540 "still with TDs queued?\n",
2541 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2542 ep_index);
2543 goto cleanup;
2544 case COMP_MISSED_SERVICE_ERROR:
2545 /*
2546 * When encounter missed service error, one or more isoc tds
2547 * may be missed by xHC.
2548 * Set skip flag of the ep_ring; Complete the missed tds as
2549 * short transfer when process the ep_ring next time.
2550 */
2551 ep->skip = true;
2552 xhci_dbg(xhci,
2553 "Miss service interval error for slot %u ep %u, set skip flag\n",
2554 slot_id, ep_index);
2555 goto cleanup;
2556 case COMP_NO_PING_RESPONSE_ERROR:
2557 ep->skip = true;
2558 xhci_dbg(xhci,
2559 "No Ping response error for slot %u ep %u, Skip one Isoc TD\n",
2560 slot_id, ep_index);
2561 goto cleanup;
2562
2563 case COMP_INCOMPATIBLE_DEVICE_ERROR:
2564 /* needs disable slot command to recover */
2565 xhci_warn(xhci,
2566 "WARN: detect an incompatible device for slot %u ep %u",
2567 slot_id, ep_index);
2568 status = -EPROTO;
2569 break;
2570 default:
2571 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
2572 status = 0;
2573 break;
2574 }
2575 xhci_warn(xhci,
2576 "ERROR Unknown event condition %u for slot %u ep %u , HC probably busted\n",
2577 trb_comp_code, slot_id, ep_index);
2578 goto cleanup;
2579 }
2580
2581 do {
2582 /* This TRB should be in the TD at the head of this ring's
2583 * TD list.
2584 */
2585 if (list_empty(&ep_ring->td_list)) {
2586 /*
2587 * Don't print wanings if it's due to a stopped endpoint
2588 * generating an extra completion event if the device
2589 * was suspended. Or, a event for the last TRB of a
2590 * short TD we already got a short event for.
2591 * The short TD is already removed from the TD list.
2592 */
2593
2594 if (!(trb_comp_code == COMP_STOPPED ||
2595 trb_comp_code == COMP_STOPPED_LENGTH_INVALID ||
2596 ep_ring->last_td_was_short)) {
2597 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2598 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2599 ep_index);
2600 }
2601 if (ep->skip) {
2602 ep->skip = false;
2603 xhci_dbg(xhci, "td_list is empty while skip flag set. Clear skip flag for slot %u ep %u.\n",
2604 slot_id, ep_index);
2605 }
2606 if (trb_comp_code == COMP_STALL_ERROR ||
2607 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
2608 trb_comp_code)) {
2609 xhci_cleanup_halted_endpoint(xhci, slot_id,
2610 ep_index,
2611 ep_ring->stream_id,
2612 NULL,
2613 EP_HARD_RESET);
2614 }
2615 goto cleanup;
2616 }
2617
2618 /* We've skipped all the TDs on the ep ring when ep->skip set */
2619 if (ep->skip && td_num == 0) {
2620 ep->skip = false;
2621 xhci_dbg(xhci, "All tds on the ep_ring skipped. Clear skip flag for slot %u ep %u.\n",
2622 slot_id, ep_index);
2623 goto cleanup;
2624 }
2625
2626 td = list_first_entry(&ep_ring->td_list, struct xhci_td,
2627 td_list);
2628 if (ep->skip)
2629 td_num--;
2630
2631 /* Is this a TRB in the currently executing TD? */
2632 ep_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
2633 td->last_trb, ep_trb_dma, false);
2634
2635 /*
2636 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2637 * is not in the current TD pointed by ep_ring->dequeue because
2638 * that the hardware dequeue pointer still at the previous TRB
2639 * of the current TD. The previous TRB maybe a Link TD or the
2640 * last TRB of the previous TD. The command completion handle
2641 * will take care the rest.
2642 */
2643 if (!ep_seg && (trb_comp_code == COMP_STOPPED ||
2644 trb_comp_code == COMP_STOPPED_LENGTH_INVALID)) {
2645 goto cleanup;
2646 }
2647
2648 if (!ep_seg) {
2649 if (!ep->skip ||
2650 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
2651 /* Some host controllers give a spurious
2652 * successful event after a short transfer.
2653 * Ignore it.
2654 */
2655 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2656 ep_ring->last_td_was_short) {
2657 ep_ring->last_td_was_short = false;
2658 goto cleanup;
2659 }
2660 /* HC is busted, give up! */
2661 xhci_err(xhci,
2662 "ERROR Transfer event TRB DMA ptr not "
2663 "part of current TD ep_index %d "
2664 "comp_code %u\n", ep_index,
2665 trb_comp_code);
2666 trb_in_td(xhci, ep_ring->deq_seg,
2667 ep_ring->dequeue, td->last_trb,
2668 ep_trb_dma, true);
2669 return -ESHUTDOWN;
2670 }
2671
2672 skip_isoc_td(xhci, td, event, ep, &status);
2673 goto cleanup;
2674 }
2675 if (trb_comp_code == COMP_SHORT_PACKET)
2676 ep_ring->last_td_was_short = true;
2677 else
2678 ep_ring->last_td_was_short = false;
2679
2680 if (ep->skip) {
2681 xhci_dbg(xhci,
2682 "Found td. Clear skip flag for slot %u ep %u.\n",
2683 slot_id, ep_index);
2684 ep->skip = false;
2685 }
2686
2687 ep_trb = &ep_seg->trbs[(ep_trb_dma - ep_seg->dma) /
2688 sizeof(*ep_trb)];
2689
2690 trace_xhci_handle_transfer(ep_ring,
2691 (struct xhci_generic_trb *) ep_trb);
2692
2693 /*
2694 * No-op TRB could trigger interrupts in a case where
2695 * a URB was killed and a STALL_ERROR happens right
2696 * after the endpoint ring stopped. Reset the halted
2697 * endpoint. Otherwise, the endpoint remains stalled
2698 * indefinitely.
2699 */
2700 if (trb_is_noop(ep_trb)) {
2701 if (trb_comp_code == COMP_STALL_ERROR ||
2702 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
2703 trb_comp_code))
2704 xhci_cleanup_halted_endpoint(xhci, slot_id,
2705 ep_index,
2706 ep_ring->stream_id,
2707 td, EP_HARD_RESET);
2708 goto cleanup;
2709 }
2710
2711 /* update the urb's actual_length and give back to the core */
2712 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2713 process_ctrl_td(xhci, td, ep_trb, event, ep, &status);
2714 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2715 process_isoc_td(xhci, td, ep_trb, event, ep, &status);
2716 else
2717 process_bulk_intr_td(xhci, td, ep_trb, event, ep,
2718 &status);
2719cleanup:
2720 handling_skipped_tds = ep->skip &&
2721 trb_comp_code != COMP_MISSED_SERVICE_ERROR &&
2722 trb_comp_code != COMP_NO_PING_RESPONSE_ERROR;
2723
2724 /*
2725 * Do not update event ring dequeue pointer if we're in a loop
2726 * processing missed tds.
2727 */
2728 if (!handling_skipped_tds)
2729 inc_deq(xhci, xhci->event_ring);
2730
2731 /*
2732 * If ep->skip is set, it means there are missed tds on the
2733 * endpoint ring need to take care of.
2734 * Process them as short transfer until reach the td pointed by
2735 * the event.
2736 */
2737 } while (handling_skipped_tds);
2738
2739 return 0;
2740
2741err_out:
2742 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2743 (unsigned long long) xhci_trb_virt_to_dma(
2744 xhci->event_ring->deq_seg,
2745 xhci->event_ring->dequeue),
2746 lower_32_bits(le64_to_cpu(event->buffer)),
2747 upper_32_bits(le64_to_cpu(event->buffer)),
2748 le32_to_cpu(event->transfer_len),
2749 le32_to_cpu(event->flags));
2750 return -ENODEV;
2751}
2752
2753/*
2754 * This function handles all OS-owned events on the event ring. It may drop
2755 * xhci->lock between event processing (e.g. to pass up port status changes).
2756 * Returns >0 for "possibly more events to process" (caller should call again),
2757 * otherwise 0 if done. In future, <0 returns should indicate error code.
2758 */
2759static int xhci_handle_event(struct xhci_hcd *xhci)
2760{
2761 union xhci_trb *event;
2762 int update_ptrs = 1;
2763 int ret;
2764
2765 /* Event ring hasn't been allocated yet. */
2766 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2767 xhci_err(xhci, "ERROR event ring not ready\n");
2768 return -ENOMEM;
2769 }
2770
2771 event = xhci->event_ring->dequeue;
2772 /* Does the HC or OS own the TRB? */
2773 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2774 xhci->event_ring->cycle_state)
2775 return 0;
2776
2777 trace_xhci_handle_event(xhci->event_ring, &event->generic);
2778
2779 /*
2780 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2781 * speculative reads of the event's flags/data below.
2782 */
2783 rmb();
2784 /* FIXME: Handle more event types. */
2785 switch (le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) {
2786 case TRB_TYPE(TRB_COMPLETION):
2787 handle_cmd_completion(xhci, &event->event_cmd);
2788 break;
2789 case TRB_TYPE(TRB_PORT_STATUS):
2790 handle_port_status(xhci, event);
2791 update_ptrs = 0;
2792 break;
2793 case TRB_TYPE(TRB_TRANSFER):
2794 ret = handle_tx_event(xhci, &event->trans_event);
2795 if (ret >= 0)
2796 update_ptrs = 0;
2797 break;
2798 case TRB_TYPE(TRB_DEV_NOTE):
2799 handle_device_notification(xhci, event);
2800 break;
2801 default:
2802 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2803 TRB_TYPE(48))
2804 handle_vendor_event(xhci, event);
2805 else
2806 xhci_warn(xhci, "ERROR unknown event type %d\n",
2807 TRB_FIELD_TO_TYPE(
2808 le32_to_cpu(event->event_cmd.flags)));
2809 }
2810 /* Any of the above functions may drop and re-acquire the lock, so check
2811 * to make sure a watchdog timer didn't mark the host as non-responsive.
2812 */
2813 if (xhci->xhc_state & XHCI_STATE_DYING) {
2814 xhci_dbg(xhci, "xHCI host dying, returning from "
2815 "event handler.\n");
2816 return 0;
2817 }
2818
2819 if (update_ptrs)
2820 /* Update SW event ring dequeue pointer */
2821 inc_deq(xhci, xhci->event_ring);
2822
2823 /* Are there more items on the event ring? Caller will call us again to
2824 * check.
2825 */
2826 return 1;
2827}
2828
2829/*
2830 * Update Event Ring Dequeue Pointer:
2831 * - When all events have finished
2832 * - To avoid "Event Ring Full Error" condition
2833 */
2834static void xhci_update_erst_dequeue(struct xhci_hcd *xhci,
2835 union xhci_trb *event_ring_deq)
2836{
2837 u64 temp_64;
2838 dma_addr_t deq;
2839
2840 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2841 /* If necessary, update the HW's version of the event ring deq ptr. */
2842 if (event_ring_deq != xhci->event_ring->dequeue) {
2843 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2844 xhci->event_ring->dequeue);
2845 if (deq == 0)
2846 xhci_warn(xhci, "WARN something wrong with SW event ring dequeue ptr\n");
2847 /*
2848 * Per 4.9.4, Software writes to the ERDP register shall
2849 * always advance the Event Ring Dequeue Pointer value.
2850 */
2851 if ((temp_64 & (u64) ~ERST_PTR_MASK) ==
2852 ((u64) deq & (u64) ~ERST_PTR_MASK))
2853 return;
2854
2855 /* Update HC event ring dequeue pointer */
2856 temp_64 &= ERST_PTR_MASK;
2857 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2858 }
2859
2860 /* Clear the event handler busy flag (RW1C) */
2861 temp_64 |= ERST_EHB;
2862 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2863}
2864
2865/*
2866 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2867 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2868 * indicators of an event TRB error, but we check the status *first* to be safe.
2869 */
2870irqreturn_t xhci_irq(struct usb_hcd *hcd)
2871{
2872 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
2873 union xhci_trb *event_ring_deq;
2874 irqreturn_t ret = IRQ_NONE;
2875 unsigned long flags;
2876 u64 temp_64;
2877 u32 status;
2878 int event_loop = 0;
2879
2880 spin_lock_irqsave(&xhci->lock, flags);
2881 /* Check if the xHC generated the interrupt, or the irq is shared */
2882 status = readl(&xhci->op_regs->status);
2883 if (status == ~(u32)0) {
2884 xhci_hc_died(xhci);
2885 ret = IRQ_HANDLED;
2886 goto out;
2887 }
2888
2889 if (!(status & STS_EINT))
2890 goto out;
2891
2892 if (status & STS_FATAL) {
2893 xhci_warn(xhci, "WARNING: Host System Error\n");
2894 xhci_halt(xhci);
2895 ret = IRQ_HANDLED;
2896 goto out;
2897 }
2898
2899 /*
2900 * Clear the op reg interrupt status first,
2901 * so we can receive interrupts from other MSI-X interrupters.
2902 * Write 1 to clear the interrupt status.
2903 */
2904 status |= STS_EINT;
2905 writel(status, &xhci->op_regs->status);
2906
2907 if (!hcd->msi_enabled) {
2908 u32 irq_pending;
2909 irq_pending = readl(&xhci->ir_set->irq_pending);
2910 irq_pending |= IMAN_IP;
2911 writel(irq_pending, &xhci->ir_set->irq_pending);
2912 }
2913
2914 if (xhci->xhc_state & XHCI_STATE_DYING ||
2915 xhci->xhc_state & XHCI_STATE_HALTED) {
2916 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2917 "Shouldn't IRQs be disabled?\n");
2918 /* Clear the event handler busy flag (RW1C);
2919 * the event ring should be empty.
2920 */
2921 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2922 xhci_write_64(xhci, temp_64 | ERST_EHB,
2923 &xhci->ir_set->erst_dequeue);
2924 ret = IRQ_HANDLED;
2925 goto out;
2926 }
2927
2928 event_ring_deq = xhci->event_ring->dequeue;
2929 /* FIXME this should be a delayed service routine
2930 * that clears the EHB.
2931 */
2932 while (xhci_handle_event(xhci) > 0) {
2933 if (event_loop++ < TRBS_PER_SEGMENT / 2)
2934 continue;
2935 xhci_update_erst_dequeue(xhci, event_ring_deq);
2936 event_ring_deq = xhci->event_ring->dequeue;
2937
2938 event_loop = 0;
2939 }
2940
2941 xhci_update_erst_dequeue(xhci, event_ring_deq);
2942 ret = IRQ_HANDLED;
2943
2944out:
2945 spin_unlock_irqrestore(&xhci->lock, flags);
2946
2947 return ret;
2948}
2949
2950irqreturn_t xhci_msi_irq(int irq, void *hcd)
2951{
2952 return xhci_irq(hcd);
2953}
2954
2955/**** Endpoint Ring Operations ****/
2956
2957/*
2958 * Generic function for queueing a TRB on a ring.
2959 * The caller must have checked to make sure there's room on the ring.
2960 *
2961 * @more_trbs_coming: Will you enqueue more TRBs before calling
2962 * prepare_transfer()?
2963 */
2964static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
2965 bool more_trbs_coming,
2966 u32 field1, u32 field2, u32 field3, u32 field4)
2967{
2968 struct xhci_generic_trb *trb;
2969
2970 trb = &ring->enqueue->generic;
2971 trb->field[0] = cpu_to_le32(field1);
2972 trb->field[1] = cpu_to_le32(field2);
2973 trb->field[2] = cpu_to_le32(field3);
2974 /* make sure TRB is fully written before giving it to the controller */
2975 wmb();
2976 trb->field[3] = cpu_to_le32(field4);
2977
2978 trace_xhci_queue_trb(ring, trb);
2979
2980 inc_enq(xhci, ring, more_trbs_coming);
2981}
2982
2983/*
2984 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2985 * FIXME allocate segments if the ring is full.
2986 */
2987static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
2988 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
2989{
2990 unsigned int num_trbs_needed;
2991
2992 /* Make sure the endpoint has been added to xHC schedule */
2993 switch (ep_state) {
2994 case EP_STATE_DISABLED:
2995 /*
2996 * USB core changed config/interfaces without notifying us,
2997 * or hardware is reporting the wrong state.
2998 */
2999 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
3000 return -ENOENT;
3001 case EP_STATE_ERROR:
3002 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
3003 /* FIXME event handling code for error needs to clear it */
3004 /* XXX not sure if this should be -ENOENT or not */
3005 return -EINVAL;
3006 case EP_STATE_HALTED:
3007 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
3008 case EP_STATE_STOPPED:
3009 case EP_STATE_RUNNING:
3010 break;
3011 default:
3012 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
3013 /*
3014 * FIXME issue Configure Endpoint command to try to get the HC
3015 * back into a known state.
3016 */
3017 return -EINVAL;
3018 }
3019
3020 while (1) {
3021 if (room_on_ring(xhci, ep_ring, num_trbs))
3022 break;
3023
3024 if (ep_ring == xhci->cmd_ring) {
3025 xhci_err(xhci, "Do not support expand command ring\n");
3026 return -ENOMEM;
3027 }
3028
3029 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
3030 "ERROR no room on ep ring, try ring expansion");
3031 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
3032 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
3033 mem_flags)) {
3034 xhci_err(xhci, "Ring expansion failed\n");
3035 return -ENOMEM;
3036 }
3037 }
3038
3039 while (trb_is_link(ep_ring->enqueue)) {
3040 /* If we're not dealing with 0.95 hardware or isoc rings
3041 * on AMD 0.96 host, clear the chain bit.
3042 */
3043 if (!xhci_link_trb_quirk(xhci) &&
3044 !(ep_ring->type == TYPE_ISOC &&
3045 (xhci->quirks & XHCI_AMD_0x96_HOST)))
3046 ep_ring->enqueue->link.control &=
3047 cpu_to_le32(~TRB_CHAIN);
3048 else
3049 ep_ring->enqueue->link.control |=
3050 cpu_to_le32(TRB_CHAIN);
3051
3052 wmb();
3053 ep_ring->enqueue->link.control ^= cpu_to_le32(TRB_CYCLE);
3054
3055 /* Toggle the cycle bit after the last ring segment. */
3056 if (link_trb_toggles_cycle(ep_ring->enqueue))
3057 ep_ring->cycle_state ^= 1;
3058
3059 ep_ring->enq_seg = ep_ring->enq_seg->next;
3060 ep_ring->enqueue = ep_ring->enq_seg->trbs;
3061 }
3062 return 0;
3063}
3064
3065static int prepare_transfer(struct xhci_hcd *xhci,
3066 struct xhci_virt_device *xdev,
3067 unsigned int ep_index,
3068 unsigned int stream_id,
3069 unsigned int num_trbs,
3070 struct urb *urb,
3071 unsigned int td_index,
3072 gfp_t mem_flags)
3073{
3074 int ret;
3075 struct urb_priv *urb_priv;
3076 struct xhci_td *td;
3077 struct xhci_ring *ep_ring;
3078 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3079
3080 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
3081 if (!ep_ring) {
3082 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
3083 stream_id);
3084 return -EINVAL;
3085 }
3086
3087 ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
3088 num_trbs, mem_flags);
3089 if (ret)
3090 return ret;
3091
3092 urb_priv = urb->hcpriv;
3093 td = &urb_priv->td[td_index];
3094
3095 INIT_LIST_HEAD(&td->td_list);
3096 INIT_LIST_HEAD(&td->cancelled_td_list);
3097
3098 if (td_index == 0) {
3099 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
3100 if (unlikely(ret))
3101 return ret;
3102 }
3103
3104 td->urb = urb;
3105 /* Add this TD to the tail of the endpoint ring's TD list */
3106 list_add_tail(&td->td_list, &ep_ring->td_list);
3107 td->start_seg = ep_ring->enq_seg;
3108 td->first_trb = ep_ring->enqueue;
3109
3110 return 0;
3111}
3112
3113unsigned int count_trbs(u64 addr, u64 len)
3114{
3115 unsigned int num_trbs;
3116
3117 num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3118 TRB_MAX_BUFF_SIZE);
3119 if (num_trbs == 0)
3120 num_trbs++;
3121
3122 return num_trbs;
3123}
3124
3125static inline unsigned int count_trbs_needed(struct urb *urb)
3126{
3127 return count_trbs(urb->transfer_dma, urb->transfer_buffer_length);
3128}
3129
3130static unsigned int count_sg_trbs_needed(struct urb *urb)
3131{
3132 struct scatterlist *sg;
3133 unsigned int i, len, full_len, num_trbs = 0;
3134
3135 full_len = urb->transfer_buffer_length;
3136
3137 for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) {
3138 len = sg_dma_len(sg);
3139 num_trbs += count_trbs(sg_dma_address(sg), len);
3140 len = min_t(unsigned int, len, full_len);
3141 full_len -= len;
3142 if (full_len == 0)
3143 break;
3144 }
3145
3146 return num_trbs;
3147}
3148
3149static unsigned int count_isoc_trbs_needed(struct urb *urb, int i)
3150{
3151 u64 addr, len;
3152
3153 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3154 len = urb->iso_frame_desc[i].length;
3155
3156 return count_trbs(addr, len);
3157}
3158
3159static void check_trb_math(struct urb *urb, int running_total)
3160{
3161 if (unlikely(running_total != urb->transfer_buffer_length))
3162 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
3163 "queued %#x (%d), asked for %#x (%d)\n",
3164 __func__,
3165 urb->ep->desc.bEndpointAddress,
3166 running_total, running_total,
3167 urb->transfer_buffer_length,
3168 urb->transfer_buffer_length);
3169}
3170
3171static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
3172 unsigned int ep_index, unsigned int stream_id, int start_cycle,
3173 struct xhci_generic_trb *start_trb)
3174{
3175 /*
3176 * Pass all the TRBs to the hardware at once and make sure this write
3177 * isn't reordered.
3178 */
3179 wmb();
3180 if (start_cycle)
3181 start_trb->field[3] |= cpu_to_le32(start_cycle);
3182 else
3183 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
3184 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
3185}
3186
3187static void check_interval(struct xhci_hcd *xhci, struct urb *urb,
3188 struct xhci_ep_ctx *ep_ctx)
3189{
3190 int xhci_interval;
3191 int ep_interval;
3192
3193 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
3194 ep_interval = urb->interval;
3195
3196 /* Convert to microframes */
3197 if (urb->dev->speed == USB_SPEED_LOW ||
3198 urb->dev->speed == USB_SPEED_FULL)
3199 ep_interval *= 8;
3200
3201 /* FIXME change this to a warning and a suggestion to use the new API
3202 * to set the polling interval (once the API is added).
3203 */
3204 if (xhci_interval != ep_interval) {
3205 dev_dbg_ratelimited(&urb->dev->dev,
3206 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3207 ep_interval, ep_interval == 1 ? "" : "s",
3208 xhci_interval, xhci_interval == 1 ? "" : "s");
3209 urb->interval = xhci_interval;
3210 /* Convert back to frames for LS/FS devices */
3211 if (urb->dev->speed == USB_SPEED_LOW ||
3212 urb->dev->speed == USB_SPEED_FULL)
3213 urb->interval /= 8;
3214 }
3215}
3216
3217/*
3218 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3219 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3220 * (comprised of sg list entries) can take several service intervals to
3221 * transmit.
3222 */
3223int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3224 struct urb *urb, int slot_id, unsigned int ep_index)
3225{
3226 struct xhci_ep_ctx *ep_ctx;
3227
3228 ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index);
3229 check_interval(xhci, urb, ep_ctx);
3230
3231 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
3232}
3233
3234/*
3235 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3236 * packets remaining in the TD (*not* including this TRB).
3237 *
3238 * Total TD packet count = total_packet_count =
3239 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
3240 *
3241 * Packets transferred up to and including this TRB = packets_transferred =
3242 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3243 *
3244 * TD size = total_packet_count - packets_transferred
3245 *
3246 * For xHCI 0.96 and older, TD size field should be the remaining bytes
3247 * including this TRB, right shifted by 10
3248 *
3249 * For all hosts it must fit in bits 21:17, so it can't be bigger than 31.
3250 * This is taken care of in the TRB_TD_SIZE() macro
3251 *
3252 * The last TRB in a TD must have the TD size set to zero.
3253 */
3254static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred,
3255 int trb_buff_len, unsigned int td_total_len,
3256 struct urb *urb, bool more_trbs_coming)
3257{
3258 u32 maxp, total_packet_count;
3259
3260 /* MTK xHCI 0.96 contains some features from 1.0 */
3261 if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST))
3262 return ((td_total_len - transferred) >> 10);
3263
3264 /* One TRB with a zero-length data packet. */
3265 if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) ||
3266 trb_buff_len == td_total_len)
3267 return 0;
3268
3269 /* for MTK xHCI 0.96, TD size include this TRB, but not in 1.x */
3270 if ((xhci->quirks & XHCI_MTK_HOST) && (xhci->hci_version < 0x100))
3271 trb_buff_len = 0;
3272
3273 maxp = usb_endpoint_maxp(&urb->ep->desc);
3274 total_packet_count = DIV_ROUND_UP(td_total_len, maxp);
3275
3276 /* Queueing functions don't count the current TRB into transferred */
3277 return (total_packet_count - ((transferred + trb_buff_len) / maxp));
3278}
3279
3280
3281static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len,
3282 u32 *trb_buff_len, struct xhci_segment *seg)
3283{
3284 struct device *dev = xhci_to_hcd(xhci)->self.sysdev;
3285 unsigned int unalign;
3286 unsigned int max_pkt;
3287 u32 new_buff_len;
3288 size_t len;
3289
3290 max_pkt = usb_endpoint_maxp(&urb->ep->desc);
3291 unalign = (enqd_len + *trb_buff_len) % max_pkt;
3292
3293 /* we got lucky, last normal TRB data on segment is packet aligned */
3294 if (unalign == 0)
3295 return 0;
3296
3297 xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n",
3298 unalign, *trb_buff_len);
3299
3300 /* is the last nornal TRB alignable by splitting it */
3301 if (*trb_buff_len > unalign) {
3302 *trb_buff_len -= unalign;
3303 xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len);
3304 return 0;
3305 }
3306
3307 /*
3308 * We want enqd_len + trb_buff_len to sum up to a number aligned to
3309 * number which is divisible by the endpoint's wMaxPacketSize. IOW:
3310 * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0.
3311 */
3312 new_buff_len = max_pkt - (enqd_len % max_pkt);
3313
3314 if (new_buff_len > (urb->transfer_buffer_length - enqd_len))
3315 new_buff_len = (urb->transfer_buffer_length - enqd_len);
3316
3317 /* create a max max_pkt sized bounce buffer pointed to by last trb */
3318 if (usb_urb_dir_out(urb)) {
3319 if (urb->num_sgs) {
3320 len = sg_pcopy_to_buffer(urb->sg, urb->num_sgs,
3321 seg->bounce_buf, new_buff_len, enqd_len);
3322 if (len != new_buff_len)
3323 xhci_warn(xhci, "WARN Wrong bounce buffer write length: %zu != %d\n",
3324 len, new_buff_len);
3325 } else {
3326 memcpy(seg->bounce_buf, urb->transfer_buffer + enqd_len, new_buff_len);
3327 }
3328
3329 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3330 max_pkt, DMA_TO_DEVICE);
3331 } else {
3332 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3333 max_pkt, DMA_FROM_DEVICE);
3334 }
3335
3336 if (dma_mapping_error(dev, seg->bounce_dma)) {
3337 /* try without aligning. Some host controllers survive */
3338 xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n");
3339 return 0;
3340 }
3341 *trb_buff_len = new_buff_len;
3342 seg->bounce_len = new_buff_len;
3343 seg->bounce_offs = enqd_len;
3344
3345 xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len);
3346
3347 return 1;
3348}
3349
3350/* This is very similar to what ehci-q.c qtd_fill() does */
3351int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3352 struct urb *urb, int slot_id, unsigned int ep_index)
3353{
3354 struct xhci_ring *ring;
3355 struct urb_priv *urb_priv;
3356 struct xhci_td *td;
3357 struct xhci_generic_trb *start_trb;
3358 struct scatterlist *sg = NULL;
3359 bool more_trbs_coming = true;
3360 bool need_zero_pkt = false;
3361 bool first_trb = true;
3362 unsigned int num_trbs;
3363 unsigned int start_cycle, num_sgs = 0;
3364 unsigned int enqd_len, block_len, trb_buff_len, full_len;
3365 int sent_len, ret;
3366 u32 field, length_field, remainder;
3367 u64 addr, send_addr;
3368
3369 ring = xhci_urb_to_transfer_ring(xhci, urb);
3370 if (!ring)
3371 return -EINVAL;
3372
3373 full_len = urb->transfer_buffer_length;
3374 /* If we have scatter/gather list, we use it. */
3375 if (urb->num_sgs) {
3376 num_sgs = urb->num_mapped_sgs;
3377 sg = urb->sg;
3378 addr = (u64) sg_dma_address(sg);
3379 block_len = sg_dma_len(sg);
3380 num_trbs = count_sg_trbs_needed(urb);
3381 } else {
3382 num_trbs = count_trbs_needed(urb);
3383 addr = (u64) urb->transfer_dma;
3384 block_len = full_len;
3385 }
3386 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3387 ep_index, urb->stream_id,
3388 num_trbs, urb, 0, mem_flags);
3389 if (unlikely(ret < 0))
3390 return ret;
3391
3392 urb_priv = urb->hcpriv;
3393
3394 /* Deal with URB_ZERO_PACKET - need one more td/trb */
3395 if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->num_tds > 1)
3396 need_zero_pkt = true;
3397
3398 td = &urb_priv->td[0];
3399
3400 /*
3401 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3402 * until we've finished creating all the other TRBs. The ring's cycle
3403 * state may change as we enqueue the other TRBs, so save it too.
3404 */
3405 start_trb = &ring->enqueue->generic;
3406 start_cycle = ring->cycle_state;
3407 send_addr = addr;
3408
3409 /* Queue the TRBs, even if they are zero-length */
3410 for (enqd_len = 0; first_trb || enqd_len < full_len;
3411 enqd_len += trb_buff_len) {
3412 field = TRB_TYPE(TRB_NORMAL);
3413
3414 /* TRB buffer should not cross 64KB boundaries */
3415 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3416 trb_buff_len = min_t(unsigned int, trb_buff_len, block_len);
3417
3418 if (enqd_len + trb_buff_len > full_len)
3419 trb_buff_len = full_len - enqd_len;
3420
3421 /* Don't change the cycle bit of the first TRB until later */
3422 if (first_trb) {
3423 first_trb = false;
3424 if (start_cycle == 0)
3425 field |= TRB_CYCLE;
3426 } else
3427 field |= ring->cycle_state;
3428
3429 /* Chain all the TRBs together; clear the chain bit in the last
3430 * TRB to indicate it's the last TRB in the chain.
3431 */
3432 if (enqd_len + trb_buff_len < full_len) {
3433 field |= TRB_CHAIN;
3434 if (trb_is_link(ring->enqueue + 1)) {
3435 if (xhci_align_td(xhci, urb, enqd_len,
3436 &trb_buff_len,
3437 ring->enq_seg)) {
3438 send_addr = ring->enq_seg->bounce_dma;
3439 /* assuming TD won't span 2 segs */
3440 td->bounce_seg = ring->enq_seg;
3441 }
3442 }
3443 }
3444 if (enqd_len + trb_buff_len >= full_len) {
3445 field &= ~TRB_CHAIN;
3446 field |= TRB_IOC;
3447 more_trbs_coming = false;
3448 td->last_trb = ring->enqueue;
3449
3450 if (xhci_urb_suitable_for_idt(urb)) {
3451 memcpy(&send_addr, urb->transfer_buffer,
3452 trb_buff_len);
3453 le64_to_cpus(&send_addr);
3454 field |= TRB_IDT;
3455 }
3456 }
3457
3458 /* Only set interrupt on short packet for IN endpoints */
3459 if (usb_urb_dir_in(urb))
3460 field |= TRB_ISP;
3461
3462 /* Set the TRB length, TD size, and interrupter fields. */
3463 remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len,
3464 full_len, urb, more_trbs_coming);
3465
3466 length_field = TRB_LEN(trb_buff_len) |
3467 TRB_TD_SIZE(remainder) |
3468 TRB_INTR_TARGET(0);
3469
3470 queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt,
3471 lower_32_bits(send_addr),
3472 upper_32_bits(send_addr),
3473 length_field,
3474 field);
3475
3476 addr += trb_buff_len;
3477 sent_len = trb_buff_len;
3478
3479 while (sg && sent_len >= block_len) {
3480 /* New sg entry */
3481 --num_sgs;
3482 sent_len -= block_len;
3483 sg = sg_next(sg);
3484 if (num_sgs != 0 && sg) {
3485 block_len = sg_dma_len(sg);
3486 addr = (u64) sg_dma_address(sg);
3487 addr += sent_len;
3488 }
3489 }
3490 block_len -= sent_len;
3491 send_addr = addr;
3492 }
3493
3494 if (need_zero_pkt) {
3495 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3496 ep_index, urb->stream_id,
3497 1, urb, 1, mem_flags);
3498 urb_priv->td[1].last_trb = ring->enqueue;
3499 field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC;
3500 queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field);
3501 }
3502
3503 check_trb_math(urb, enqd_len);
3504 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3505 start_cycle, start_trb);
3506 return 0;
3507}
3508
3509/* Caller must have locked xhci->lock */
3510int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3511 struct urb *urb, int slot_id, unsigned int ep_index)
3512{
3513 struct xhci_ring *ep_ring;
3514 int num_trbs;
3515 int ret;
3516 struct usb_ctrlrequest *setup;
3517 struct xhci_generic_trb *start_trb;
3518 int start_cycle;
3519 u32 field;
3520 struct urb_priv *urb_priv;
3521 struct xhci_td *td;
3522
3523 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3524 if (!ep_ring)
3525 return -EINVAL;
3526
3527 /*
3528 * Need to copy setup packet into setup TRB, so we can't use the setup
3529 * DMA address.
3530 */
3531 if (!urb->setup_packet)
3532 return -EINVAL;
3533
3534 /* 1 TRB for setup, 1 for status */
3535 num_trbs = 2;
3536 /*
3537 * Don't need to check if we need additional event data and normal TRBs,
3538 * since data in control transfers will never get bigger than 16MB
3539 * XXX: can we get a buffer that crosses 64KB boundaries?
3540 */
3541 if (urb->transfer_buffer_length > 0)
3542 num_trbs++;
3543 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3544 ep_index, urb->stream_id,
3545 num_trbs, urb, 0, mem_flags);
3546 if (ret < 0)
3547 return ret;
3548
3549 urb_priv = urb->hcpriv;
3550 td = &urb_priv->td[0];
3551
3552 /*
3553 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3554 * until we've finished creating all the other TRBs. The ring's cycle
3555 * state may change as we enqueue the other TRBs, so save it too.
3556 */
3557 start_trb = &ep_ring->enqueue->generic;
3558 start_cycle = ep_ring->cycle_state;
3559
3560 /* Queue setup TRB - see section 6.4.1.2.1 */
3561 /* FIXME better way to translate setup_packet into two u32 fields? */
3562 setup = (struct usb_ctrlrequest *) urb->setup_packet;
3563 field = 0;
3564 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3565 if (start_cycle == 0)
3566 field |= 0x1;
3567
3568 /* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
3569 if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) {
3570 if (urb->transfer_buffer_length > 0) {
3571 if (setup->bRequestType & USB_DIR_IN)
3572 field |= TRB_TX_TYPE(TRB_DATA_IN);
3573 else
3574 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3575 }
3576 }
3577
3578 queue_trb(xhci, ep_ring, true,
3579 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3580 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3581 TRB_LEN(8) | TRB_INTR_TARGET(0),
3582 /* Immediate data in pointer */
3583 field);
3584
3585 /* If there's data, queue data TRBs */
3586 /* Only set interrupt on short packet for IN endpoints */
3587 if (usb_urb_dir_in(urb))
3588 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3589 else
3590 field = TRB_TYPE(TRB_DATA);
3591
3592 if (urb->transfer_buffer_length > 0) {
3593 u32 length_field, remainder;
3594 u64 addr;
3595
3596 if (xhci_urb_suitable_for_idt(urb)) {
3597 memcpy(&addr, urb->transfer_buffer,
3598 urb->transfer_buffer_length);
3599 le64_to_cpus(&addr);
3600 field |= TRB_IDT;
3601 } else {
3602 addr = (u64) urb->transfer_dma;
3603 }
3604
3605 remainder = xhci_td_remainder(xhci, 0,
3606 urb->transfer_buffer_length,
3607 urb->transfer_buffer_length,
3608 urb, 1);
3609 length_field = TRB_LEN(urb->transfer_buffer_length) |
3610 TRB_TD_SIZE(remainder) |
3611 TRB_INTR_TARGET(0);
3612 if (setup->bRequestType & USB_DIR_IN)
3613 field |= TRB_DIR_IN;
3614 queue_trb(xhci, ep_ring, true,
3615 lower_32_bits(addr),
3616 upper_32_bits(addr),
3617 length_field,
3618 field | ep_ring->cycle_state);
3619 }
3620
3621 /* Save the DMA address of the last TRB in the TD */
3622 td->last_trb = ep_ring->enqueue;
3623
3624 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3625 /* If the device sent data, the status stage is an OUT transfer */
3626 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3627 field = 0;
3628 else
3629 field = TRB_DIR_IN;
3630 queue_trb(xhci, ep_ring, false,
3631 0,
3632 0,
3633 TRB_INTR_TARGET(0),
3634 /* Event on completion */
3635 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3636
3637 giveback_first_trb(xhci, slot_id, ep_index, 0,
3638 start_cycle, start_trb);
3639 return 0;
3640}
3641
3642/*
3643 * The transfer burst count field of the isochronous TRB defines the number of
3644 * bursts that are required to move all packets in this TD. Only SuperSpeed
3645 * devices can burst up to bMaxBurst number of packets per service interval.
3646 * This field is zero based, meaning a value of zero in the field means one
3647 * burst. Basically, for everything but SuperSpeed devices, this field will be
3648 * zero. Only xHCI 1.0 host controllers support this field.
3649 */
3650static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3651 struct urb *urb, unsigned int total_packet_count)
3652{
3653 unsigned int max_burst;
3654
3655 if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER)
3656 return 0;
3657
3658 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3659 return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
3660}
3661
3662/*
3663 * Returns the number of packets in the last "burst" of packets. This field is
3664 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3665 * the last burst packet count is equal to the total number of packets in the
3666 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3667 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3668 * contain 1 to (bMaxBurst + 1) packets.
3669 */
3670static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3671 struct urb *urb, unsigned int total_packet_count)
3672{
3673 unsigned int max_burst;
3674 unsigned int residue;
3675
3676 if (xhci->hci_version < 0x100)
3677 return 0;
3678
3679 if (urb->dev->speed >= USB_SPEED_SUPER) {
3680 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3681 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3682 residue = total_packet_count % (max_burst + 1);
3683 /* If residue is zero, the last burst contains (max_burst + 1)
3684 * number of packets, but the TLBPC field is zero-based.
3685 */
3686 if (residue == 0)
3687 return max_burst;
3688 return residue - 1;
3689 }
3690 if (total_packet_count == 0)
3691 return 0;
3692 return total_packet_count - 1;
3693}
3694
3695/*
3696 * Calculates Frame ID field of the isochronous TRB identifies the
3697 * target frame that the Interval associated with this Isochronous
3698 * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
3699 *
3700 * Returns actual frame id on success, negative value on error.
3701 */
3702static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
3703 struct urb *urb, int index)
3704{
3705 int start_frame, ist, ret = 0;
3706 int start_frame_id, end_frame_id, current_frame_id;
3707
3708 if (urb->dev->speed == USB_SPEED_LOW ||
3709 urb->dev->speed == USB_SPEED_FULL)
3710 start_frame = urb->start_frame + index * urb->interval;
3711 else
3712 start_frame = (urb->start_frame + index * urb->interval) >> 3;
3713
3714 /* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
3715 *
3716 * If bit [3] of IST is cleared to '0', software can add a TRB no
3717 * later than IST[2:0] Microframes before that TRB is scheduled to
3718 * be executed.
3719 * If bit [3] of IST is set to '1', software can add a TRB no later
3720 * than IST[2:0] Frames before that TRB is scheduled to be executed.
3721 */
3722 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3723 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3724 ist <<= 3;
3725
3726 /* Software shall not schedule an Isoch TD with a Frame ID value that
3727 * is less than the Start Frame ID or greater than the End Frame ID,
3728 * where:
3729 *
3730 * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
3731 * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
3732 *
3733 * Both the End Frame ID and Start Frame ID values are calculated
3734 * in microframes. When software determines the valid Frame ID value;
3735 * The End Frame ID value should be rounded down to the nearest Frame
3736 * boundary, and the Start Frame ID value should be rounded up to the
3737 * nearest Frame boundary.
3738 */
3739 current_frame_id = readl(&xhci->run_regs->microframe_index);
3740 start_frame_id = roundup(current_frame_id + ist + 1, 8);
3741 end_frame_id = rounddown(current_frame_id + 895 * 8, 8);
3742
3743 start_frame &= 0x7ff;
3744 start_frame_id = (start_frame_id >> 3) & 0x7ff;
3745 end_frame_id = (end_frame_id >> 3) & 0x7ff;
3746
3747 xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
3748 __func__, index, readl(&xhci->run_regs->microframe_index),
3749 start_frame_id, end_frame_id, start_frame);
3750
3751 if (start_frame_id < end_frame_id) {
3752 if (start_frame > end_frame_id ||
3753 start_frame < start_frame_id)
3754 ret = -EINVAL;
3755 } else if (start_frame_id > end_frame_id) {
3756 if ((start_frame > end_frame_id &&
3757 start_frame < start_frame_id))
3758 ret = -EINVAL;
3759 } else {
3760 ret = -EINVAL;
3761 }
3762
3763 if (index == 0) {
3764 if (ret == -EINVAL || start_frame == start_frame_id) {
3765 start_frame = start_frame_id + 1;
3766 if (urb->dev->speed == USB_SPEED_LOW ||
3767 urb->dev->speed == USB_SPEED_FULL)
3768 urb->start_frame = start_frame;
3769 else
3770 urb->start_frame = start_frame << 3;
3771 ret = 0;
3772 }
3773 }
3774
3775 if (ret) {
3776 xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
3777 start_frame, current_frame_id, index,
3778 start_frame_id, end_frame_id);
3779 xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
3780 return ret;
3781 }
3782
3783 return start_frame;
3784}
3785
3786/* This is for isoc transfer */
3787static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3788 struct urb *urb, int slot_id, unsigned int ep_index)
3789{
3790 struct xhci_ring *ep_ring;
3791 struct urb_priv *urb_priv;
3792 struct xhci_td *td;
3793 int num_tds, trbs_per_td;
3794 struct xhci_generic_trb *start_trb;
3795 bool first_trb;
3796 int start_cycle;
3797 u32 field, length_field;
3798 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3799 u64 start_addr, addr;
3800 int i, j;
3801 bool more_trbs_coming;
3802 struct xhci_virt_ep *xep;
3803 int frame_id;
3804
3805 xep = &xhci->devs[slot_id]->eps[ep_index];
3806 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3807
3808 num_tds = urb->number_of_packets;
3809 if (num_tds < 1) {
3810 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3811 return -EINVAL;
3812 }
3813 start_addr = (u64) urb->transfer_dma;
3814 start_trb = &ep_ring->enqueue->generic;
3815 start_cycle = ep_ring->cycle_state;
3816
3817 urb_priv = urb->hcpriv;
3818 /* Queue the TRBs for each TD, even if they are zero-length */
3819 for (i = 0; i < num_tds; i++) {
3820 unsigned int total_pkt_count, max_pkt;
3821 unsigned int burst_count, last_burst_pkt_count;
3822 u32 sia_frame_id;
3823
3824 first_trb = true;
3825 running_total = 0;
3826 addr = start_addr + urb->iso_frame_desc[i].offset;
3827 td_len = urb->iso_frame_desc[i].length;
3828 td_remain_len = td_len;
3829 max_pkt = usb_endpoint_maxp(&urb->ep->desc);
3830 total_pkt_count = DIV_ROUND_UP(td_len, max_pkt);
3831
3832 /* A zero-length transfer still involves at least one packet. */
3833 if (total_pkt_count == 0)
3834 total_pkt_count++;
3835 burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count);
3836 last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci,
3837 urb, total_pkt_count);
3838
3839 trbs_per_td = count_isoc_trbs_needed(urb, i);
3840
3841 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
3842 urb->stream_id, trbs_per_td, urb, i, mem_flags);
3843 if (ret < 0) {
3844 if (i == 0)
3845 return ret;
3846 goto cleanup;
3847 }
3848 td = &urb_priv->td[i];
3849
3850 /* use SIA as default, if frame id is used overwrite it */
3851 sia_frame_id = TRB_SIA;
3852 if (!(urb->transfer_flags & URB_ISO_ASAP) &&
3853 HCC_CFC(xhci->hcc_params)) {
3854 frame_id = xhci_get_isoc_frame_id(xhci, urb, i);
3855 if (frame_id >= 0)
3856 sia_frame_id = TRB_FRAME_ID(frame_id);
3857 }
3858 /*
3859 * Set isoc specific data for the first TRB in a TD.
3860 * Prevent HW from getting the TRBs by keeping the cycle state
3861 * inverted in the first TDs isoc TRB.
3862 */
3863 field = TRB_TYPE(TRB_ISOC) |
3864 TRB_TLBPC(last_burst_pkt_count) |
3865 sia_frame_id |
3866 (i ? ep_ring->cycle_state : !start_cycle);
3867
3868 /* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */
3869 if (!xep->use_extended_tbc)
3870 field |= TRB_TBC(burst_count);
3871
3872 /* fill the rest of the TRB fields, and remaining normal TRBs */
3873 for (j = 0; j < trbs_per_td; j++) {
3874 u32 remainder = 0;
3875
3876 /* only first TRB is isoc, overwrite otherwise */
3877 if (!first_trb)
3878 field = TRB_TYPE(TRB_NORMAL) |
3879 ep_ring->cycle_state;
3880
3881 /* Only set interrupt on short packet for IN EPs */
3882 if (usb_urb_dir_in(urb))
3883 field |= TRB_ISP;
3884
3885 /* Set the chain bit for all except the last TRB */
3886 if (j < trbs_per_td - 1) {
3887 more_trbs_coming = true;
3888 field |= TRB_CHAIN;
3889 } else {
3890 more_trbs_coming = false;
3891 td->last_trb = ep_ring->enqueue;
3892 field |= TRB_IOC;
3893 /* set BEI, except for the last TD */
3894 if (xhci->hci_version >= 0x100 &&
3895 !(xhci->quirks & XHCI_AVOID_BEI) &&
3896 i < num_tds - 1)
3897 field |= TRB_BEI;
3898 }
3899 /* Calculate TRB length */
3900 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3901 if (trb_buff_len > td_remain_len)
3902 trb_buff_len = td_remain_len;
3903
3904 /* Set the TRB length, TD size, & interrupter fields. */
3905 remainder = xhci_td_remainder(xhci, running_total,
3906 trb_buff_len, td_len,
3907 urb, more_trbs_coming);
3908
3909 length_field = TRB_LEN(trb_buff_len) |
3910 TRB_INTR_TARGET(0);
3911
3912 /* xhci 1.1 with ETE uses TD Size field for TBC */
3913 if (first_trb && xep->use_extended_tbc)
3914 length_field |= TRB_TD_SIZE_TBC(burst_count);
3915 else
3916 length_field |= TRB_TD_SIZE(remainder);
3917 first_trb = false;
3918
3919 queue_trb(xhci, ep_ring, more_trbs_coming,
3920 lower_32_bits(addr),
3921 upper_32_bits(addr),
3922 length_field,
3923 field);
3924 running_total += trb_buff_len;
3925
3926 addr += trb_buff_len;
3927 td_remain_len -= trb_buff_len;
3928 }
3929
3930 /* Check TD length */
3931 if (running_total != td_len) {
3932 xhci_err(xhci, "ISOC TD length unmatch\n");
3933 ret = -EINVAL;
3934 goto cleanup;
3935 }
3936 }
3937
3938 /* store the next frame id */
3939 if (HCC_CFC(xhci->hcc_params))
3940 xep->next_frame_id = urb->start_frame + num_tds * urb->interval;
3941
3942 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3943 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3944 usb_amd_quirk_pll_disable();
3945 }
3946 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3947
3948 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3949 start_cycle, start_trb);
3950 return 0;
3951cleanup:
3952 /* Clean up a partially enqueued isoc transfer. */
3953
3954 for (i--; i >= 0; i--)
3955 list_del_init(&urb_priv->td[i].td_list);
3956
3957 /* Use the first TD as a temporary variable to turn the TDs we've queued
3958 * into No-ops with a software-owned cycle bit. That way the hardware
3959 * won't accidentally start executing bogus TDs when we partially
3960 * overwrite them. td->first_trb and td->start_seg are already set.
3961 */
3962 urb_priv->td[0].last_trb = ep_ring->enqueue;
3963 /* Every TRB except the first & last will have its cycle bit flipped. */
3964 td_to_noop(xhci, ep_ring, &urb_priv->td[0], true);
3965
3966 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3967 ep_ring->enqueue = urb_priv->td[0].first_trb;
3968 ep_ring->enq_seg = urb_priv->td[0].start_seg;
3969 ep_ring->cycle_state = start_cycle;
3970 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
3971 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3972 return ret;
3973}
3974
3975/*
3976 * Check transfer ring to guarantee there is enough room for the urb.
3977 * Update ISO URB start_frame and interval.
3978 * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
3979 * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
3980 * Contiguous Frame ID is not supported by HC.
3981 */
3982int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3983 struct urb *urb, int slot_id, unsigned int ep_index)
3984{
3985 struct xhci_virt_device *xdev;
3986 struct xhci_ring *ep_ring;
3987 struct xhci_ep_ctx *ep_ctx;
3988 int start_frame;
3989 int num_tds, num_trbs, i;
3990 int ret;
3991 struct xhci_virt_ep *xep;
3992 int ist;
3993
3994 xdev = xhci->devs[slot_id];
3995 xep = &xhci->devs[slot_id]->eps[ep_index];
3996 ep_ring = xdev->eps[ep_index].ring;
3997 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3998
3999 num_trbs = 0;
4000 num_tds = urb->number_of_packets;
4001 for (i = 0; i < num_tds; i++)
4002 num_trbs += count_isoc_trbs_needed(urb, i);
4003
4004 /* Check the ring to guarantee there is enough room for the whole urb.
4005 * Do not insert any td of the urb to the ring if the check failed.
4006 */
4007 ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
4008 num_trbs, mem_flags);
4009 if (ret)
4010 return ret;
4011
4012 /*
4013 * Check interval value. This should be done before we start to
4014 * calculate the start frame value.
4015 */
4016 check_interval(xhci, urb, ep_ctx);
4017
4018 /* Calculate the start frame and put it in urb->start_frame. */
4019 if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) {
4020 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_RUNNING) {
4021 urb->start_frame = xep->next_frame_id;
4022 goto skip_start_over;
4023 }
4024 }
4025
4026 start_frame = readl(&xhci->run_regs->microframe_index);
4027 start_frame &= 0x3fff;
4028 /*
4029 * Round up to the next frame and consider the time before trb really
4030 * gets scheduled by hardare.
4031 */
4032 ist = HCS_IST(xhci->hcs_params2) & 0x7;
4033 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
4034 ist <<= 3;
4035 start_frame += ist + XHCI_CFC_DELAY;
4036 start_frame = roundup(start_frame, 8);
4037
4038 /*
4039 * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
4040 * is greate than 8 microframes.
4041 */
4042 if (urb->dev->speed == USB_SPEED_LOW ||
4043 urb->dev->speed == USB_SPEED_FULL) {
4044 start_frame = roundup(start_frame, urb->interval << 3);
4045 urb->start_frame = start_frame >> 3;
4046 } else {
4047 start_frame = roundup(start_frame, urb->interval);
4048 urb->start_frame = start_frame;
4049 }
4050
4051skip_start_over:
4052 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
4053
4054 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
4055}
4056
4057/**** Command Ring Operations ****/
4058
4059/* Generic function for queueing a command TRB on the command ring.
4060 * Check to make sure there's room on the command ring for one command TRB.
4061 * Also check that there's room reserved for commands that must not fail.
4062 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
4063 * then only check for the number of reserved spots.
4064 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
4065 * because the command event handler may want to resubmit a failed command.
4066 */
4067static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
4068 u32 field1, u32 field2,
4069 u32 field3, u32 field4, bool command_must_succeed)
4070{
4071 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
4072 int ret;
4073
4074 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
4075 (xhci->xhc_state & XHCI_STATE_HALTED)) {
4076 xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
4077 return -ESHUTDOWN;
4078 }
4079
4080 if (!command_must_succeed)
4081 reserved_trbs++;
4082
4083 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
4084 reserved_trbs, GFP_ATOMIC);
4085 if (ret < 0) {
4086 xhci_err(xhci, "ERR: No room for command on command ring\n");
4087 if (command_must_succeed)
4088 xhci_err(xhci, "ERR: Reserved TRB counting for "
4089 "unfailable commands failed.\n");
4090 return ret;
4091 }
4092
4093 cmd->command_trb = xhci->cmd_ring->enqueue;
4094
4095 /* if there are no other commands queued we start the timeout timer */
4096 if (list_empty(&xhci->cmd_list)) {
4097 xhci->current_cmd = cmd;
4098 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
4099 }
4100
4101 list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
4102
4103 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
4104 field4 | xhci->cmd_ring->cycle_state);
4105 return 0;
4106}
4107
4108/* Queue a slot enable or disable request on the command ring */
4109int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
4110 u32 trb_type, u32 slot_id)
4111{
4112 return queue_command(xhci, cmd, 0, 0, 0,
4113 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
4114}
4115
4116/* Queue an address device command TRB */
4117int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
4118 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
4119{
4120 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
4121 upper_32_bits(in_ctx_ptr), 0,
4122 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
4123 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
4124}
4125
4126int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
4127 u32 field1, u32 field2, u32 field3, u32 field4)
4128{
4129 return queue_command(xhci, cmd, field1, field2, field3, field4, false);
4130}
4131
4132/* Queue a reset device command TRB */
4133int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
4134 u32 slot_id)
4135{
4136 return queue_command(xhci, cmd, 0, 0, 0,
4137 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
4138 false);
4139}
4140
4141/* Queue a configure endpoint command TRB */
4142int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
4143 struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
4144 u32 slot_id, bool command_must_succeed)
4145{
4146 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
4147 upper_32_bits(in_ctx_ptr), 0,
4148 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
4149 command_must_succeed);
4150}
4151
4152/* Queue an evaluate context command TRB */
4153int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
4154 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
4155{
4156 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
4157 upper_32_bits(in_ctx_ptr), 0,
4158 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
4159 command_must_succeed);
4160}
4161
4162/*
4163 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
4164 * activity on an endpoint that is about to be suspended.
4165 */
4166int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
4167 int slot_id, unsigned int ep_index, int suspend)
4168{
4169 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4170 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4171 u32 type = TRB_TYPE(TRB_STOP_RING);
4172 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
4173
4174 return queue_command(xhci, cmd, 0, 0, 0,
4175 trb_slot_id | trb_ep_index | type | trb_suspend, false);
4176}
4177
4178/* Set Transfer Ring Dequeue Pointer command */
4179void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
4180 unsigned int slot_id, unsigned int ep_index,
4181 struct xhci_dequeue_state *deq_state)
4182{
4183 dma_addr_t addr;
4184 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4185 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4186 u32 trb_stream_id = STREAM_ID_FOR_TRB(deq_state->stream_id);
4187 u32 trb_sct = 0;
4188 u32 type = TRB_TYPE(TRB_SET_DEQ);
4189 struct xhci_virt_ep *ep;
4190 struct xhci_command *cmd;
4191 int ret;
4192
4193 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
4194 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u",
4195 deq_state->new_deq_seg,
4196 (unsigned long long)deq_state->new_deq_seg->dma,
4197 deq_state->new_deq_ptr,
4198 (unsigned long long)xhci_trb_virt_to_dma(
4199 deq_state->new_deq_seg, deq_state->new_deq_ptr),
4200 deq_state->new_cycle_state);
4201
4202 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
4203 deq_state->new_deq_ptr);
4204 if (addr == 0) {
4205 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4206 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
4207 deq_state->new_deq_seg, deq_state->new_deq_ptr);
4208 return;
4209 }
4210 ep = &xhci->devs[slot_id]->eps[ep_index];
4211 if ((ep->ep_state & SET_DEQ_PENDING)) {
4212 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4213 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
4214 return;
4215 }
4216
4217 /* This function gets called from contexts where it cannot sleep */
4218 cmd = xhci_alloc_command(xhci, false, GFP_ATOMIC);
4219 if (!cmd)
4220 return;
4221
4222 ep->queued_deq_seg = deq_state->new_deq_seg;
4223 ep->queued_deq_ptr = deq_state->new_deq_ptr;
4224 if (deq_state->stream_id)
4225 trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
4226 ret = queue_command(xhci, cmd,
4227 lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state,
4228 upper_32_bits(addr), trb_stream_id,
4229 trb_slot_id | trb_ep_index | type, false);
4230 if (ret < 0) {
4231 xhci_free_command(xhci, cmd);
4232 return;
4233 }
4234
4235 /* Stop the TD queueing code from ringing the doorbell until
4236 * this command completes. The HC won't set the dequeue pointer
4237 * if the ring is running, and ringing the doorbell starts the
4238 * ring running.
4239 */
4240 ep->ep_state |= SET_DEQ_PENDING;
4241}
4242
4243int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
4244 int slot_id, unsigned int ep_index,
4245 enum xhci_ep_reset_type reset_type)
4246{
4247 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4248 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4249 u32 type = TRB_TYPE(TRB_RESET_EP);
4250
4251 if (reset_type == EP_SOFT_RESET)
4252 type |= TRB_TSP;
4253
4254 return queue_command(xhci, cmd, 0, 0, 0,
4255 trb_slot_id | trb_ep_index | type, false);
4256}