blob: 7573f3f9f0f2137f3204618328640faa8a0342c4 [file] [log] [blame]
b.liue9582032025-04-17 19:18:16 +08001// SPDX-License-Identifier: (GPL-2.0 OR BSD-3-Clause)
2//
3// This file is provided under a dual BSD/GPLv2 license. When using or
4// redistributing this file, you may do so under either license.
5//
6// Copyright(c) 2018 Intel Corporation. All rights reserved.
7//
8// Authors: Liam Girdwood <liam.r.girdwood@linux.intel.com>
9// Ranjani Sridharan <ranjani.sridharan@linux.intel.com>
10// Rander Wang <rander.wang@intel.com>
11// Keyon Jie <yang.jie@linux.intel.com>
12//
13
14/*
15 * Hardware interface for HDA DSP code loader
16 */
17
18#include <linux/firmware.h>
19#include <sound/hdaudio_ext.h>
20#include <sound/sof.h>
21#include "../ops.h"
22#include "hda.h"
23
24#define HDA_FW_BOOT_ATTEMPTS 3
25
26static int cl_stream_prepare(struct snd_sof_dev *sdev, unsigned int format,
27 unsigned int size, struct snd_dma_buffer *dmab,
28 int direction)
29{
30 struct hdac_ext_stream *dsp_stream;
31 struct hdac_stream *hstream;
32 struct pci_dev *pci = to_pci_dev(sdev->dev);
33 int ret;
34
35 if (direction != SNDRV_PCM_STREAM_PLAYBACK) {
36 dev_err(sdev->dev, "error: code loading DMA is playback only\n");
37 return -EINVAL;
38 }
39
40 dsp_stream = hda_dsp_stream_get(sdev, direction);
41
42 if (!dsp_stream) {
43 dev_err(sdev->dev, "error: no stream available\n");
44 return -ENODEV;
45 }
46 hstream = &dsp_stream->hstream;
47 hstream->substream = NULL;
48
49 /* allocate DMA buffer */
50 ret = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV_SG, &pci->dev, size, dmab);
51 if (ret < 0) {
52 dev_err(sdev->dev, "error: memory alloc failed: %x\n", ret);
53 goto out_put;
54 }
55
56 hstream->period_bytes = 0;/* initialize period_bytes */
57 hstream->format_val = format;
58 hstream->bufsize = size;
59
60 ret = hda_dsp_stream_hw_params(sdev, dsp_stream, dmab, NULL);
61 if (ret < 0) {
62 dev_err(sdev->dev, "error: hdac prepare failed: %x\n", ret);
63 goto out_free;
64 }
65
66 hda_dsp_stream_spib_config(sdev, dsp_stream, HDA_DSP_SPIB_ENABLE, size);
67
68 return hstream->stream_tag;
69
70out_free:
71 snd_dma_free_pages(dmab);
72out_put:
73 hda_dsp_stream_put(sdev, direction, hstream->stream_tag);
74 return ret;
75}
76
77/*
78 * first boot sequence has some extra steps. core 0 waits for power
79 * status on core 1, so power up core 1 also momentarily, keep it in
80 * reset/stall and then turn it off
81 */
82static int cl_dsp_init(struct snd_sof_dev *sdev, const void *fwdata,
83 u32 fwsize, int stream_tag)
84{
85 struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
86 const struct sof_intel_dsp_desc *chip = hda->desc;
87 unsigned int status;
88 int ret;
89 int i;
90
91 /* step 1: power up corex */
92 ret = hda_dsp_core_power_up(sdev, chip->cores_mask);
93 if (ret < 0) {
94 dev_err(sdev->dev, "error: dsp core 0/1 power up failed\n");
95 goto err;
96 }
97
98 /* DSP is powered up, set all SSPs to slave mode */
99 for (i = 0; i < chip->ssp_count; i++) {
100 snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
101 chip->ssp_base_offset
102 + i * SSP_DEV_MEM_SIZE
103 + SSP_SSC1_OFFSET,
104 SSP_SET_SLAVE,
105 SSP_SET_SLAVE);
106 }
107
108 /* step 2: purge FW request */
109 snd_sof_dsp_write(sdev, HDA_DSP_BAR, chip->ipc_req,
110 chip->ipc_req_mask | (HDA_DSP_IPC_PURGE_FW |
111 ((stream_tag - 1) << 9)));
112
113 /* step 3: unset core 0 reset state & unstall/run core 0 */
114 ret = hda_dsp_core_run(sdev, HDA_DSP_CORE_MASK(0));
115 if (ret < 0) {
116 dev_err(sdev->dev, "error: dsp core start failed %d\n", ret);
117 ret = -EIO;
118 goto err;
119 }
120
121 /* step 4: wait for IPC DONE bit from ROM */
122 ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
123 chip->ipc_ack, status,
124 ((status & chip->ipc_ack_mask)
125 == chip->ipc_ack_mask),
126 HDA_DSP_REG_POLL_INTERVAL_US,
127 HDA_DSP_INIT_TIMEOUT_US);
128
129 if (ret < 0) {
130 dev_err(sdev->dev, "error: waiting for HIPCIE done\n");
131 goto err;
132 }
133
134 /* step 5: power down corex */
135 ret = hda_dsp_core_power_down(sdev,
136 chip->cores_mask & ~(HDA_DSP_CORE_MASK(0)));
137 if (ret < 0) {
138 dev_err(sdev->dev, "error: dsp core x power down failed\n");
139 goto err;
140 }
141
142 /* step 6: enable IPC interrupts */
143 hda_dsp_ipc_int_enable(sdev);
144
145 /* step 7: wait for ROM init */
146 ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
147 HDA_DSP_SRAM_REG_ROM_STATUS, status,
148 ((status & HDA_DSP_ROM_STS_MASK)
149 == HDA_DSP_ROM_INIT),
150 HDA_DSP_REG_POLL_INTERVAL_US,
151 chip->rom_init_timeout *
152 USEC_PER_MSEC);
153 if (!ret)
154 return 0;
155
156err:
157 hda_dsp_dump(sdev, SOF_DBG_REGS | SOF_DBG_PCI | SOF_DBG_MBOX);
158 hda_dsp_core_reset_power_down(sdev, chip->cores_mask);
159
160 return ret;
161}
162
163static int cl_trigger(struct snd_sof_dev *sdev,
164 struct hdac_ext_stream *stream, int cmd)
165{
166 struct hdac_stream *hstream = &stream->hstream;
167 int sd_offset = SOF_STREAM_SD_OFFSET(hstream);
168
169 /* code loader is special case that reuses stream ops */
170 switch (cmd) {
171 case SNDRV_PCM_TRIGGER_START:
172 wait_event_timeout(sdev->waitq, !sdev->code_loading,
173 HDA_DSP_CL_TRIGGER_TIMEOUT);
174
175 snd_sof_dsp_update_bits(sdev, HDA_DSP_HDA_BAR, SOF_HDA_INTCTL,
176 1 << hstream->index,
177 1 << hstream->index);
178
179 snd_sof_dsp_update_bits(sdev, HDA_DSP_HDA_BAR,
180 sd_offset,
181 SOF_HDA_SD_CTL_DMA_START |
182 SOF_HDA_CL_DMA_SD_INT_MASK,
183 SOF_HDA_SD_CTL_DMA_START |
184 SOF_HDA_CL_DMA_SD_INT_MASK);
185
186 hstream->running = true;
187 return 0;
188 default:
189 return hda_dsp_stream_trigger(sdev, stream, cmd);
190 }
191}
192
193static struct hdac_ext_stream *get_stream_with_tag(struct snd_sof_dev *sdev,
194 int tag)
195{
196 struct hdac_bus *bus = sof_to_bus(sdev);
197 struct hdac_stream *s;
198
199 /* get stream with tag */
200 list_for_each_entry(s, &bus->stream_list, list) {
201 if (s->direction == SNDRV_PCM_STREAM_PLAYBACK &&
202 s->stream_tag == tag) {
203 return stream_to_hdac_ext_stream(s);
204 }
205 }
206
207 return NULL;
208}
209
210static int cl_cleanup(struct snd_sof_dev *sdev, struct snd_dma_buffer *dmab,
211 struct hdac_ext_stream *stream)
212{
213 struct hdac_stream *hstream = &stream->hstream;
214 int sd_offset = SOF_STREAM_SD_OFFSET(hstream);
215 int ret;
216
217 ret = hda_dsp_stream_spib_config(sdev, stream, HDA_DSP_SPIB_DISABLE, 0);
218
219 hda_dsp_stream_put(sdev, SNDRV_PCM_STREAM_PLAYBACK,
220 hstream->stream_tag);
221 hstream->running = 0;
222 hstream->substream = NULL;
223
224 /* reset BDL address */
225 snd_sof_dsp_write(sdev, HDA_DSP_HDA_BAR,
226 sd_offset + SOF_HDA_ADSP_REG_CL_SD_BDLPL, 0);
227 snd_sof_dsp_write(sdev, HDA_DSP_HDA_BAR,
228 sd_offset + SOF_HDA_ADSP_REG_CL_SD_BDLPU, 0);
229
230 snd_sof_dsp_write(sdev, HDA_DSP_HDA_BAR, sd_offset, 0);
231 snd_dma_free_pages(dmab);
232 dmab->area = NULL;
233 hstream->bufsize = 0;
234 hstream->format_val = 0;
235
236 return ret;
237}
238
239static int cl_copy_fw(struct snd_sof_dev *sdev, struct hdac_ext_stream *stream)
240{
241 unsigned int reg;
242 int ret, status;
243
244 ret = cl_trigger(sdev, stream, SNDRV_PCM_TRIGGER_START);
245 if (ret < 0) {
246 dev_err(sdev->dev, "error: DMA trigger start failed\n");
247 return ret;
248 }
249
250 status = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
251 HDA_DSP_SRAM_REG_ROM_STATUS, reg,
252 ((reg & HDA_DSP_ROM_STS_MASK)
253 == HDA_DSP_ROM_FW_ENTERED),
254 HDA_DSP_REG_POLL_INTERVAL_US,
255 HDA_DSP_BASEFW_TIMEOUT_US);
256
257 ret = cl_trigger(sdev, stream, SNDRV_PCM_TRIGGER_STOP);
258 if (ret < 0) {
259 dev_err(sdev->dev, "error: DMA trigger stop failed\n");
260 return ret;
261 }
262
263 return status;
264}
265
266int hda_dsp_cl_boot_firmware(struct snd_sof_dev *sdev)
267{
268 struct snd_sof_pdata *plat_data = sdev->pdata;
269 const struct sof_dev_desc *desc = plat_data->desc;
270 const struct sof_intel_dsp_desc *chip_info;
271 struct hdac_ext_stream *stream;
272 struct firmware stripped_firmware;
273 int ret, ret1, tag, i;
274
275 chip_info = desc->chip_info;
276
277 stripped_firmware.data = plat_data->fw->data;
278 stripped_firmware.size = plat_data->fw->size;
279
280 /* init for booting wait */
281 init_waitqueue_head(&sdev->boot_wait);
282
283 /* prepare DMA for code loader stream */
284 tag = cl_stream_prepare(sdev, 0x40, stripped_firmware.size,
285 &sdev->dmab, SNDRV_PCM_STREAM_PLAYBACK);
286
287 if (tag < 0) {
288 dev_err(sdev->dev, "error: dma prepare for fw loading err: %x\n",
289 tag);
290 return tag;
291 }
292
293 /* get stream with tag */
294 stream = get_stream_with_tag(sdev, tag);
295 if (!stream) {
296 dev_err(sdev->dev,
297 "error: could not get stream with stream tag %d\n",
298 tag);
299 ret = -ENODEV;
300 goto err;
301 }
302
303 memcpy(sdev->dmab.area, stripped_firmware.data,
304 stripped_firmware.size);
305
306 /* try ROM init a few times before giving up */
307 for (i = 0; i < HDA_FW_BOOT_ATTEMPTS; i++) {
308 ret = cl_dsp_init(sdev, stripped_firmware.data,
309 stripped_firmware.size, tag);
310
311 /* don't retry anymore if successful */
312 if (!ret)
313 break;
314
315 dev_err(sdev->dev, "error: Error code=0x%x: FW status=0x%x\n",
316 snd_sof_dsp_read(sdev, HDA_DSP_BAR,
317 HDA_DSP_SRAM_REG_ROM_ERROR),
318 snd_sof_dsp_read(sdev, HDA_DSP_BAR,
319 HDA_DSP_SRAM_REG_ROM_STATUS));
320 dev_err(sdev->dev, "error: iteration %d of Core En/ROM load failed: %d\n",
321 i, ret);
322 }
323
324 if (i == HDA_FW_BOOT_ATTEMPTS) {
325 dev_err(sdev->dev, "error: dsp init failed after %d attempts with err: %d\n",
326 i, ret);
327 goto cleanup;
328 }
329
330 /*
331 * at this point DSP ROM has been initialized and
332 * should be ready for code loading and firmware boot
333 */
334 ret = cl_copy_fw(sdev, stream);
335 if (!ret)
336 dev_dbg(sdev->dev, "Firmware download successful, booting...\n");
337 else
338 dev_err(sdev->dev, "error: load fw failed ret: %d\n", ret);
339
340cleanup:
341 /*
342 * Perform codeloader stream cleanup.
343 * This should be done even if firmware loading fails.
344 */
345 ret1 = cl_cleanup(sdev, &sdev->dmab, stream);
346 if (ret1 < 0) {
347 dev_err(sdev->dev, "error: Code loader DSP cleanup failed\n");
348
349 /* set return value to indicate cleanup failure */
350 ret = ret1;
351 }
352
353 /*
354 * return master core id if both fw copy
355 * and stream clean up are successful
356 */
357 if (!ret)
358 return chip_info->init_core_mask;
359
360 /* dump dsp registers and disable DSP upon error */
361err:
362 hda_dsp_dump(sdev, SOF_DBG_REGS | SOF_DBG_PCI | SOF_DBG_MBOX);
363
364 /* disable DSP */
365 snd_sof_dsp_update_bits(sdev, HDA_DSP_PP_BAR,
366 SOF_HDA_REG_PP_PPCTL,
367 SOF_HDA_PPCTL_GPROCEN, 0);
368 return ret;
369}
370
371/* pre fw run operations */
372int hda_dsp_pre_fw_run(struct snd_sof_dev *sdev)
373{
374 /* disable clock gating and power gating */
375 return hda_dsp_ctrl_clock_power_gating(sdev, false);
376}
377
378/* post fw run operations */
379int hda_dsp_post_fw_run(struct snd_sof_dev *sdev)
380{
381 /* re-enable clock gating and power gating */
382 return hda_dsp_ctrl_clock_power_gating(sdev, true);
383}