b.liu | e958203 | 2025-04-17 19:18:16 +0800 | [diff] [blame^] | 1 | /* |
| 2 | * Platform driver for the Realtek RTL8367R-VB ethernet switches |
| 3 | * |
| 4 | * Copyright (C) 2012 Gabor Juhos <juhosg@openwrt.org> |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms of the GNU General Public License version 2 as published |
| 8 | * by the Free Software Foundation. |
| 9 | */ |
| 10 | |
| 11 | #include <linux/kernel.h> |
| 12 | #include <linux/module.h> |
| 13 | #include <linux/init.h> |
| 14 | #include <linux/device.h> |
| 15 | #include <linux/of.h> |
| 16 | #include <linux/of_platform.h> |
| 17 | #include <linux/delay.h> |
| 18 | #include <linux/skbuff.h> |
| 19 | #include <linux/rtl8367.h> |
| 20 | |
| 21 | #include "rtl8366_smi.h" |
| 22 | |
| 23 | #define RTL8367B_RESET_DELAY 1000 /* msecs*/ |
| 24 | |
| 25 | #define RTL8367B_PHY_ADDR_MAX 8 |
| 26 | #define RTL8367B_PHY_REG_MAX 31 |
| 27 | |
| 28 | #define RTL8367B_VID_MASK 0x3fff |
| 29 | #define RTL8367B_FID_MASK 0xf |
| 30 | #define RTL8367B_UNTAG_MASK 0xff |
| 31 | #define RTL8367B_MEMBER_MASK 0xff |
| 32 | |
| 33 | #define RTL8367B_PORT_MISC_CFG_REG(_p) (0x000e + 0x20 * (_p)) |
| 34 | #define RTL8367B_PORT_MISC_CFG_EGRESS_MODE_SHIFT 4 |
| 35 | #define RTL8367B_PORT_MISC_CFG_EGRESS_MODE_MASK 0x3 |
| 36 | #define RTL8367B_PORT_MISC_CFG_EGRESS_MODE_ORIGINAL 0 |
| 37 | #define RTL8367B_PORT_MISC_CFG_EGRESS_MODE_KEEP 1 |
| 38 | #define RTL8367B_PORT_MISC_CFG_EGRESS_MODE_PRI 2 |
| 39 | #define RTL8367B_PORT_MISC_CFG_EGRESS_MODE_REAL 3 |
| 40 | |
| 41 | #define RTL8367B_BYPASS_LINE_RATE_REG 0x03f7 |
| 42 | |
| 43 | #define RTL8367B_TA_CTRL_REG 0x0500 /*GOOD*/ |
| 44 | #define RTL8367B_TA_CTRL_SPA_SHIFT 8 |
| 45 | #define RTL8367B_TA_CTRL_SPA_MASK 0x7 |
| 46 | #define RTL8367B_TA_CTRL_METHOD BIT(4)/*GOOD*/ |
| 47 | #define RTL8367B_TA_CTRL_CMD_SHIFT 3 |
| 48 | #define RTL8367B_TA_CTRL_CMD_READ 0 |
| 49 | #define RTL8367B_TA_CTRL_CMD_WRITE 1 |
| 50 | #define RTL8367B_TA_CTRL_TABLE_SHIFT 0 /*GOOD*/ |
| 51 | #define RTL8367B_TA_CTRL_TABLE_ACLRULE 1 |
| 52 | #define RTL8367B_TA_CTRL_TABLE_ACLACT 2 |
| 53 | #define RTL8367B_TA_CTRL_TABLE_CVLAN 3 |
| 54 | #define RTL8367B_TA_CTRL_TABLE_L2 4 |
| 55 | #define RTL8367B_TA_CTRL_CVLAN_READ \ |
| 56 | ((RTL8367B_TA_CTRL_CMD_READ << RTL8367B_TA_CTRL_CMD_SHIFT) | \ |
| 57 | RTL8367B_TA_CTRL_TABLE_CVLAN) |
| 58 | #define RTL8367B_TA_CTRL_CVLAN_WRITE \ |
| 59 | ((RTL8367B_TA_CTRL_CMD_WRITE << RTL8367B_TA_CTRL_CMD_SHIFT) | \ |
| 60 | RTL8367B_TA_CTRL_TABLE_CVLAN) |
| 61 | |
| 62 | #define RTL8367B_TA_ADDR_REG 0x0501/*GOOD*/ |
| 63 | #define RTL8367B_TA_ADDR_MASK 0x3fff/*GOOD*/ |
| 64 | |
| 65 | #define RTL8367B_TA_LUT_REG 0x0502/*GOOD*/ |
| 66 | |
| 67 | #define RTL8367B_TA_WRDATA_REG(_x) (0x0510 + (_x))/*GOOD*/ |
| 68 | #define RTL8367B_TA_VLAN_NUM_WORDS 2 |
| 69 | #define RTL8367B_TA_VLAN_VID_MASK RTL8367B_VID_MASK |
| 70 | #define RTL8367B_TA_VLAN0_MEMBER_SHIFT 0 |
| 71 | #define RTL8367B_TA_VLAN0_MEMBER_MASK RTL8367B_MEMBER_MASK |
| 72 | #define RTL8367B_TA_VLAN0_UNTAG_SHIFT 8 |
| 73 | #define RTL8367B_TA_VLAN0_UNTAG_MASK RTL8367B_MEMBER_MASK |
| 74 | #define RTL8367B_TA_VLAN1_FID_SHIFT 0 |
| 75 | #define RTL8367B_TA_VLAN1_FID_MASK RTL8367B_FID_MASK |
| 76 | |
| 77 | #define RTL8367B_TA_RDDATA_REG(_x) (0x0520 + (_x))/*GOOD*/ |
| 78 | |
| 79 | #define RTL8367B_VLAN_PVID_CTRL_REG(_p) (0x0700 + (_p) / 2) /*GOOD*/ |
| 80 | #define RTL8367B_VLAN_PVID_CTRL_MASK 0x1f /*GOOD*/ |
| 81 | #define RTL8367B_VLAN_PVID_CTRL_SHIFT(_p) (8 * ((_p) % 2)) /*GOOD*/ |
| 82 | |
| 83 | #define RTL8367B_VLAN_MC_BASE(_x) (0x0728 + (_x) * 4) /*GOOD*/ |
| 84 | #define RTL8367B_VLAN_MC_NUM_WORDS 4 /*GOOD*/ |
| 85 | #define RTL8367B_VLAN_MC0_MEMBER_SHIFT 0/*GOOD*/ |
| 86 | #define RTL8367B_VLAN_MC0_MEMBER_MASK RTL8367B_MEMBER_MASK/*GOOD*/ |
| 87 | #define RTL8367B_VLAN_MC1_FID_SHIFT 0/*GOOD*/ |
| 88 | #define RTL8367B_VLAN_MC1_FID_MASK RTL8367B_FID_MASK/*GOOD*/ |
| 89 | #define RTL8367B_VLAN_MC3_EVID_SHIFT 0/*GOOD*/ |
| 90 | #define RTL8367B_VLAN_MC3_EVID_MASK RTL8367B_VID_MASK/*GOOD*/ |
| 91 | |
| 92 | #define RTL8367B_VLAN_CTRL_REG 0x07a8 /*GOOD*/ |
| 93 | #define RTL8367B_VLAN_CTRL_ENABLE BIT(0) |
| 94 | |
| 95 | #define RTL8367B_VLAN_INGRESS_REG 0x07a9 /*GOOD*/ |
| 96 | |
| 97 | #define RTL8367B_PORT_ISOLATION_REG(_p) (0x08a2 + (_p)) /*GOOD*/ |
| 98 | |
| 99 | #define RTL8367B_MIB_COUNTER_REG(_x) (0x1000 + (_x)) /*GOOD*/ |
| 100 | #define RTL8367B_MIB_COUNTER_PORT_OFFSET 0x007c /*GOOD*/ |
| 101 | |
| 102 | #define RTL8367B_MIB_ADDRESS_REG 0x1004 /*GOOD*/ |
| 103 | |
| 104 | #define RTL8367B_MIB_CTRL0_REG(_x) (0x1005 + (_x)) /*GOOD*/ |
| 105 | #define RTL8367B_MIB_CTRL0_GLOBAL_RESET_MASK BIT(11) /*GOOD*/ |
| 106 | #define RTL8367B_MIB_CTRL0_QM_RESET_MASK BIT(10) /*GOOD*/ |
| 107 | #define RTL8367B_MIB_CTRL0_PORT_RESET_MASK(_p) BIT(2 + (_p)) /*GOOD*/ |
| 108 | #define RTL8367B_MIB_CTRL0_RESET_MASK BIT(1) /*GOOD*/ |
| 109 | #define RTL8367B_MIB_CTRL0_BUSY_MASK BIT(0) /*GOOD*/ |
| 110 | |
| 111 | #define RTL8367B_SWC0_REG 0x1200/*GOOD*/ |
| 112 | #define RTL8367B_SWC0_MAX_LENGTH_SHIFT 13/*GOOD*/ |
| 113 | #define RTL8367B_SWC0_MAX_LENGTH(_x) ((_x) << 13) /*GOOD*/ |
| 114 | #define RTL8367B_SWC0_MAX_LENGTH_MASK RTL8367B_SWC0_MAX_LENGTH(0x3) |
| 115 | #define RTL8367B_SWC0_MAX_LENGTH_1522 RTL8367B_SWC0_MAX_LENGTH(0) |
| 116 | #define RTL8367B_SWC0_MAX_LENGTH_1536 RTL8367B_SWC0_MAX_LENGTH(1) |
| 117 | #define RTL8367B_SWC0_MAX_LENGTH_1552 RTL8367B_SWC0_MAX_LENGTH(2) |
| 118 | #define RTL8367B_SWC0_MAX_LENGTH_16000 RTL8367B_SWC0_MAX_LENGTH(3) |
| 119 | |
| 120 | #define RTL8367B_CHIP_NUMBER_REG 0x1300/*GOOD*/ |
| 121 | |
| 122 | #define RTL8367B_CHIP_VER_REG 0x1301/*GOOD*/ |
| 123 | #define RTL8367B_CHIP_VER_RLVID_SHIFT 12/*GOOD*/ |
| 124 | #define RTL8367B_CHIP_VER_RLVID_MASK 0xf/*GOOD*/ |
| 125 | #define RTL8367B_CHIP_VER_MCID_SHIFT 8/*GOOD*/ |
| 126 | #define RTL8367B_CHIP_VER_MCID_MASK 0xf/*GOOD*/ |
| 127 | #define RTL8367B_CHIP_VER_BOID_SHIFT 4/*GOOD*/ |
| 128 | #define RTL8367B_CHIP_VER_BOID_MASK 0xf/*GOOD*/ |
| 129 | #define RTL8367B_CHIP_VER_AFE_SHIFT 0/*GOOD*/ |
| 130 | #define RTL8367B_CHIP_VER_AFE_MASK 0x1/*GOOD*/ |
| 131 | |
| 132 | #define RTL8367B_CHIP_MODE_REG 0x1302 |
| 133 | #define RTL8367B_CHIP_MODE_MASK 0x7 |
| 134 | |
| 135 | #define RTL8367B_CHIP_DEBUG0_REG 0x1303 |
| 136 | #define RTL8367B_DEBUG0_SEL33(_x) BIT(8 + (_x)) |
| 137 | #define RTL8367B_DEBUG0_DRI_OTHER BIT(7) |
| 138 | #define RTL8367B_DEBUG0_DRI_RG(_x) BIT(5 + (_x)) |
| 139 | #define RTL8367B_DEBUG0_DRI(_x) BIT(3 + (_x)) |
| 140 | #define RTL8367B_DEBUG0_SLR_OTHER BIT(2) |
| 141 | #define RTL8367B_DEBUG0_SLR(_x) BIT(_x) |
| 142 | |
| 143 | #define RTL8367B_CHIP_DEBUG1_REG 0x1304 |
| 144 | #define RTL8367B_DEBUG1_DN_MASK(_x) \ |
| 145 | GENMASK(6 + (_x)*8, 4 + (_x)*8) |
| 146 | #define RTL8367B_DEBUG1_DN_SHIFT(_x) (4 + (_x) * 8) |
| 147 | #define RTL8367B_DEBUG1_DP_MASK(_x) \ |
| 148 | GENMASK(2 + (_x) * 8, (_x) * 8) |
| 149 | #define RTL8367B_DEBUG1_DP_SHIFT(_x) ((_x) * 8) |
| 150 | |
| 151 | #define RTL8367B_CHIP_DEBUG2_REG 0x13e2 |
| 152 | #define RTL8367B_DEBUG2_RG2_DN_MASK GENMASK(8, 6) |
| 153 | #define RTL8367B_DEBUG2_RG2_DN_SHIFT 6 |
| 154 | #define RTL8367B_DEBUG2_RG2_DP_MASK GENMASK(5, 3) |
| 155 | #define RTL8367B_DEBUG2_RG2_DP_SHIFT 3 |
| 156 | #define RTL8367B_DEBUG2_DRI_EXT2_RG BIT(2) |
| 157 | #define RTL8367B_DEBUG2_DRI_EXT2 BIT(1) |
| 158 | #define RTL8367B_DEBUG2_SLR_EXT2 BIT(0) |
| 159 | |
| 160 | #define RTL8367B_DIS_REG 0x1305 |
| 161 | #define RTL8367B_DIS_SKIP_MII_RXER(_x) BIT(12 + (_x)) |
| 162 | #define RTL8367B_DIS_RGMII_SHIFT(_x) (4 * (_x)) |
| 163 | #define RTL8367B_DIS_RGMII_MASK 0x7 |
| 164 | |
| 165 | #define RTL8367B_DIS2_REG 0x13c3 |
| 166 | #define RTL8367B_DIS2_SKIP_MII_RXER_SHIFT 4 |
| 167 | #define RTL8367B_DIS2_SKIP_MII_RXER 0x10 |
| 168 | #define RTL8367B_DIS2_RGMII_SHIFT 0 |
| 169 | #define RTL8367B_DIS2_RGMII_MASK 0xf |
| 170 | |
| 171 | #define RTL8367B_EXT_RGMXF_REG(_x) \ |
| 172 | ((_x) == 2 ? 0x13c5 : 0x1306 + (_x)) |
| 173 | #define RTL8367B_EXT_RGMXF_DUMMY0_SHIFT 5 |
| 174 | #define RTL8367B_EXT_RGMXF_DUMMY0_MASK 0x7ff |
| 175 | #define RTL8367B_EXT_RGMXF_TXDELAY_SHIFT 3 |
| 176 | #define RTL8367B_EXT_RGMXF_TXDELAY_MASK 1 |
| 177 | #define RTL8367B_EXT_RGMXF_RXDELAY_MASK 0x7 |
| 178 | |
| 179 | #define RTL8367B_DI_FORCE_REG(_x) \ |
| 180 | ((_x) == 2 ? 0x13c4 : 0x1310 + (_x)) |
| 181 | #define RTL8367B_DI_FORCE_MODE BIT(12) |
| 182 | #define RTL8367B_DI_FORCE_NWAY BIT(7) |
| 183 | #define RTL8367B_DI_FORCE_TXPAUSE BIT(6) |
| 184 | #define RTL8367B_DI_FORCE_RXPAUSE BIT(5) |
| 185 | #define RTL8367B_DI_FORCE_LINK BIT(4) |
| 186 | #define RTL8367B_DI_FORCE_DUPLEX BIT(2) |
| 187 | #define RTL8367B_DI_FORCE_SPEED_MASK 3 |
| 188 | #define RTL8367B_DI_FORCE_SPEED_10 0 |
| 189 | #define RTL8367B_DI_FORCE_SPEED_100 1 |
| 190 | #define RTL8367B_DI_FORCE_SPEED_1000 2 |
| 191 | |
| 192 | #define RTL8367B_MAC_FORCE_REG(_x) (0x1312 + (_x)) |
| 193 | |
| 194 | #define RTL8367B_CHIP_RESET_REG 0x1322 /*GOOD*/ |
| 195 | #define RTL8367B_CHIP_RESET_SW BIT(1) /*GOOD*/ |
| 196 | #define RTL8367B_CHIP_RESET_HW BIT(0) /*GOOD*/ |
| 197 | |
| 198 | #define RTL8367B_PORT_STATUS_REG(_p) (0x1352 + (_p)) /*GOOD*/ |
| 199 | #define RTL8367B_PORT_STATUS_EN_1000_SPI BIT(11) /*GOOD*/ |
| 200 | #define RTL8367B_PORT_STATUS_EN_100_SPI BIT(10)/*GOOD*/ |
| 201 | #define RTL8367B_PORT_STATUS_NWAY_FAULT BIT(9)/*GOOD*/ |
| 202 | #define RTL8367B_PORT_STATUS_LINK_MASTER BIT(8)/*GOOD*/ |
| 203 | #define RTL8367B_PORT_STATUS_NWAY BIT(7)/*GOOD*/ |
| 204 | #define RTL8367B_PORT_STATUS_TXPAUSE BIT(6)/*GOOD*/ |
| 205 | #define RTL8367B_PORT_STATUS_RXPAUSE BIT(5)/*GOOD*/ |
| 206 | #define RTL8367B_PORT_STATUS_LINK BIT(4)/*GOOD*/ |
| 207 | #define RTL8367B_PORT_STATUS_DUPLEX BIT(2)/*GOOD*/ |
| 208 | #define RTL8367B_PORT_STATUS_SPEED_MASK 0x0003/*GOOD*/ |
| 209 | #define RTL8367B_PORT_STATUS_SPEED_10 0/*GOOD*/ |
| 210 | #define RTL8367B_PORT_STATUS_SPEED_100 1/*GOOD*/ |
| 211 | #define RTL8367B_PORT_STATUS_SPEED_1000 2/*GOOD*/ |
| 212 | |
| 213 | #define RTL8367B_RTL_MAGIC_ID_REG 0x13c2 |
| 214 | #define RTL8367B_RTL_MAGIC_ID_VAL 0x0249 |
| 215 | |
| 216 | #define RTL8367B_IA_CTRL_REG 0x1f00 |
| 217 | #define RTL8367B_IA_CTRL_RW(_x) ((_x) << 1) |
| 218 | #define RTL8367B_IA_CTRL_RW_READ RTL8367B_IA_CTRL_RW(0) |
| 219 | #define RTL8367B_IA_CTRL_RW_WRITE RTL8367B_IA_CTRL_RW(1) |
| 220 | #define RTL8367B_IA_CTRL_CMD_MASK BIT(0) |
| 221 | |
| 222 | #define RTL8367B_IA_STATUS_REG 0x1f01 |
| 223 | #define RTL8367B_IA_STATUS_PHY_BUSY BIT(2) |
| 224 | #define RTL8367B_IA_STATUS_SDS_BUSY BIT(1) |
| 225 | #define RTL8367B_IA_STATUS_MDX_BUSY BIT(0) |
| 226 | |
| 227 | #define RTL8367B_IA_ADDRESS_REG 0x1f02 |
| 228 | #define RTL8367B_IA_WRITE_DATA_REG 0x1f03 |
| 229 | #define RTL8367B_IA_READ_DATA_REG 0x1f04 |
| 230 | |
| 231 | #define RTL8367B_INTERNAL_PHY_REG(_a, _r) (0x2000 + 32 * (_a) + (_r)) |
| 232 | |
| 233 | #define RTL8367B_NUM_MIB_COUNTERS 58 |
| 234 | |
| 235 | #define RTL8367B_CPU_PORT_NUM 5 |
| 236 | #define RTL8367B_NUM_PORTS 8 |
| 237 | #define RTL8367B_NUM_VLANS 32 |
| 238 | #define RTL8367B_NUM_VIDS 4096 |
| 239 | #define RTL8367B_PRIORITYMAX 7 |
| 240 | #define RTL8367B_FIDMAX 7 |
| 241 | |
| 242 | #define RTL8367B_PORT_0 BIT(0) |
| 243 | #define RTL8367B_PORT_1 BIT(1) |
| 244 | #define RTL8367B_PORT_2 BIT(2) |
| 245 | #define RTL8367B_PORT_3 BIT(3) |
| 246 | #define RTL8367B_PORT_4 BIT(4) |
| 247 | #define RTL8367B_PORT_E0 BIT(5) /* External port 0 */ |
| 248 | #define RTL8367B_PORT_E1 BIT(6) /* External port 1 */ |
| 249 | #define RTL8367B_PORT_E2 BIT(7) /* External port 2 */ |
| 250 | |
| 251 | #define RTL8367B_PORTS_ALL \ |
| 252 | (RTL8367B_PORT_0 | RTL8367B_PORT_1 | RTL8367B_PORT_2 | \ |
| 253 | RTL8367B_PORT_3 | RTL8367B_PORT_4 | RTL8367B_PORT_E0 | \ |
| 254 | RTL8367B_PORT_E1 | RTL8367B_PORT_E2) |
| 255 | |
| 256 | #define RTL8367B_PORTS_ALL_BUT_CPU \ |
| 257 | (RTL8367B_PORT_0 | RTL8367B_PORT_1 | RTL8367B_PORT_2 | \ |
| 258 | RTL8367B_PORT_3 | RTL8367B_PORT_4 | RTL8367B_PORT_E1 | \ |
| 259 | RTL8367B_PORT_E2) |
| 260 | |
| 261 | struct rtl8367b_initval { |
| 262 | u16 reg; |
| 263 | u16 val; |
| 264 | }; |
| 265 | |
| 266 | #define RTL8367B_MIB_RXB_ID 0 /* IfInOctets */ |
| 267 | #define RTL8367B_MIB_TXB_ID 28 /* IfOutOctets */ |
| 268 | |
| 269 | static struct rtl8366_mib_counter |
| 270 | rtl8367b_mib_counters[RTL8367B_NUM_MIB_COUNTERS] = { |
| 271 | {0, 0, 4, "ifInOctets" }, |
| 272 | {0, 4, 2, "dot3StatsFCSErrors" }, |
| 273 | {0, 6, 2, "dot3StatsSymbolErrors" }, |
| 274 | {0, 8, 2, "dot3InPauseFrames" }, |
| 275 | {0, 10, 2, "dot3ControlInUnknownOpcodes" }, |
| 276 | {0, 12, 2, "etherStatsFragments" }, |
| 277 | {0, 14, 2, "etherStatsJabbers" }, |
| 278 | {0, 16, 2, "ifInUcastPkts" }, |
| 279 | {0, 18, 2, "etherStatsDropEvents" }, |
| 280 | {0, 20, 2, "ifInMulticastPkts" }, |
| 281 | {0, 22, 2, "ifInBroadcastPkts" }, |
| 282 | {0, 24, 2, "inMldChecksumError" }, |
| 283 | {0, 26, 2, "inIgmpChecksumError" }, |
| 284 | {0, 28, 2, "inMldSpecificQuery" }, |
| 285 | {0, 30, 2, "inMldGeneralQuery" }, |
| 286 | {0, 32, 2, "inIgmpSpecificQuery" }, |
| 287 | {0, 34, 2, "inIgmpGeneralQuery" }, |
| 288 | {0, 36, 2, "inMldLeaves" }, |
| 289 | {0, 38, 2, "inIgmpLeaves" }, |
| 290 | |
| 291 | {0, 40, 4, "etherStatsOctets" }, |
| 292 | {0, 44, 2, "etherStatsUnderSizePkts" }, |
| 293 | {0, 46, 2, "etherOversizeStats" }, |
| 294 | {0, 48, 2, "etherStatsPkts64Octets" }, |
| 295 | {0, 50, 2, "etherStatsPkts65to127Octets" }, |
| 296 | {0, 52, 2, "etherStatsPkts128to255Octets" }, |
| 297 | {0, 54, 2, "etherStatsPkts256to511Octets" }, |
| 298 | {0, 56, 2, "etherStatsPkts512to1023Octets" }, |
| 299 | {0, 58, 2, "etherStatsPkts1024to1518Octets" }, |
| 300 | |
| 301 | {0, 60, 4, "ifOutOctets" }, |
| 302 | {0, 64, 2, "dot3StatsSingleCollisionFrames" }, |
| 303 | {0, 66, 2, "dot3StatMultipleCollisionFrames" }, |
| 304 | {0, 68, 2, "dot3sDeferredTransmissions" }, |
| 305 | {0, 70, 2, "dot3StatsLateCollisions" }, |
| 306 | {0, 72, 2, "etherStatsCollisions" }, |
| 307 | {0, 74, 2, "dot3StatsExcessiveCollisions" }, |
| 308 | {0, 76, 2, "dot3OutPauseFrames" }, |
| 309 | {0, 78, 2, "ifOutDiscards" }, |
| 310 | {0, 80, 2, "dot1dTpPortInDiscards" }, |
| 311 | {0, 82, 2, "ifOutUcastPkts" }, |
| 312 | {0, 84, 2, "ifOutMulticastPkts" }, |
| 313 | {0, 86, 2, "ifOutBroadcastPkts" }, |
| 314 | {0, 88, 2, "outOampduPkts" }, |
| 315 | {0, 90, 2, "inOampduPkts" }, |
| 316 | {0, 92, 2, "inIgmpJoinsSuccess" }, |
| 317 | {0, 94, 2, "inIgmpJoinsFail" }, |
| 318 | {0, 96, 2, "inMldJoinsSuccess" }, |
| 319 | {0, 98, 2, "inMldJoinsFail" }, |
| 320 | {0, 100, 2, "inReportSuppressionDrop" }, |
| 321 | {0, 102, 2, "inLeaveSuppressionDrop" }, |
| 322 | {0, 104, 2, "outIgmpReports" }, |
| 323 | {0, 106, 2, "outIgmpLeaves" }, |
| 324 | {0, 108, 2, "outIgmpGeneralQuery" }, |
| 325 | {0, 110, 2, "outIgmpSpecificQuery" }, |
| 326 | {0, 112, 2, "outMldReports" }, |
| 327 | {0, 114, 2, "outMldLeaves" }, |
| 328 | {0, 116, 2, "outMldGeneralQuery" }, |
| 329 | {0, 118, 2, "outMldSpecificQuery" }, |
| 330 | {0, 120, 2, "inKnownMulticastPkts" }, |
| 331 | }; |
| 332 | |
| 333 | #define REG_RD(_smi, _reg, _val) \ |
| 334 | do { \ |
| 335 | err = rtl8366_smi_read_reg(_smi, _reg, _val); \ |
| 336 | if (err) \ |
| 337 | return err; \ |
| 338 | } while (0) |
| 339 | |
| 340 | #define REG_WR(_smi, _reg, _val) \ |
| 341 | do { \ |
| 342 | err = rtl8366_smi_write_reg(_smi, _reg, _val); \ |
| 343 | if (err) \ |
| 344 | return err; \ |
| 345 | } while (0) |
| 346 | |
| 347 | #define REG_RMW(_smi, _reg, _mask, _val) \ |
| 348 | do { \ |
| 349 | err = rtl8366_smi_rmwr(_smi, _reg, _mask, _val); \ |
| 350 | if (err) \ |
| 351 | return err; \ |
| 352 | } while (0) |
| 353 | |
| 354 | static const struct rtl8367b_initval rtl8367r_vb_initvals_0[] = { |
| 355 | {0x1B03, 0x0876}, {0x1200, 0x7FC4}, {0x0301, 0x0026}, {0x1722, 0x0E14}, |
| 356 | {0x205F, 0x0002}, {0x2059, 0x1A00}, {0x205F, 0x0000}, {0x207F, 0x0002}, |
| 357 | {0x2077, 0x0000}, {0x2078, 0x0000}, {0x2079, 0x0000}, {0x207A, 0x0000}, |
| 358 | {0x207B, 0x0000}, {0x207F, 0x0000}, {0x205F, 0x0002}, {0x2053, 0x0000}, |
| 359 | {0x2054, 0x0000}, {0x2055, 0x0000}, {0x2056, 0x0000}, {0x2057, 0x0000}, |
| 360 | {0x205F, 0x0000}, {0x12A4, 0x110A}, {0x12A6, 0x150A}, {0x13F1, 0x0013}, |
| 361 | {0x13F4, 0x0010}, {0x13F5, 0x0000}, {0x0018, 0x0F00}, {0x0038, 0x0F00}, |
| 362 | {0x0058, 0x0F00}, {0x0078, 0x0F00}, {0x0098, 0x0F00}, {0x12B6, 0x0C02}, |
| 363 | {0x12B7, 0x030F}, {0x12B8, 0x11FF}, {0x12BC, 0x0004}, {0x1362, 0x0115}, |
| 364 | {0x1363, 0x0002}, {0x1363, 0x0000}, {0x133F, 0x0030}, {0x133E, 0x000E}, |
| 365 | {0x221F, 0x0007}, {0x221E, 0x002D}, {0x2218, 0xF030}, {0x221F, 0x0007}, |
| 366 | {0x221E, 0x0023}, {0x2216, 0x0005}, {0x2215, 0x00B9}, {0x2219, 0x0044}, |
| 367 | {0x2215, 0x00BA}, {0x2219, 0x0020}, {0x2215, 0x00BB}, {0x2219, 0x00C1}, |
| 368 | {0x2215, 0x0148}, {0x2219, 0x0096}, {0x2215, 0x016E}, {0x2219, 0x0026}, |
| 369 | {0x2216, 0x0000}, {0x2216, 0x0000}, {0x221E, 0x002D}, {0x2218, 0xF010}, |
| 370 | {0x221F, 0x0007}, {0x221E, 0x0020}, {0x2215, 0x0D00}, {0x221F, 0x0000}, |
| 371 | {0x221F, 0x0000}, {0x2217, 0x2160}, {0x221F, 0x0001}, {0x2210, 0xF25E}, |
| 372 | {0x221F, 0x0007}, {0x221E, 0x0042}, {0x2215, 0x0F00}, {0x2215, 0x0F00}, |
| 373 | {0x2216, 0x7408}, {0x2215, 0x0E00}, {0x2215, 0x0F00}, {0x2215, 0x0F01}, |
| 374 | {0x2216, 0x4000}, {0x2215, 0x0E01}, {0x2215, 0x0F01}, {0x2215, 0x0F02}, |
| 375 | {0x2216, 0x9400}, {0x2215, 0x0E02}, {0x2215, 0x0F02}, {0x2215, 0x0F03}, |
| 376 | {0x2216, 0x7408}, {0x2215, 0x0E03}, {0x2215, 0x0F03}, {0x2215, 0x0F04}, |
| 377 | {0x2216, 0x4008}, {0x2215, 0x0E04}, {0x2215, 0x0F04}, {0x2215, 0x0F05}, |
| 378 | {0x2216, 0x9400}, {0x2215, 0x0E05}, {0x2215, 0x0F05}, {0x2215, 0x0F06}, |
| 379 | {0x2216, 0x0803}, {0x2215, 0x0E06}, {0x2215, 0x0F06}, {0x2215, 0x0D00}, |
| 380 | {0x2215, 0x0100}, {0x221F, 0x0001}, {0x2210, 0xF05E}, {0x221F, 0x0000}, |
| 381 | {0x2217, 0x2100}, {0x221F, 0x0000}, {0x220D, 0x0003}, {0x220E, 0x0015}, |
| 382 | {0x220D, 0x4003}, {0x220E, 0x0006}, {0x221F, 0x0000}, {0x2200, 0x1340}, |
| 383 | {0x133F, 0x0010}, {0x12A0, 0x0058}, {0x12A1, 0x0058}, {0x133E, 0x000E}, |
| 384 | {0x133F, 0x0030}, {0x221F, 0x0000}, {0x2210, 0x0166}, {0x221F, 0x0000}, |
| 385 | {0x133E, 0x000E}, {0x133F, 0x0010}, {0x133F, 0x0030}, {0x133E, 0x000E}, |
| 386 | {0x221F, 0x0005}, {0x2205, 0xFFF6}, {0x2206, 0x0080}, {0x2205, 0x8B6E}, |
| 387 | {0x2206, 0x0000}, {0x220F, 0x0100}, {0x2205, 0x8000}, {0x2206, 0x0280}, |
| 388 | {0x2206, 0x28F7}, {0x2206, 0x00E0}, {0x2206, 0xFFF7}, {0x2206, 0xA080}, |
| 389 | {0x2206, 0x02AE}, {0x2206, 0xF602}, {0x2206, 0x0153}, {0x2206, 0x0201}, |
| 390 | {0x2206, 0x6602}, {0x2206, 0x80B9}, {0x2206, 0xE08B}, {0x2206, 0x8CE1}, |
| 391 | {0x2206, 0x8B8D}, {0x2206, 0x1E01}, {0x2206, 0xE18B}, {0x2206, 0x8E1E}, |
| 392 | {0x2206, 0x01A0}, {0x2206, 0x00E7}, {0x2206, 0xAEDB}, {0x2206, 0xEEE0}, |
| 393 | {0x2206, 0x120E}, {0x2206, 0xEEE0}, {0x2206, 0x1300}, {0x2206, 0xEEE0}, |
| 394 | {0x2206, 0x2001}, {0x2206, 0xEEE0}, {0x2206, 0x2166}, {0x2206, 0xEEE0}, |
| 395 | {0x2206, 0xC463}, {0x2206, 0xEEE0}, {0x2206, 0xC5E8}, {0x2206, 0xEEE0}, |
| 396 | {0x2206, 0xC699}, {0x2206, 0xEEE0}, {0x2206, 0xC7C2}, {0x2206, 0xEEE0}, |
| 397 | {0x2206, 0xC801}, {0x2206, 0xEEE0}, {0x2206, 0xC913}, {0x2206, 0xEEE0}, |
| 398 | {0x2206, 0xCA30}, {0x2206, 0xEEE0}, {0x2206, 0xCB3E}, {0x2206, 0xEEE0}, |
| 399 | {0x2206, 0xDCE1}, {0x2206, 0xEEE0}, {0x2206, 0xDD00}, {0x2206, 0xEEE2}, |
| 400 | {0x2206, 0x0001}, {0x2206, 0xEEE2}, {0x2206, 0x0100}, {0x2206, 0xEEE4}, |
| 401 | {0x2206, 0x8860}, {0x2206, 0xEEE4}, {0x2206, 0x8902}, {0x2206, 0xEEE4}, |
| 402 | {0x2206, 0x8C00}, {0x2206, 0xEEE4}, {0x2206, 0x8D30}, {0x2206, 0xEEEA}, |
| 403 | {0x2206, 0x1480}, {0x2206, 0xEEEA}, {0x2206, 0x1503}, {0x2206, 0xEEEA}, |
| 404 | {0x2206, 0xC600}, {0x2206, 0xEEEA}, {0x2206, 0xC706}, {0x2206, 0xEE85}, |
| 405 | {0x2206, 0xEE00}, {0x2206, 0xEE85}, {0x2206, 0xEF00}, {0x2206, 0xEE8B}, |
| 406 | {0x2206, 0x6750}, {0x2206, 0xEE8B}, {0x2206, 0x6632}, {0x2206, 0xEE8A}, |
| 407 | {0x2206, 0xD448}, {0x2206, 0xEE8A}, {0x2206, 0xD548}, {0x2206, 0xEE8A}, |
| 408 | {0x2206, 0xD649}, {0x2206, 0xEE8A}, {0x2206, 0xD7F8}, {0x2206, 0xEE8B}, |
| 409 | {0x2206, 0x85E2}, {0x2206, 0xEE8B}, {0x2206, 0x8700}, {0x2206, 0xEEFF}, |
| 410 | {0x2206, 0xF600}, {0x2206, 0xEEFF}, {0x2206, 0xF7FC}, {0x2206, 0x04F8}, |
| 411 | {0x2206, 0xE08B}, {0x2206, 0x8EAD}, {0x2206, 0x2023}, {0x2206, 0xF620}, |
| 412 | {0x2206, 0xE48B}, {0x2206, 0x8E02}, {0x2206, 0x2877}, {0x2206, 0x0225}, |
| 413 | {0x2206, 0xC702}, {0x2206, 0x26A1}, {0x2206, 0x0281}, {0x2206, 0xB302}, |
| 414 | {0x2206, 0x8496}, {0x2206, 0x0202}, {0x2206, 0xA102}, {0x2206, 0x27F1}, |
| 415 | {0x2206, 0x0228}, {0x2206, 0xF902}, {0x2206, 0x2AA0}, {0x2206, 0x0282}, |
| 416 | {0x2206, 0xB8E0}, {0x2206, 0x8B8E}, {0x2206, 0xAD21}, {0x2206, 0x08F6}, |
| 417 | {0x2206, 0x21E4}, {0x2206, 0x8B8E}, {0x2206, 0x0202}, {0x2206, 0x80E0}, |
| 418 | {0x2206, 0x8B8E}, {0x2206, 0xAD22}, {0x2206, 0x05F6}, {0x2206, 0x22E4}, |
| 419 | {0x2206, 0x8B8E}, {0x2206, 0xE08B}, {0x2206, 0x8EAD}, {0x2206, 0x2305}, |
| 420 | {0x2206, 0xF623}, {0x2206, 0xE48B}, {0x2206, 0x8EE0}, {0x2206, 0x8B8E}, |
| 421 | {0x2206, 0xAD24}, {0x2206, 0x08F6}, {0x2206, 0x24E4}, {0x2206, 0x8B8E}, |
| 422 | {0x2206, 0x0227}, {0x2206, 0x6AE0}, {0x2206, 0x8B8E}, {0x2206, 0xAD25}, |
| 423 | {0x2206, 0x05F6}, {0x2206, 0x25E4}, {0x2206, 0x8B8E}, {0x2206, 0xE08B}, |
| 424 | {0x2206, 0x8EAD}, {0x2206, 0x260B}, {0x2206, 0xF626}, {0x2206, 0xE48B}, |
| 425 | {0x2206, 0x8E02}, {0x2206, 0x830D}, {0x2206, 0x021D}, {0x2206, 0x6BE0}, |
| 426 | {0x2206, 0x8B8E}, {0x2206, 0xAD27}, {0x2206, 0x05F6}, {0x2206, 0x27E4}, |
| 427 | {0x2206, 0x8B8E}, {0x2206, 0x0281}, {0x2206, 0x4402}, {0x2206, 0x045C}, |
| 428 | {0x2206, 0xFC04}, {0x2206, 0xF8E0}, {0x2206, 0x8B83}, {0x2206, 0xAD23}, |
| 429 | {0x2206, 0x30E0}, {0x2206, 0xE022}, {0x2206, 0xE1E0}, {0x2206, 0x2359}, |
| 430 | {0x2206, 0x02E0}, {0x2206, 0x85EF}, {0x2206, 0xE585}, {0x2206, 0xEFAC}, |
| 431 | {0x2206, 0x2907}, {0x2206, 0x1F01}, {0x2206, 0x9E51}, {0x2206, 0xAD29}, |
| 432 | {0x2206, 0x20E0}, {0x2206, 0x8B83}, {0x2206, 0xAD21}, {0x2206, 0x06E1}, |
| 433 | {0x2206, 0x8B84}, {0x2206, 0xAD28}, {0x2206, 0x42E0}, {0x2206, 0x8B85}, |
| 434 | {0x2206, 0xAD21}, {0x2206, 0x06E1}, {0x2206, 0x8B84}, {0x2206, 0xAD29}, |
| 435 | {0x2206, 0x36BF}, {0x2206, 0x34BF}, {0x2206, 0x022C}, {0x2206, 0x31AE}, |
| 436 | {0x2206, 0x2EE0}, {0x2206, 0x8B83}, {0x2206, 0xAD21}, {0x2206, 0x10E0}, |
| 437 | {0x2206, 0x8B84}, {0x2206, 0xF620}, {0x2206, 0xE48B}, {0x2206, 0x84EE}, |
| 438 | {0x2206, 0x8ADA}, {0x2206, 0x00EE}, {0x2206, 0x8ADB}, {0x2206, 0x00E0}, |
| 439 | {0x2206, 0x8B85}, {0x2206, 0xAD21}, {0x2206, 0x0CE0}, {0x2206, 0x8B84}, |
| 440 | {0x2206, 0xF621}, {0x2206, 0xE48B}, {0x2206, 0x84EE}, {0x2206, 0x8B72}, |
| 441 | {0x2206, 0xFFBF}, {0x2206, 0x34C2}, {0x2206, 0x022C}, {0x2206, 0x31FC}, |
| 442 | {0x2206, 0x04F8}, {0x2206, 0xFAEF}, {0x2206, 0x69E0}, {0x2206, 0x8B85}, |
| 443 | {0x2206, 0xAD21}, {0x2206, 0x42E0}, {0x2206, 0xE022}, {0x2206, 0xE1E0}, |
| 444 | {0x2206, 0x2358}, {0x2206, 0xC059}, {0x2206, 0x021E}, {0x2206, 0x01E1}, |
| 445 | {0x2206, 0x8B72}, {0x2206, 0x1F10}, {0x2206, 0x9E2F}, {0x2206, 0xE48B}, |
| 446 | {0x2206, 0x72AD}, {0x2206, 0x2123}, {0x2206, 0xE18B}, {0x2206, 0x84F7}, |
| 447 | {0x2206, 0x29E5}, {0x2206, 0x8B84}, {0x2206, 0xAC27}, {0x2206, 0x10AC}, |
| 448 | {0x2206, 0x2605}, {0x2206, 0x0205}, {0x2206, 0x23AE}, {0x2206, 0x1602}, |
| 449 | {0x2206, 0x0535}, {0x2206, 0x0282}, {0x2206, 0x30AE}, {0x2206, 0x0E02}, |
| 450 | {0x2206, 0x056A}, {0x2206, 0x0282}, {0x2206, 0x75AE}, {0x2206, 0x0602}, |
| 451 | {0x2206, 0x04DC}, {0x2206, 0x0282}, {0x2206, 0x04EF}, {0x2206, 0x96FE}, |
| 452 | {0x2206, 0xFC04}, {0x2206, 0xF8F9}, {0x2206, 0xE08B}, {0x2206, 0x87AD}, |
| 453 | {0x2206, 0x2321}, {0x2206, 0xE0EA}, {0x2206, 0x14E1}, {0x2206, 0xEA15}, |
| 454 | {0x2206, 0xAD26}, {0x2206, 0x18F6}, {0x2206, 0x27E4}, {0x2206, 0xEA14}, |
| 455 | {0x2206, 0xE5EA}, {0x2206, 0x15F6}, {0x2206, 0x26E4}, {0x2206, 0xEA14}, |
| 456 | {0x2206, 0xE5EA}, {0x2206, 0x15F7}, {0x2206, 0x27E4}, {0x2206, 0xEA14}, |
| 457 | {0x2206, 0xE5EA}, {0x2206, 0x15FD}, {0x2206, 0xFC04}, {0x2206, 0xF8F9}, |
| 458 | {0x2206, 0xE08B}, {0x2206, 0x87AD}, {0x2206, 0x233A}, {0x2206, 0xAD22}, |
| 459 | {0x2206, 0x37E0}, {0x2206, 0xE020}, {0x2206, 0xE1E0}, {0x2206, 0x21AC}, |
| 460 | {0x2206, 0x212E}, {0x2206, 0xE0EA}, {0x2206, 0x14E1}, {0x2206, 0xEA15}, |
| 461 | {0x2206, 0xF627}, {0x2206, 0xE4EA}, {0x2206, 0x14E5}, {0x2206, 0xEA15}, |
| 462 | {0x2206, 0xE2EA}, {0x2206, 0x12E3}, {0x2206, 0xEA13}, {0x2206, 0x5A8F}, |
| 463 | {0x2206, 0x6A20}, {0x2206, 0xE6EA}, {0x2206, 0x12E7}, {0x2206, 0xEA13}, |
| 464 | {0x2206, 0xF726}, {0x2206, 0xE4EA}, {0x2206, 0x14E5}, {0x2206, 0xEA15}, |
| 465 | {0x2206, 0xF727}, {0x2206, 0xE4EA}, {0x2206, 0x14E5}, {0x2206, 0xEA15}, |
| 466 | {0x2206, 0xFDFC}, {0x2206, 0x04F8}, {0x2206, 0xF9E0}, {0x2206, 0x8B87}, |
| 467 | {0x2206, 0xAD23}, {0x2206, 0x38AD}, {0x2206, 0x2135}, {0x2206, 0xE0E0}, |
| 468 | {0x2206, 0x20E1}, {0x2206, 0xE021}, {0x2206, 0xAC21}, {0x2206, 0x2CE0}, |
| 469 | {0x2206, 0xEA14}, {0x2206, 0xE1EA}, {0x2206, 0x15F6}, {0x2206, 0x27E4}, |
| 470 | {0x2206, 0xEA14}, {0x2206, 0xE5EA}, {0x2206, 0x15E2}, {0x2206, 0xEA12}, |
| 471 | {0x2206, 0xE3EA}, {0x2206, 0x135A}, {0x2206, 0x8FE6}, {0x2206, 0xEA12}, |
| 472 | {0x2206, 0xE7EA}, {0x2206, 0x13F7}, {0x2206, 0x26E4}, {0x2206, 0xEA14}, |
| 473 | {0x2206, 0xE5EA}, {0x2206, 0x15F7}, {0x2206, 0x27E4}, {0x2206, 0xEA14}, |
| 474 | {0x2206, 0xE5EA}, {0x2206, 0x15FD}, {0x2206, 0xFC04}, {0x2206, 0xF8FA}, |
| 475 | {0x2206, 0xEF69}, {0x2206, 0xE08B}, {0x2206, 0x86AD}, {0x2206, 0x2146}, |
| 476 | {0x2206, 0xE0E0}, {0x2206, 0x22E1}, {0x2206, 0xE023}, {0x2206, 0x58C0}, |
| 477 | {0x2206, 0x5902}, {0x2206, 0x1E01}, {0x2206, 0xE18B}, {0x2206, 0x651F}, |
| 478 | {0x2206, 0x109E}, {0x2206, 0x33E4}, {0x2206, 0x8B65}, {0x2206, 0xAD21}, |
| 479 | {0x2206, 0x22AD}, {0x2206, 0x272A}, {0x2206, 0xD400}, {0x2206, 0x01BF}, |
| 480 | {0x2206, 0x34F2}, {0x2206, 0x022C}, {0x2206, 0xA2BF}, {0x2206, 0x34F5}, |
| 481 | {0x2206, 0x022C}, {0x2206, 0xE0E0}, {0x2206, 0x8B67}, {0x2206, 0x1B10}, |
| 482 | {0x2206, 0xAA14}, {0x2206, 0xE18B}, {0x2206, 0x660D}, {0x2206, 0x1459}, |
| 483 | {0x2206, 0x0FAE}, {0x2206, 0x05E1}, {0x2206, 0x8B66}, {0x2206, 0x590F}, |
| 484 | {0x2206, 0xBF85}, {0x2206, 0x6102}, {0x2206, 0x2CA2}, {0x2206, 0xEF96}, |
| 485 | {0x2206, 0xFEFC}, {0x2206, 0x04F8}, {0x2206, 0xF9FA}, {0x2206, 0xFBEF}, |
| 486 | {0x2206, 0x79E2}, {0x2206, 0x8AD2}, {0x2206, 0xAC19}, {0x2206, 0x2DE0}, |
| 487 | {0x2206, 0xE036}, {0x2206, 0xE1E0}, {0x2206, 0x37EF}, {0x2206, 0x311F}, |
| 488 | {0x2206, 0x325B}, {0x2206, 0x019E}, {0x2206, 0x1F7A}, {0x2206, 0x0159}, |
| 489 | {0x2206, 0x019F}, {0x2206, 0x0ABF}, {0x2206, 0x348E}, {0x2206, 0x022C}, |
| 490 | {0x2206, 0x31F6}, {0x2206, 0x06AE}, {0x2206, 0x0FF6}, {0x2206, 0x0302}, |
| 491 | {0x2206, 0x0470}, {0x2206, 0xF703}, {0x2206, 0xF706}, {0x2206, 0xBF34}, |
| 492 | {0x2206, 0x9302}, {0x2206, 0x2C31}, {0x2206, 0xAC1A}, {0x2206, 0x25E0}, |
| 493 | {0x2206, 0xE022}, {0x2206, 0xE1E0}, {0x2206, 0x23EF}, {0x2206, 0x300D}, |
| 494 | {0x2206, 0x311F}, {0x2206, 0x325B}, {0x2206, 0x029E}, {0x2206, 0x157A}, |
| 495 | {0x2206, 0x0258}, {0x2206, 0xC4A0}, {0x2206, 0x0408}, {0x2206, 0xBF34}, |
| 496 | {0x2206, 0x9E02}, {0x2206, 0x2C31}, {0x2206, 0xAE06}, {0x2206, 0xBF34}, |
| 497 | {0x2206, 0x9C02}, {0x2206, 0x2C31}, {0x2206, 0xAC1B}, {0x2206, 0x4AE0}, |
| 498 | {0x2206, 0xE012}, {0x2206, 0xE1E0}, {0x2206, 0x13EF}, {0x2206, 0x300D}, |
| 499 | {0x2206, 0x331F}, {0x2206, 0x325B}, {0x2206, 0x1C9E}, {0x2206, 0x3AEF}, |
| 500 | {0x2206, 0x325B}, {0x2206, 0x1C9F}, {0x2206, 0x09BF}, {0x2206, 0x3498}, |
| 501 | {0x2206, 0x022C}, {0x2206, 0x3102}, {0x2206, 0x83C5}, {0x2206, 0x5A03}, |
| 502 | {0x2206, 0x0D03}, {0x2206, 0x581C}, {0x2206, 0x1E20}, {0x2206, 0x0207}, |
| 503 | {0x2206, 0xA0A0}, {0x2206, 0x000E}, {0x2206, 0x0284}, {0x2206, 0x17AD}, |
| 504 | {0x2206, 0x1817}, {0x2206, 0xBF34}, {0x2206, 0x9A02}, {0x2206, 0x2C31}, |
| 505 | {0x2206, 0xAE0F}, {0x2206, 0xBF34}, {0x2206, 0xC802}, {0x2206, 0x2C31}, |
| 506 | {0x2206, 0xBF34}, {0x2206, 0xC502}, {0x2206, 0x2C31}, {0x2206, 0x0284}, |
| 507 | {0x2206, 0x52E6}, {0x2206, 0x8AD2}, {0x2206, 0xEF97}, {0x2206, 0xFFFE}, |
| 508 | {0x2206, 0xFDFC}, {0x2206, 0x04F8}, {0x2206, 0xBF34}, {0x2206, 0xDA02}, |
| 509 | {0x2206, 0x2CE0}, {0x2206, 0xE58A}, {0x2206, 0xD3BF}, {0x2206, 0x34D4}, |
| 510 | {0x2206, 0x022C}, {0x2206, 0xE00C}, {0x2206, 0x1159}, {0x2206, 0x02E0}, |
| 511 | {0x2206, 0x8AD3}, {0x2206, 0x1E01}, {0x2206, 0xE48A}, {0x2206, 0xD3D1}, |
| 512 | {0x2206, 0x00BF}, {0x2206, 0x34DA}, {0x2206, 0x022C}, {0x2206, 0xA2D1}, |
| 513 | {0x2206, 0x01BF}, {0x2206, 0x34D4}, {0x2206, 0x022C}, {0x2206, 0xA2BF}, |
| 514 | {0x2206, 0x34CB}, {0x2206, 0x022C}, {0x2206, 0xE0E5}, {0x2206, 0x8ACE}, |
| 515 | {0x2206, 0xBF85}, {0x2206, 0x6702}, {0x2206, 0x2CE0}, {0x2206, 0xE58A}, |
| 516 | {0x2206, 0xCFBF}, {0x2206, 0x8564}, {0x2206, 0x022C}, {0x2206, 0xE0E5}, |
| 517 | {0x2206, 0x8AD0}, {0x2206, 0xBF85}, {0x2206, 0x6A02}, {0x2206, 0x2CE0}, |
| 518 | {0x2206, 0xE58A}, {0x2206, 0xD1FC}, {0x2206, 0x04F8}, {0x2206, 0xE18A}, |
| 519 | {0x2206, 0xD1BF}, {0x2206, 0x856A}, {0x2206, 0x022C}, {0x2206, 0xA2E1}, |
| 520 | {0x2206, 0x8AD0}, {0x2206, 0xBF85}, {0x2206, 0x6402}, {0x2206, 0x2CA2}, |
| 521 | {0x2206, 0xE18A}, {0x2206, 0xCFBF}, {0x2206, 0x8567}, {0x2206, 0x022C}, |
| 522 | {0x2206, 0xA2E1}, {0x2206, 0x8ACE}, {0x2206, 0xBF34}, {0x2206, 0xCB02}, |
| 523 | {0x2206, 0x2CA2}, {0x2206, 0xE18A}, {0x2206, 0xD3BF}, {0x2206, 0x34DA}, |
| 524 | {0x2206, 0x022C}, {0x2206, 0xA2E1}, {0x2206, 0x8AD3}, {0x2206, 0x0D11}, |
| 525 | {0x2206, 0xBF34}, {0x2206, 0xD402}, {0x2206, 0x2CA2}, {0x2206, 0xFC04}, |
| 526 | {0x2206, 0xF9A0}, {0x2206, 0x0405}, {0x2206, 0xE38A}, {0x2206, 0xD4AE}, |
| 527 | {0x2206, 0x13A0}, {0x2206, 0x0805}, {0x2206, 0xE38A}, {0x2206, 0xD5AE}, |
| 528 | {0x2206, 0x0BA0}, {0x2206, 0x0C05}, {0x2206, 0xE38A}, {0x2206, 0xD6AE}, |
| 529 | {0x2206, 0x03E3}, {0x2206, 0x8AD7}, {0x2206, 0xEF13}, {0x2206, 0xBF34}, |
| 530 | {0x2206, 0xCB02}, {0x2206, 0x2CA2}, {0x2206, 0xEF13}, {0x2206, 0x0D11}, |
| 531 | {0x2206, 0xBF85}, {0x2206, 0x6702}, {0x2206, 0x2CA2}, {0x2206, 0xEF13}, |
| 532 | {0x2206, 0x0D14}, {0x2206, 0xBF85}, {0x2206, 0x6402}, {0x2206, 0x2CA2}, |
| 533 | {0x2206, 0xEF13}, {0x2206, 0x0D17}, {0x2206, 0xBF85}, {0x2206, 0x6A02}, |
| 534 | {0x2206, 0x2CA2}, {0x2206, 0xFD04}, {0x2206, 0xF8E0}, {0x2206, 0x8B85}, |
| 535 | {0x2206, 0xAD27}, {0x2206, 0x2DE0}, {0x2206, 0xE036}, {0x2206, 0xE1E0}, |
| 536 | {0x2206, 0x37E1}, {0x2206, 0x8B73}, {0x2206, 0x1F10}, {0x2206, 0x9E20}, |
| 537 | {0x2206, 0xE48B}, {0x2206, 0x73AC}, {0x2206, 0x200B}, {0x2206, 0xAC21}, |
| 538 | {0x2206, 0x0DAC}, {0x2206, 0x250F}, {0x2206, 0xAC27}, {0x2206, 0x0EAE}, |
| 539 | {0x2206, 0x0F02}, {0x2206, 0x84CC}, {0x2206, 0xAE0A}, {0x2206, 0x0284}, |
| 540 | {0x2206, 0xD1AE}, {0x2206, 0x05AE}, {0x2206, 0x0302}, {0x2206, 0x84D8}, |
| 541 | {0x2206, 0xFC04}, {0x2206, 0xEE8B}, {0x2206, 0x6800}, {0x2206, 0x0402}, |
| 542 | {0x2206, 0x84E5}, {0x2206, 0x0285}, {0x2206, 0x2804}, {0x2206, 0x0285}, |
| 543 | {0x2206, 0x4904}, {0x2206, 0xEE8B}, {0x2206, 0x6800}, {0x2206, 0xEE8B}, |
| 544 | {0x2206, 0x6902}, {0x2206, 0x04F8}, {0x2206, 0xF9E0}, {0x2206, 0x8B85}, |
| 545 | {0x2206, 0xAD26}, {0x2206, 0x38D0}, {0x2206, 0x0B02}, {0x2206, 0x2B4D}, |
| 546 | {0x2206, 0x5882}, {0x2206, 0x7882}, {0x2206, 0x9F2D}, {0x2206, 0xE08B}, |
| 547 | {0x2206, 0x68E1}, {0x2206, 0x8B69}, {0x2206, 0x1F10}, {0x2206, 0x9EC8}, |
| 548 | {0x2206, 0x10E4}, {0x2206, 0x8B68}, {0x2206, 0xE0E0}, {0x2206, 0x00E1}, |
| 549 | {0x2206, 0xE001}, {0x2206, 0xF727}, {0x2206, 0xE4E0}, {0x2206, 0x00E5}, |
| 550 | {0x2206, 0xE001}, {0x2206, 0xE2E0}, {0x2206, 0x20E3}, {0x2206, 0xE021}, |
| 551 | {0x2206, 0xAD30}, {0x2206, 0xF7F6}, {0x2206, 0x27E4}, {0x2206, 0xE000}, |
| 552 | {0x2206, 0xE5E0}, {0x2206, 0x01FD}, {0x2206, 0xFC04}, {0x2206, 0xF8FA}, |
| 553 | {0x2206, 0xEF69}, {0x2206, 0xE08B}, {0x2206, 0x86AD}, {0x2206, 0x2212}, |
| 554 | {0x2206, 0xE0E0}, {0x2206, 0x14E1}, {0x2206, 0xE015}, {0x2206, 0xAD26}, |
| 555 | {0x2206, 0x9CE1}, {0x2206, 0x85E0}, {0x2206, 0xBF85}, {0x2206, 0x6D02}, |
| 556 | {0x2206, 0x2CA2}, {0x2206, 0xEF96}, {0x2206, 0xFEFC}, {0x2206, 0x04F8}, |
| 557 | {0x2206, 0xFAEF}, {0x2206, 0x69E0}, {0x2206, 0x8B86}, {0x2206, 0xAD22}, |
| 558 | {0x2206, 0x09E1}, {0x2206, 0x85E1}, {0x2206, 0xBF85}, {0x2206, 0x6D02}, |
| 559 | {0x2206, 0x2CA2}, {0x2206, 0xEF96}, {0x2206, 0xFEFC}, {0x2206, 0x0464}, |
| 560 | {0x2206, 0xE48C}, {0x2206, 0xFDE4}, {0x2206, 0x80CA}, {0x2206, 0xE480}, |
| 561 | {0x2206, 0x66E0}, {0x2206, 0x8E70}, {0x2206, 0xE076}, {0x2205, 0xE142}, |
| 562 | {0x2206, 0x0701}, {0x2205, 0xE140}, {0x2206, 0x0405}, {0x220F, 0x0000}, |
| 563 | {0x221F, 0x0000}, {0x2200, 0x1340}, {0x133E, 0x000E}, {0x133F, 0x0010}, |
| 564 | {0x13EB, 0x11BB} |
| 565 | }; |
| 566 | |
| 567 | static const struct rtl8367b_initval rtl8367r_vb_initvals_1[] = { |
| 568 | {0x1B03, 0x0876}, {0x1200, 0x7FC4}, {0x1305, 0xC000}, {0x121E, 0x03CA}, |
| 569 | {0x1233, 0x0352}, {0x1234, 0x0064}, {0x1237, 0x0096}, {0x1238, 0x0078}, |
| 570 | {0x1239, 0x0084}, {0x123A, 0x0030}, {0x205F, 0x0002}, {0x2059, 0x1A00}, |
| 571 | {0x205F, 0x0000}, {0x207F, 0x0002}, {0x2077, 0x0000}, {0x2078, 0x0000}, |
| 572 | {0x2079, 0x0000}, {0x207A, 0x0000}, {0x207B, 0x0000}, {0x207F, 0x0000}, |
| 573 | {0x205F, 0x0002}, {0x2053, 0x0000}, {0x2054, 0x0000}, {0x2055, 0x0000}, |
| 574 | {0x2056, 0x0000}, {0x2057, 0x0000}, {0x205F, 0x0000}, {0x133F, 0x0030}, |
| 575 | {0x133E, 0x000E}, {0x221F, 0x0005}, {0x2205, 0x8B86}, {0x2206, 0x800E}, |
| 576 | {0x221F, 0x0000}, {0x133F, 0x0010}, {0x12A3, 0x2200}, {0x6107, 0xE58B}, |
| 577 | {0x6103, 0xA970}, {0x0018, 0x0F00}, {0x0038, 0x0F00}, {0x0058, 0x0F00}, |
| 578 | {0x0078, 0x0F00}, {0x0098, 0x0F00}, {0x133F, 0x0030}, {0x133E, 0x000E}, |
| 579 | {0x221F, 0x0005}, {0x2205, 0x8B6E}, {0x2206, 0x0000}, {0x220F, 0x0100}, |
| 580 | {0x2205, 0xFFF6}, {0x2206, 0x0080}, {0x2205, 0x8000}, {0x2206, 0x0280}, |
| 581 | {0x2206, 0x2BF7}, {0x2206, 0x00E0}, {0x2206, 0xFFF7}, {0x2206, 0xA080}, |
| 582 | {0x2206, 0x02AE}, {0x2206, 0xF602}, {0x2206, 0x0153}, {0x2206, 0x0201}, |
| 583 | {0x2206, 0x6602}, {0x2206, 0x8044}, {0x2206, 0x0201}, {0x2206, 0x7CE0}, |
| 584 | {0x2206, 0x8B8C}, {0x2206, 0xE18B}, {0x2206, 0x8D1E}, {0x2206, 0x01E1}, |
| 585 | {0x2206, 0x8B8E}, {0x2206, 0x1E01}, {0x2206, 0xA000}, {0x2206, 0xE4AE}, |
| 586 | {0x2206, 0xD8EE}, {0x2206, 0x85C0}, {0x2206, 0x00EE}, {0x2206, 0x85C1}, |
| 587 | {0x2206, 0x00EE}, {0x2206, 0x8AFC}, {0x2206, 0x07EE}, {0x2206, 0x8AFD}, |
| 588 | {0x2206, 0x73EE}, {0x2206, 0xFFF6}, {0x2206, 0x00EE}, {0x2206, 0xFFF7}, |
| 589 | {0x2206, 0xFC04}, {0x2206, 0xF8E0}, {0x2206, 0x8B8E}, {0x2206, 0xAD20}, |
| 590 | {0x2206, 0x0302}, {0x2206, 0x8050}, {0x2206, 0xFC04}, {0x2206, 0xF8F9}, |
| 591 | {0x2206, 0xE08B}, {0x2206, 0x85AD}, {0x2206, 0x2548}, {0x2206, 0xE08A}, |
| 592 | {0x2206, 0xE4E1}, {0x2206, 0x8AE5}, {0x2206, 0x7C00}, {0x2206, 0x009E}, |
| 593 | {0x2206, 0x35EE}, {0x2206, 0x8AE4}, {0x2206, 0x00EE}, {0x2206, 0x8AE5}, |
| 594 | {0x2206, 0x00E0}, {0x2206, 0x8AFC}, {0x2206, 0xE18A}, {0x2206, 0xFDE2}, |
| 595 | {0x2206, 0x85C0}, {0x2206, 0xE385}, {0x2206, 0xC102}, {0x2206, 0x2DAC}, |
| 596 | {0x2206, 0xAD20}, {0x2206, 0x12EE}, {0x2206, 0x8AE4}, {0x2206, 0x03EE}, |
| 597 | {0x2206, 0x8AE5}, {0x2206, 0xB7EE}, {0x2206, 0x85C0}, {0x2206, 0x00EE}, |
| 598 | {0x2206, 0x85C1}, {0x2206, 0x00AE}, {0x2206, 0x1115}, {0x2206, 0xE685}, |
| 599 | {0x2206, 0xC0E7}, {0x2206, 0x85C1}, {0x2206, 0xAE08}, {0x2206, 0xEE85}, |
| 600 | {0x2206, 0xC000}, {0x2206, 0xEE85}, {0x2206, 0xC100}, {0x2206, 0xFDFC}, |
| 601 | {0x2206, 0x0400}, {0x2205, 0xE142}, {0x2206, 0x0701}, {0x2205, 0xE140}, |
| 602 | {0x2206, 0x0405}, {0x220F, 0x0000}, {0x221F, 0x0000}, {0x133E, 0x000E}, |
| 603 | {0x133F, 0x0010}, {0x13EB, 0x11BB}, {0x207F, 0x0002}, {0x2073, 0x1D22}, |
| 604 | {0x207F, 0x0000}, {0x133F, 0x0030}, {0x133E, 0x000E}, {0x2200, 0x1340}, |
| 605 | {0x133E, 0x000E}, {0x133F, 0x0010}, |
| 606 | }; |
| 607 | |
| 608 | static int rtl8367b_write_initvals(struct rtl8366_smi *smi, |
| 609 | const struct rtl8367b_initval *initvals, |
| 610 | int count) |
| 611 | { |
| 612 | int err; |
| 613 | int i; |
| 614 | |
| 615 | for (i = 0; i < count; i++) |
| 616 | REG_WR(smi, initvals[i].reg, initvals[i].val); |
| 617 | |
| 618 | return 0; |
| 619 | } |
| 620 | |
| 621 | static int rtl8367b_read_phy_reg(struct rtl8366_smi *smi, |
| 622 | u32 phy_addr, u32 phy_reg, u32 *val) |
| 623 | { |
| 624 | int timeout; |
| 625 | u32 data; |
| 626 | int err; |
| 627 | |
| 628 | if (phy_addr > RTL8367B_PHY_ADDR_MAX) |
| 629 | return -EINVAL; |
| 630 | |
| 631 | if (phy_reg > RTL8367B_PHY_REG_MAX) |
| 632 | return -EINVAL; |
| 633 | |
| 634 | REG_RD(smi, RTL8367B_IA_STATUS_REG, &data); |
| 635 | if (data & RTL8367B_IA_STATUS_PHY_BUSY) |
| 636 | return -ETIMEDOUT; |
| 637 | |
| 638 | /* prepare address */ |
| 639 | REG_WR(smi, RTL8367B_IA_ADDRESS_REG, |
| 640 | RTL8367B_INTERNAL_PHY_REG(phy_addr, phy_reg)); |
| 641 | |
| 642 | /* send read command */ |
| 643 | REG_WR(smi, RTL8367B_IA_CTRL_REG, |
| 644 | RTL8367B_IA_CTRL_CMD_MASK | RTL8367B_IA_CTRL_RW_READ); |
| 645 | |
| 646 | timeout = 5; |
| 647 | do { |
| 648 | REG_RD(smi, RTL8367B_IA_STATUS_REG, &data); |
| 649 | if ((data & RTL8367B_IA_STATUS_PHY_BUSY) == 0) |
| 650 | break; |
| 651 | |
| 652 | if (timeout--) { |
| 653 | dev_err(smi->parent, "phy read timed out\n"); |
| 654 | return -ETIMEDOUT; |
| 655 | } |
| 656 | |
| 657 | udelay(1); |
| 658 | } while (1); |
| 659 | |
| 660 | /* read data */ |
| 661 | REG_RD(smi, RTL8367B_IA_READ_DATA_REG, val); |
| 662 | |
| 663 | dev_dbg(smi->parent, "phy_read: addr:%02x, reg:%02x, val:%04x\n", |
| 664 | phy_addr, phy_reg, *val); |
| 665 | return 0; |
| 666 | } |
| 667 | |
| 668 | static int rtl8367b_write_phy_reg(struct rtl8366_smi *smi, |
| 669 | u32 phy_addr, u32 phy_reg, u32 val) |
| 670 | { |
| 671 | int timeout; |
| 672 | u32 data; |
| 673 | int err; |
| 674 | |
| 675 | dev_dbg(smi->parent, "phy_write: addr:%02x, reg:%02x, val:%04x\n", |
| 676 | phy_addr, phy_reg, val); |
| 677 | |
| 678 | if (phy_addr > RTL8367B_PHY_ADDR_MAX) |
| 679 | return -EINVAL; |
| 680 | |
| 681 | if (phy_reg > RTL8367B_PHY_REG_MAX) |
| 682 | return -EINVAL; |
| 683 | |
| 684 | REG_RD(smi, RTL8367B_IA_STATUS_REG, &data); |
| 685 | if (data & RTL8367B_IA_STATUS_PHY_BUSY) |
| 686 | return -ETIMEDOUT; |
| 687 | |
| 688 | /* preapre data */ |
| 689 | REG_WR(smi, RTL8367B_IA_WRITE_DATA_REG, val); |
| 690 | |
| 691 | /* prepare address */ |
| 692 | REG_WR(smi, RTL8367B_IA_ADDRESS_REG, |
| 693 | RTL8367B_INTERNAL_PHY_REG(phy_addr, phy_reg)); |
| 694 | |
| 695 | /* send write command */ |
| 696 | REG_WR(smi, RTL8367B_IA_CTRL_REG, |
| 697 | RTL8367B_IA_CTRL_CMD_MASK | RTL8367B_IA_CTRL_RW_WRITE); |
| 698 | |
| 699 | timeout = 5; |
| 700 | do { |
| 701 | REG_RD(smi, RTL8367B_IA_STATUS_REG, &data); |
| 702 | if ((data & RTL8367B_IA_STATUS_PHY_BUSY) == 0) |
| 703 | break; |
| 704 | |
| 705 | if (timeout--) { |
| 706 | dev_err(smi->parent, "phy write timed out\n"); |
| 707 | return -ETIMEDOUT; |
| 708 | } |
| 709 | |
| 710 | udelay(1); |
| 711 | } while (1); |
| 712 | |
| 713 | return 0; |
| 714 | } |
| 715 | |
| 716 | static int rtl8367b_init_regs(struct rtl8366_smi *smi) |
| 717 | { |
| 718 | const struct rtl8367b_initval *initvals; |
| 719 | u32 chip_ver; |
| 720 | u32 rlvid; |
| 721 | int count; |
| 722 | int err; |
| 723 | |
| 724 | REG_WR(smi, RTL8367B_RTL_MAGIC_ID_REG, RTL8367B_RTL_MAGIC_ID_VAL); |
| 725 | REG_RD(smi, RTL8367B_CHIP_VER_REG, &chip_ver); |
| 726 | |
| 727 | rlvid = (chip_ver >> RTL8367B_CHIP_VER_RLVID_SHIFT) & |
| 728 | RTL8367B_CHIP_VER_RLVID_MASK; |
| 729 | |
| 730 | switch (rlvid) { |
| 731 | case 0: |
| 732 | initvals = rtl8367r_vb_initvals_0; |
| 733 | count = ARRAY_SIZE(rtl8367r_vb_initvals_0); |
| 734 | break; |
| 735 | |
| 736 | case 1: |
| 737 | initvals = rtl8367r_vb_initvals_1; |
| 738 | count = ARRAY_SIZE(rtl8367r_vb_initvals_1); |
| 739 | break; |
| 740 | |
| 741 | default: |
| 742 | dev_err(smi->parent, "unknow rlvid %u\n", rlvid); |
| 743 | return -ENODEV; |
| 744 | } |
| 745 | |
| 746 | /* TODO: disable RLTP */ |
| 747 | |
| 748 | return rtl8367b_write_initvals(smi, initvals, count); |
| 749 | } |
| 750 | |
| 751 | static int rtl8367b_reset_chip(struct rtl8366_smi *smi) |
| 752 | { |
| 753 | int timeout = 10; |
| 754 | int err; |
| 755 | u32 data; |
| 756 | |
| 757 | REG_WR(smi, RTL8367B_CHIP_RESET_REG, RTL8367B_CHIP_RESET_HW); |
| 758 | msleep(RTL8367B_RESET_DELAY); |
| 759 | |
| 760 | do { |
| 761 | REG_RD(smi, RTL8367B_CHIP_RESET_REG, &data); |
| 762 | if (!(data & RTL8367B_CHIP_RESET_HW)) |
| 763 | break; |
| 764 | |
| 765 | msleep(1); |
| 766 | } while (--timeout); |
| 767 | |
| 768 | if (!timeout) { |
| 769 | dev_err(smi->parent, "chip reset timed out\n"); |
| 770 | return -ETIMEDOUT; |
| 771 | } |
| 772 | |
| 773 | return 0; |
| 774 | } |
| 775 | |
| 776 | static int rtl8367b_extif_set_mode(struct rtl8366_smi *smi, int id, |
| 777 | enum rtl8367_extif_mode mode) |
| 778 | { |
| 779 | int err; |
| 780 | |
| 781 | /* set port mode */ |
| 782 | switch (mode) { |
| 783 | case RTL8367_EXTIF_MODE_RGMII: |
| 784 | REG_RMW(smi, RTL8367B_CHIP_DEBUG0_REG, |
| 785 | RTL8367B_DEBUG0_SEL33(id), |
| 786 | RTL8367B_DEBUG0_SEL33(id)); |
| 787 | if (id <= 1) { |
| 788 | REG_RMW(smi, RTL8367B_CHIP_DEBUG0_REG, |
| 789 | RTL8367B_DEBUG0_DRI(id) | |
| 790 | RTL8367B_DEBUG0_DRI_RG(id) | |
| 791 | RTL8367B_DEBUG0_SLR(id), |
| 792 | RTL8367B_DEBUG0_DRI_RG(id) | |
| 793 | RTL8367B_DEBUG0_SLR(id)); |
| 794 | REG_RMW(smi, RTL8367B_CHIP_DEBUG1_REG, |
| 795 | RTL8367B_DEBUG1_DN_MASK(id) | |
| 796 | RTL8367B_DEBUG1_DP_MASK(id), |
| 797 | (7 << RTL8367B_DEBUG1_DN_SHIFT(id)) | |
| 798 | (7 << RTL8367B_DEBUG1_DP_SHIFT(id))); |
| 799 | } else { |
| 800 | REG_RMW(smi, RTL8367B_CHIP_DEBUG2_REG, |
| 801 | RTL8367B_DEBUG2_DRI_EXT2 | |
| 802 | RTL8367B_DEBUG2_DRI_EXT2_RG | |
| 803 | RTL8367B_DEBUG2_SLR_EXT2 | |
| 804 | RTL8367B_DEBUG2_RG2_DN_MASK | |
| 805 | RTL8367B_DEBUG2_RG2_DP_MASK, |
| 806 | RTL8367B_DEBUG2_DRI_EXT2_RG | |
| 807 | RTL8367B_DEBUG2_SLR_EXT2 | |
| 808 | (7 << RTL8367B_DEBUG2_RG2_DN_SHIFT) | |
| 809 | (7 << RTL8367B_DEBUG2_RG2_DP_SHIFT)); |
| 810 | } |
| 811 | break; |
| 812 | |
| 813 | case RTL8367_EXTIF_MODE_TMII_MAC: |
| 814 | case RTL8367_EXTIF_MODE_TMII_PHY: |
| 815 | REG_RMW(smi, RTL8367B_BYPASS_LINE_RATE_REG, BIT(id), BIT(id)); |
| 816 | break; |
| 817 | |
| 818 | case RTL8367_EXTIF_MODE_GMII: |
| 819 | REG_RMW(smi, RTL8367B_CHIP_DEBUG0_REG, |
| 820 | RTL8367B_DEBUG0_SEL33(id), |
| 821 | RTL8367B_DEBUG0_SEL33(id)); |
| 822 | REG_RMW(smi, RTL8367B_EXT_RGMXF_REG(id), BIT(6), BIT(6)); |
| 823 | break; |
| 824 | |
| 825 | case RTL8367_EXTIF_MODE_MII_MAC: |
| 826 | case RTL8367_EXTIF_MODE_MII_PHY: |
| 827 | case RTL8367_EXTIF_MODE_DISABLED: |
| 828 | REG_RMW(smi, RTL8367B_BYPASS_LINE_RATE_REG, BIT(id), 0); |
| 829 | REG_RMW(smi, RTL8367B_EXT_RGMXF_REG(id), BIT(6), 0); |
| 830 | break; |
| 831 | |
| 832 | default: |
| 833 | dev_err(smi->parent, |
| 834 | "invalid mode for external interface %d\n", id); |
| 835 | return -EINVAL; |
| 836 | } |
| 837 | |
| 838 | if (id <= 1) |
| 839 | REG_RMW(smi, RTL8367B_DIS_REG, |
| 840 | RTL8367B_DIS_RGMII_MASK << RTL8367B_DIS_RGMII_SHIFT(id), |
| 841 | mode << RTL8367B_DIS_RGMII_SHIFT(id)); |
| 842 | else |
| 843 | REG_RMW(smi, RTL8367B_DIS2_REG, |
| 844 | RTL8367B_DIS2_RGMII_MASK << RTL8367B_DIS2_RGMII_SHIFT, |
| 845 | mode << RTL8367B_DIS2_RGMII_SHIFT); |
| 846 | |
| 847 | return 0; |
| 848 | } |
| 849 | |
| 850 | static int rtl8367b_extif_set_force(struct rtl8366_smi *smi, int id, |
| 851 | struct rtl8367_port_ability *pa) |
| 852 | { |
| 853 | u32 mask; |
| 854 | u32 val; |
| 855 | int err; |
| 856 | |
| 857 | mask = (RTL8367B_DI_FORCE_MODE | |
| 858 | RTL8367B_DI_FORCE_NWAY | |
| 859 | RTL8367B_DI_FORCE_TXPAUSE | |
| 860 | RTL8367B_DI_FORCE_RXPAUSE | |
| 861 | RTL8367B_DI_FORCE_LINK | |
| 862 | RTL8367B_DI_FORCE_DUPLEX | |
| 863 | RTL8367B_DI_FORCE_SPEED_MASK); |
| 864 | |
| 865 | val = pa->speed; |
| 866 | val |= pa->force_mode ? RTL8367B_DI_FORCE_MODE : 0; |
| 867 | val |= pa->nway ? RTL8367B_DI_FORCE_NWAY : 0; |
| 868 | val |= pa->txpause ? RTL8367B_DI_FORCE_TXPAUSE : 0; |
| 869 | val |= pa->rxpause ? RTL8367B_DI_FORCE_RXPAUSE : 0; |
| 870 | val |= pa->link ? RTL8367B_DI_FORCE_LINK : 0; |
| 871 | val |= pa->duplex ? RTL8367B_DI_FORCE_DUPLEX : 0; |
| 872 | |
| 873 | REG_RMW(smi, RTL8367B_DI_FORCE_REG(id), mask, val); |
| 874 | |
| 875 | return 0; |
| 876 | } |
| 877 | |
| 878 | static int rtl8367b_extif_set_rgmii_delay(struct rtl8366_smi *smi, int id, |
| 879 | unsigned txdelay, unsigned rxdelay) |
| 880 | { |
| 881 | u32 mask; |
| 882 | u32 val; |
| 883 | int err; |
| 884 | |
| 885 | mask = (RTL8367B_EXT_RGMXF_RXDELAY_MASK | |
| 886 | (RTL8367B_EXT_RGMXF_TXDELAY_MASK << |
| 887 | RTL8367B_EXT_RGMXF_TXDELAY_SHIFT)); |
| 888 | |
| 889 | val = rxdelay; |
| 890 | val |= txdelay << RTL8367B_EXT_RGMXF_TXDELAY_SHIFT; |
| 891 | |
| 892 | REG_RMW(smi, RTL8367B_EXT_RGMXF_REG(id), mask, val); |
| 893 | |
| 894 | return 0; |
| 895 | } |
| 896 | |
| 897 | static int rtl8367b_extif_init(struct rtl8366_smi *smi, int id, |
| 898 | struct rtl8367_extif_config *cfg) |
| 899 | { |
| 900 | enum rtl8367_extif_mode mode; |
| 901 | int err; |
| 902 | |
| 903 | mode = (cfg) ? cfg->mode : RTL8367_EXTIF_MODE_DISABLED; |
| 904 | |
| 905 | err = rtl8367b_extif_set_mode(smi, id, mode); |
| 906 | if (err) |
| 907 | return err; |
| 908 | |
| 909 | if (mode != RTL8367_EXTIF_MODE_DISABLED) { |
| 910 | err = rtl8367b_extif_set_force(smi, id, &cfg->ability); |
| 911 | if (err) |
| 912 | return err; |
| 913 | |
| 914 | err = rtl8367b_extif_set_rgmii_delay(smi, id, cfg->txdelay, |
| 915 | cfg->rxdelay); |
| 916 | if (err) |
| 917 | return err; |
| 918 | } |
| 919 | |
| 920 | return 0; |
| 921 | } |
| 922 | |
| 923 | #ifdef CONFIG_OF |
| 924 | static int rtl8367b_extif_init_of(struct rtl8366_smi *smi, int id, |
| 925 | const char *name) |
| 926 | { |
| 927 | struct rtl8367_extif_config *cfg; |
| 928 | const __be32 *prop; |
| 929 | int size; |
| 930 | int err; |
| 931 | |
| 932 | prop = of_get_property(smi->parent->of_node, name, &size); |
| 933 | if (!prop) |
| 934 | return rtl8367b_extif_init(smi, id, NULL); |
| 935 | |
| 936 | if (size != (9 * sizeof(*prop))) { |
| 937 | dev_err(smi->parent, "%s property is invalid\n", name); |
| 938 | return -EINVAL; |
| 939 | } |
| 940 | |
| 941 | cfg = kzalloc(sizeof(struct rtl8367_extif_config), GFP_KERNEL); |
| 942 | if (!cfg) |
| 943 | return -ENOMEM; |
| 944 | |
| 945 | cfg->txdelay = be32_to_cpup(prop++); |
| 946 | cfg->rxdelay = be32_to_cpup(prop++); |
| 947 | cfg->mode = be32_to_cpup(prop++); |
| 948 | cfg->ability.force_mode = be32_to_cpup(prop++); |
| 949 | cfg->ability.txpause = be32_to_cpup(prop++); |
| 950 | cfg->ability.rxpause = be32_to_cpup(prop++); |
| 951 | cfg->ability.link = be32_to_cpup(prop++); |
| 952 | cfg->ability.duplex = be32_to_cpup(prop++); |
| 953 | cfg->ability.speed = be32_to_cpup(prop++); |
| 954 | |
| 955 | err = rtl8367b_extif_init(smi, id, cfg); |
| 956 | kfree(cfg); |
| 957 | |
| 958 | return err; |
| 959 | } |
| 960 | #else |
| 961 | static int rtl8367b_extif_init_of(struct rtl8366_smi *smi, int id, |
| 962 | const char *name) |
| 963 | { |
| 964 | return -EINVAL; |
| 965 | } |
| 966 | #endif |
| 967 | |
| 968 | static int rtl8367b_setup(struct rtl8366_smi *smi) |
| 969 | { |
| 970 | struct rtl8367_platform_data *pdata; |
| 971 | int err; |
| 972 | int i; |
| 973 | |
| 974 | pdata = smi->parent->platform_data; |
| 975 | |
| 976 | err = rtl8367b_init_regs(smi); |
| 977 | if (err) |
| 978 | return err; |
| 979 | |
| 980 | /* initialize external interfaces */ |
| 981 | if (smi->parent->of_node) { |
| 982 | err = rtl8367b_extif_init_of(smi, 0, "realtek,extif0"); |
| 983 | if (err) |
| 984 | return err; |
| 985 | |
| 986 | err = rtl8367b_extif_init_of(smi, 1, "realtek,extif1"); |
| 987 | if (err) |
| 988 | return err; |
| 989 | |
| 990 | err = rtl8367b_extif_init_of(smi, 2, "realtek,extif2"); |
| 991 | if (err) |
| 992 | return err; |
| 993 | } else { |
| 994 | err = rtl8367b_extif_init(smi, 0, pdata->extif0_cfg); |
| 995 | if (err) |
| 996 | return err; |
| 997 | |
| 998 | err = rtl8367b_extif_init(smi, 1, pdata->extif1_cfg); |
| 999 | if (err) |
| 1000 | return err; |
| 1001 | } |
| 1002 | |
| 1003 | /* set maximum packet length to 1536 bytes */ |
| 1004 | REG_RMW(smi, RTL8367B_SWC0_REG, RTL8367B_SWC0_MAX_LENGTH_MASK, |
| 1005 | RTL8367B_SWC0_MAX_LENGTH_1536); |
| 1006 | |
| 1007 | /* |
| 1008 | * discard VLAN tagged packets if the port is not a member of |
| 1009 | * the VLAN with which the packets is associated. |
| 1010 | */ |
| 1011 | REG_WR(smi, RTL8367B_VLAN_INGRESS_REG, RTL8367B_PORTS_ALL); |
| 1012 | |
| 1013 | /* |
| 1014 | * Setup egress tag mode for each port. |
| 1015 | */ |
| 1016 | for (i = 0; i < RTL8367B_NUM_PORTS; i++) |
| 1017 | REG_RMW(smi, |
| 1018 | RTL8367B_PORT_MISC_CFG_REG(i), |
| 1019 | RTL8367B_PORT_MISC_CFG_EGRESS_MODE_MASK << |
| 1020 | RTL8367B_PORT_MISC_CFG_EGRESS_MODE_SHIFT, |
| 1021 | RTL8367B_PORT_MISC_CFG_EGRESS_MODE_ORIGINAL << |
| 1022 | RTL8367B_PORT_MISC_CFG_EGRESS_MODE_SHIFT); |
| 1023 | |
| 1024 | return 0; |
| 1025 | } |
| 1026 | |
| 1027 | static int rtl8367b_get_mib_counter(struct rtl8366_smi *smi, int counter, |
| 1028 | int port, unsigned long long *val) |
| 1029 | { |
| 1030 | struct rtl8366_mib_counter *mib; |
| 1031 | int offset; |
| 1032 | int i; |
| 1033 | int err; |
| 1034 | u32 addr, data; |
| 1035 | u64 mibvalue; |
| 1036 | |
| 1037 | if (port > RTL8367B_NUM_PORTS || |
| 1038 | counter >= RTL8367B_NUM_MIB_COUNTERS) |
| 1039 | return -EINVAL; |
| 1040 | |
| 1041 | mib = &rtl8367b_mib_counters[counter]; |
| 1042 | addr = RTL8367B_MIB_COUNTER_PORT_OFFSET * port + mib->offset; |
| 1043 | |
| 1044 | /* |
| 1045 | * Writing access counter address first |
| 1046 | * then ASIC will prepare 64bits counter wait for being retrived |
| 1047 | */ |
| 1048 | REG_WR(smi, RTL8367B_MIB_ADDRESS_REG, addr >> 2); |
| 1049 | |
| 1050 | /* read MIB control register */ |
| 1051 | REG_RD(smi, RTL8367B_MIB_CTRL0_REG(0), &data); |
| 1052 | |
| 1053 | if (data & RTL8367B_MIB_CTRL0_BUSY_MASK) |
| 1054 | return -EBUSY; |
| 1055 | |
| 1056 | if (data & RTL8367B_MIB_CTRL0_RESET_MASK) |
| 1057 | return -EIO; |
| 1058 | |
| 1059 | if (mib->length == 4) |
| 1060 | offset = 3; |
| 1061 | else |
| 1062 | offset = (mib->offset + 1) % 4; |
| 1063 | |
| 1064 | mibvalue = 0; |
| 1065 | for (i = 0; i < mib->length; i++) { |
| 1066 | REG_RD(smi, RTL8367B_MIB_COUNTER_REG(offset - i), &data); |
| 1067 | mibvalue = (mibvalue << 16) | (data & 0xFFFF); |
| 1068 | } |
| 1069 | |
| 1070 | *val = mibvalue; |
| 1071 | return 0; |
| 1072 | } |
| 1073 | |
| 1074 | static int rtl8367b_get_vlan_4k(struct rtl8366_smi *smi, u32 vid, |
| 1075 | struct rtl8366_vlan_4k *vlan4k) |
| 1076 | { |
| 1077 | u32 data[RTL8367B_TA_VLAN_NUM_WORDS]; |
| 1078 | int err; |
| 1079 | int i; |
| 1080 | |
| 1081 | memset(vlan4k, '\0', sizeof(struct rtl8366_vlan_4k)); |
| 1082 | |
| 1083 | if (vid >= RTL8367B_NUM_VIDS) |
| 1084 | return -EINVAL; |
| 1085 | |
| 1086 | /* write VID */ |
| 1087 | REG_WR(smi, RTL8367B_TA_ADDR_REG, vid); |
| 1088 | |
| 1089 | /* write table access control word */ |
| 1090 | REG_WR(smi, RTL8367B_TA_CTRL_REG, RTL8367B_TA_CTRL_CVLAN_READ); |
| 1091 | |
| 1092 | for (i = 0; i < ARRAY_SIZE(data); i++) |
| 1093 | REG_RD(smi, RTL8367B_TA_RDDATA_REG(i), &data[i]); |
| 1094 | |
| 1095 | vlan4k->vid = vid; |
| 1096 | vlan4k->member = (data[0] >> RTL8367B_TA_VLAN0_MEMBER_SHIFT) & |
| 1097 | RTL8367B_TA_VLAN0_MEMBER_MASK; |
| 1098 | vlan4k->untag = (data[0] >> RTL8367B_TA_VLAN0_UNTAG_SHIFT) & |
| 1099 | RTL8367B_TA_VLAN0_UNTAG_MASK; |
| 1100 | vlan4k->fid = (data[1] >> RTL8367B_TA_VLAN1_FID_SHIFT) & |
| 1101 | RTL8367B_TA_VLAN1_FID_MASK; |
| 1102 | |
| 1103 | return 0; |
| 1104 | } |
| 1105 | |
| 1106 | static int rtl8367b_set_vlan_4k(struct rtl8366_smi *smi, |
| 1107 | const struct rtl8366_vlan_4k *vlan4k) |
| 1108 | { |
| 1109 | u32 data[RTL8367B_TA_VLAN_NUM_WORDS]; |
| 1110 | int err; |
| 1111 | int i; |
| 1112 | |
| 1113 | if (vlan4k->vid >= RTL8367B_NUM_VIDS || |
| 1114 | vlan4k->member > RTL8367B_TA_VLAN0_MEMBER_MASK || |
| 1115 | vlan4k->untag > RTL8367B_UNTAG_MASK || |
| 1116 | vlan4k->fid > RTL8367B_FIDMAX) |
| 1117 | return -EINVAL; |
| 1118 | |
| 1119 | memset(data, 0, sizeof(data)); |
| 1120 | |
| 1121 | data[0] = (vlan4k->member & RTL8367B_TA_VLAN0_MEMBER_MASK) << |
| 1122 | RTL8367B_TA_VLAN0_MEMBER_SHIFT; |
| 1123 | data[0] |= (vlan4k->untag & RTL8367B_TA_VLAN0_UNTAG_MASK) << |
| 1124 | RTL8367B_TA_VLAN0_UNTAG_SHIFT; |
| 1125 | data[1] = (vlan4k->fid & RTL8367B_TA_VLAN1_FID_MASK) << |
| 1126 | RTL8367B_TA_VLAN1_FID_SHIFT; |
| 1127 | |
| 1128 | for (i = 0; i < ARRAY_SIZE(data); i++) |
| 1129 | REG_WR(smi, RTL8367B_TA_WRDATA_REG(i), data[i]); |
| 1130 | |
| 1131 | /* write VID */ |
| 1132 | REG_WR(smi, RTL8367B_TA_ADDR_REG, |
| 1133 | vlan4k->vid & RTL8367B_TA_VLAN_VID_MASK); |
| 1134 | |
| 1135 | /* write table access control word */ |
| 1136 | REG_WR(smi, RTL8367B_TA_CTRL_REG, RTL8367B_TA_CTRL_CVLAN_WRITE); |
| 1137 | |
| 1138 | return 0; |
| 1139 | } |
| 1140 | |
| 1141 | static int rtl8367b_get_vlan_mc(struct rtl8366_smi *smi, u32 index, |
| 1142 | struct rtl8366_vlan_mc *vlanmc) |
| 1143 | { |
| 1144 | u32 data[RTL8367B_VLAN_MC_NUM_WORDS]; |
| 1145 | int err; |
| 1146 | int i; |
| 1147 | |
| 1148 | memset(vlanmc, '\0', sizeof(struct rtl8366_vlan_mc)); |
| 1149 | |
| 1150 | if (index >= RTL8367B_NUM_VLANS) |
| 1151 | return -EINVAL; |
| 1152 | |
| 1153 | for (i = 0; i < ARRAY_SIZE(data); i++) |
| 1154 | REG_RD(smi, RTL8367B_VLAN_MC_BASE(index) + i, &data[i]); |
| 1155 | |
| 1156 | vlanmc->member = (data[0] >> RTL8367B_VLAN_MC0_MEMBER_SHIFT) & |
| 1157 | RTL8367B_VLAN_MC0_MEMBER_MASK; |
| 1158 | vlanmc->fid = (data[1] >> RTL8367B_VLAN_MC1_FID_SHIFT) & |
| 1159 | RTL8367B_VLAN_MC1_FID_MASK; |
| 1160 | vlanmc->vid = (data[3] >> RTL8367B_VLAN_MC3_EVID_SHIFT) & |
| 1161 | RTL8367B_VLAN_MC3_EVID_MASK; |
| 1162 | |
| 1163 | return 0; |
| 1164 | } |
| 1165 | |
| 1166 | static int rtl8367b_set_vlan_mc(struct rtl8366_smi *smi, u32 index, |
| 1167 | const struct rtl8366_vlan_mc *vlanmc) |
| 1168 | { |
| 1169 | u32 data[RTL8367B_VLAN_MC_NUM_WORDS]; |
| 1170 | int err; |
| 1171 | int i; |
| 1172 | |
| 1173 | if (index >= RTL8367B_NUM_VLANS || |
| 1174 | vlanmc->vid >= RTL8367B_NUM_VIDS || |
| 1175 | vlanmc->priority > RTL8367B_PRIORITYMAX || |
| 1176 | vlanmc->member > RTL8367B_VLAN_MC0_MEMBER_MASK || |
| 1177 | vlanmc->untag > RTL8367B_UNTAG_MASK || |
| 1178 | vlanmc->fid > RTL8367B_FIDMAX) |
| 1179 | return -EINVAL; |
| 1180 | |
| 1181 | data[0] = (vlanmc->member & RTL8367B_VLAN_MC0_MEMBER_MASK) << |
| 1182 | RTL8367B_VLAN_MC0_MEMBER_SHIFT; |
| 1183 | data[1] = (vlanmc->fid & RTL8367B_VLAN_MC1_FID_MASK) << |
| 1184 | RTL8367B_VLAN_MC1_FID_SHIFT; |
| 1185 | data[2] = 0; |
| 1186 | data[3] = (vlanmc->vid & RTL8367B_VLAN_MC3_EVID_MASK) << |
| 1187 | RTL8367B_VLAN_MC3_EVID_SHIFT; |
| 1188 | |
| 1189 | for (i = 0; i < ARRAY_SIZE(data); i++) |
| 1190 | REG_WR(smi, RTL8367B_VLAN_MC_BASE(index) + i, data[i]); |
| 1191 | |
| 1192 | return 0; |
| 1193 | } |
| 1194 | |
| 1195 | static int rtl8367b_get_mc_index(struct rtl8366_smi *smi, int port, int *val) |
| 1196 | { |
| 1197 | u32 data; |
| 1198 | int err; |
| 1199 | |
| 1200 | if (port >= RTL8367B_NUM_PORTS) |
| 1201 | return -EINVAL; |
| 1202 | |
| 1203 | REG_RD(smi, RTL8367B_VLAN_PVID_CTRL_REG(port), &data); |
| 1204 | |
| 1205 | *val = (data >> RTL8367B_VLAN_PVID_CTRL_SHIFT(port)) & |
| 1206 | RTL8367B_VLAN_PVID_CTRL_MASK; |
| 1207 | |
| 1208 | return 0; |
| 1209 | } |
| 1210 | |
| 1211 | static int rtl8367b_set_mc_index(struct rtl8366_smi *smi, int port, int index) |
| 1212 | { |
| 1213 | if (port >= RTL8367B_NUM_PORTS || index >= RTL8367B_NUM_VLANS) |
| 1214 | return -EINVAL; |
| 1215 | |
| 1216 | return rtl8366_smi_rmwr(smi, RTL8367B_VLAN_PVID_CTRL_REG(port), |
| 1217 | RTL8367B_VLAN_PVID_CTRL_MASK << |
| 1218 | RTL8367B_VLAN_PVID_CTRL_SHIFT(port), |
| 1219 | (index & RTL8367B_VLAN_PVID_CTRL_MASK) << |
| 1220 | RTL8367B_VLAN_PVID_CTRL_SHIFT(port)); |
| 1221 | } |
| 1222 | |
| 1223 | static int rtl8367b_enable_vlan(struct rtl8366_smi *smi, int enable) |
| 1224 | { |
| 1225 | return rtl8366_smi_rmwr(smi, RTL8367B_VLAN_CTRL_REG, |
| 1226 | RTL8367B_VLAN_CTRL_ENABLE, |
| 1227 | (enable) ? RTL8367B_VLAN_CTRL_ENABLE : 0); |
| 1228 | } |
| 1229 | |
| 1230 | static int rtl8367b_enable_vlan4k(struct rtl8366_smi *smi, int enable) |
| 1231 | { |
| 1232 | return 0; |
| 1233 | } |
| 1234 | |
| 1235 | static int rtl8367b_is_vlan_valid(struct rtl8366_smi *smi, unsigned vlan) |
| 1236 | { |
| 1237 | unsigned max = RTL8367B_NUM_VLANS; |
| 1238 | |
| 1239 | if (smi->vlan4k_enabled) |
| 1240 | max = RTL8367B_NUM_VIDS - 1; |
| 1241 | |
| 1242 | if (vlan == 0 || vlan >= max) |
| 1243 | return 0; |
| 1244 | |
| 1245 | return 1; |
| 1246 | } |
| 1247 | |
| 1248 | static int rtl8367b_enable_port(struct rtl8366_smi *smi, int port, int enable) |
| 1249 | { |
| 1250 | int err; |
| 1251 | |
| 1252 | REG_WR(smi, RTL8367B_PORT_ISOLATION_REG(port), |
| 1253 | (enable) ? RTL8367B_PORTS_ALL : 0); |
| 1254 | |
| 1255 | return 0; |
| 1256 | } |
| 1257 | |
| 1258 | static int rtl8367b_sw_reset_mibs(struct switch_dev *dev, |
| 1259 | const struct switch_attr *attr, |
| 1260 | struct switch_val *val) |
| 1261 | { |
| 1262 | struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev); |
| 1263 | |
| 1264 | return rtl8366_smi_rmwr(smi, RTL8367B_MIB_CTRL0_REG(0), 0, |
| 1265 | RTL8367B_MIB_CTRL0_GLOBAL_RESET_MASK); |
| 1266 | } |
| 1267 | |
| 1268 | static int rtl8367b_sw_get_port_link(struct switch_dev *dev, |
| 1269 | int port, |
| 1270 | struct switch_port_link *link) |
| 1271 | { |
| 1272 | struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev); |
| 1273 | u32 data = 0; |
| 1274 | u32 speed; |
| 1275 | |
| 1276 | if (port >= RTL8367B_NUM_PORTS) |
| 1277 | return -EINVAL; |
| 1278 | |
| 1279 | rtl8366_smi_read_reg(smi, RTL8367B_PORT_STATUS_REG(port), &data); |
| 1280 | |
| 1281 | link->link = !!(data & RTL8367B_PORT_STATUS_LINK); |
| 1282 | if (!link->link) |
| 1283 | return 0; |
| 1284 | |
| 1285 | link->duplex = !!(data & RTL8367B_PORT_STATUS_DUPLEX); |
| 1286 | link->rx_flow = !!(data & RTL8367B_PORT_STATUS_RXPAUSE); |
| 1287 | link->tx_flow = !!(data & RTL8367B_PORT_STATUS_TXPAUSE); |
| 1288 | link->aneg = !!(data & RTL8367B_PORT_STATUS_NWAY); |
| 1289 | |
| 1290 | speed = (data & RTL8367B_PORT_STATUS_SPEED_MASK); |
| 1291 | switch (speed) { |
| 1292 | case 0: |
| 1293 | link->speed = SWITCH_PORT_SPEED_10; |
| 1294 | break; |
| 1295 | case 1: |
| 1296 | link->speed = SWITCH_PORT_SPEED_100; |
| 1297 | break; |
| 1298 | case 2: |
| 1299 | link->speed = SWITCH_PORT_SPEED_1000; |
| 1300 | break; |
| 1301 | default: |
| 1302 | link->speed = SWITCH_PORT_SPEED_UNKNOWN; |
| 1303 | break; |
| 1304 | } |
| 1305 | |
| 1306 | return 0; |
| 1307 | } |
| 1308 | |
| 1309 | static int rtl8367b_sw_get_max_length(struct switch_dev *dev, |
| 1310 | const struct switch_attr *attr, |
| 1311 | struct switch_val *val) |
| 1312 | { |
| 1313 | struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev); |
| 1314 | u32 data; |
| 1315 | |
| 1316 | rtl8366_smi_read_reg(smi, RTL8367B_SWC0_REG, &data); |
| 1317 | val->value.i = (data & RTL8367B_SWC0_MAX_LENGTH_MASK) >> |
| 1318 | RTL8367B_SWC0_MAX_LENGTH_SHIFT; |
| 1319 | |
| 1320 | return 0; |
| 1321 | } |
| 1322 | |
| 1323 | static int rtl8367b_sw_set_max_length(struct switch_dev *dev, |
| 1324 | const struct switch_attr *attr, |
| 1325 | struct switch_val *val) |
| 1326 | { |
| 1327 | struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev); |
| 1328 | u32 max_len; |
| 1329 | |
| 1330 | switch (val->value.i) { |
| 1331 | case 0: |
| 1332 | max_len = RTL8367B_SWC0_MAX_LENGTH_1522; |
| 1333 | break; |
| 1334 | case 1: |
| 1335 | max_len = RTL8367B_SWC0_MAX_LENGTH_1536; |
| 1336 | break; |
| 1337 | case 2: |
| 1338 | max_len = RTL8367B_SWC0_MAX_LENGTH_1552; |
| 1339 | break; |
| 1340 | case 3: |
| 1341 | max_len = RTL8367B_SWC0_MAX_LENGTH_16000; |
| 1342 | break; |
| 1343 | default: |
| 1344 | return -EINVAL; |
| 1345 | } |
| 1346 | |
| 1347 | return rtl8366_smi_rmwr(smi, RTL8367B_SWC0_REG, |
| 1348 | RTL8367B_SWC0_MAX_LENGTH_MASK, max_len); |
| 1349 | } |
| 1350 | |
| 1351 | |
| 1352 | static int rtl8367b_sw_reset_port_mibs(struct switch_dev *dev, |
| 1353 | const struct switch_attr *attr, |
| 1354 | struct switch_val *val) |
| 1355 | { |
| 1356 | struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev); |
| 1357 | int port; |
| 1358 | |
| 1359 | port = val->port_vlan; |
| 1360 | if (port >= RTL8367B_NUM_PORTS) |
| 1361 | return -EINVAL; |
| 1362 | |
| 1363 | return rtl8366_smi_rmwr(smi, RTL8367B_MIB_CTRL0_REG(port / 8), 0, |
| 1364 | RTL8367B_MIB_CTRL0_PORT_RESET_MASK(port % 8)); |
| 1365 | } |
| 1366 | |
| 1367 | static int rtl8367b_sw_get_port_stats(struct switch_dev *dev, int port, |
| 1368 | struct switch_port_stats *stats) |
| 1369 | { |
| 1370 | return (rtl8366_sw_get_port_stats(dev, port, stats, |
| 1371 | RTL8367B_MIB_TXB_ID, RTL8367B_MIB_RXB_ID)); |
| 1372 | } |
| 1373 | |
| 1374 | static struct switch_attr rtl8367b_globals[] = { |
| 1375 | { |
| 1376 | .type = SWITCH_TYPE_INT, |
| 1377 | .name = "enable_vlan", |
| 1378 | .description = "Enable VLAN mode", |
| 1379 | .set = rtl8366_sw_set_vlan_enable, |
| 1380 | .get = rtl8366_sw_get_vlan_enable, |
| 1381 | .max = 1, |
| 1382 | .ofs = 1 |
| 1383 | }, { |
| 1384 | .type = SWITCH_TYPE_INT, |
| 1385 | .name = "enable_vlan4k", |
| 1386 | .description = "Enable VLAN 4K mode", |
| 1387 | .set = rtl8366_sw_set_vlan_enable, |
| 1388 | .get = rtl8366_sw_get_vlan_enable, |
| 1389 | .max = 1, |
| 1390 | .ofs = 2 |
| 1391 | }, { |
| 1392 | .type = SWITCH_TYPE_NOVAL, |
| 1393 | .name = "reset_mibs", |
| 1394 | .description = "Reset all MIB counters", |
| 1395 | .set = rtl8367b_sw_reset_mibs, |
| 1396 | }, { |
| 1397 | .type = SWITCH_TYPE_INT, |
| 1398 | .name = "max_length", |
| 1399 | .description = "Get/Set the maximum length of valid packets" |
| 1400 | "(0:1522, 1:1536, 2:1552, 3:16000)", |
| 1401 | .set = rtl8367b_sw_set_max_length, |
| 1402 | .get = rtl8367b_sw_get_max_length, |
| 1403 | .max = 3, |
| 1404 | } |
| 1405 | }; |
| 1406 | |
| 1407 | static struct switch_attr rtl8367b_port[] = { |
| 1408 | { |
| 1409 | .type = SWITCH_TYPE_NOVAL, |
| 1410 | .name = "reset_mib", |
| 1411 | .description = "Reset single port MIB counters", |
| 1412 | .set = rtl8367b_sw_reset_port_mibs, |
| 1413 | }, { |
| 1414 | .type = SWITCH_TYPE_STRING, |
| 1415 | .name = "mib", |
| 1416 | .description = "Get MIB counters for port", |
| 1417 | .max = 33, |
| 1418 | .set = NULL, |
| 1419 | .get = rtl8366_sw_get_port_mib, |
| 1420 | }, |
| 1421 | }; |
| 1422 | |
| 1423 | static struct switch_attr rtl8367b_vlan[] = { |
| 1424 | { |
| 1425 | .type = SWITCH_TYPE_STRING, |
| 1426 | .name = "info", |
| 1427 | .description = "Get vlan information", |
| 1428 | .max = 1, |
| 1429 | .set = NULL, |
| 1430 | .get = rtl8366_sw_get_vlan_info, |
| 1431 | }, |
| 1432 | }; |
| 1433 | |
| 1434 | static const struct switch_dev_ops rtl8367b_sw_ops = { |
| 1435 | .attr_global = { |
| 1436 | .attr = rtl8367b_globals, |
| 1437 | .n_attr = ARRAY_SIZE(rtl8367b_globals), |
| 1438 | }, |
| 1439 | .attr_port = { |
| 1440 | .attr = rtl8367b_port, |
| 1441 | .n_attr = ARRAY_SIZE(rtl8367b_port), |
| 1442 | }, |
| 1443 | .attr_vlan = { |
| 1444 | .attr = rtl8367b_vlan, |
| 1445 | .n_attr = ARRAY_SIZE(rtl8367b_vlan), |
| 1446 | }, |
| 1447 | |
| 1448 | .get_vlan_ports = rtl8366_sw_get_vlan_ports, |
| 1449 | .set_vlan_ports = rtl8366_sw_set_vlan_ports, |
| 1450 | .get_port_pvid = rtl8366_sw_get_port_pvid, |
| 1451 | .set_port_pvid = rtl8366_sw_set_port_pvid, |
| 1452 | .reset_switch = rtl8366_sw_reset_switch, |
| 1453 | .get_port_link = rtl8367b_sw_get_port_link, |
| 1454 | .get_port_stats = rtl8367b_sw_get_port_stats, |
| 1455 | }; |
| 1456 | |
| 1457 | static int rtl8367b_switch_init(struct rtl8366_smi *smi) |
| 1458 | { |
| 1459 | struct switch_dev *dev = &smi->sw_dev; |
| 1460 | int err; |
| 1461 | |
| 1462 | dev->name = "RTL8367B"; |
| 1463 | dev->cpu_port = smi->cpu_port; |
| 1464 | dev->ports = RTL8367B_NUM_PORTS; |
| 1465 | dev->vlans = RTL8367B_NUM_VIDS; |
| 1466 | dev->ops = &rtl8367b_sw_ops; |
| 1467 | dev->alias = dev_name(smi->parent); |
| 1468 | |
| 1469 | err = register_switch(dev, NULL); |
| 1470 | if (err) |
| 1471 | dev_err(smi->parent, "switch registration failed\n"); |
| 1472 | |
| 1473 | return err; |
| 1474 | } |
| 1475 | |
| 1476 | static void rtl8367b_switch_cleanup(struct rtl8366_smi *smi) |
| 1477 | { |
| 1478 | unregister_switch(&smi->sw_dev); |
| 1479 | } |
| 1480 | |
| 1481 | static int rtl8367b_mii_read(struct mii_bus *bus, int addr, int reg) |
| 1482 | { |
| 1483 | struct rtl8366_smi *smi = bus->priv; |
| 1484 | u32 val = 0; |
| 1485 | int err; |
| 1486 | |
| 1487 | err = rtl8367b_read_phy_reg(smi, addr, reg, &val); |
| 1488 | if (err) |
| 1489 | return 0xffff; |
| 1490 | |
| 1491 | return val; |
| 1492 | } |
| 1493 | |
| 1494 | static int rtl8367b_mii_write(struct mii_bus *bus, int addr, int reg, u16 val) |
| 1495 | { |
| 1496 | struct rtl8366_smi *smi = bus->priv; |
| 1497 | u32 t; |
| 1498 | int err; |
| 1499 | |
| 1500 | err = rtl8367b_write_phy_reg(smi, addr, reg, val); |
| 1501 | if (err) |
| 1502 | return err; |
| 1503 | |
| 1504 | /* flush write */ |
| 1505 | (void) rtl8367b_read_phy_reg(smi, addr, reg, &t); |
| 1506 | |
| 1507 | return err; |
| 1508 | } |
| 1509 | |
| 1510 | static int rtl8367b_detect(struct rtl8366_smi *smi) |
| 1511 | { |
| 1512 | const char *chip_name; |
| 1513 | u32 chip_num; |
| 1514 | u32 chip_ver; |
| 1515 | u32 chip_mode; |
| 1516 | int ret; |
| 1517 | |
| 1518 | /* TODO: improve chip detection */ |
| 1519 | rtl8366_smi_write_reg(smi, RTL8367B_RTL_MAGIC_ID_REG, |
| 1520 | RTL8367B_RTL_MAGIC_ID_VAL); |
| 1521 | |
| 1522 | ret = rtl8366_smi_read_reg(smi, RTL8367B_CHIP_NUMBER_REG, &chip_num); |
| 1523 | if (ret) { |
| 1524 | dev_err(smi->parent, "unable to read %s register\n", |
| 1525 | "chip number"); |
| 1526 | return ret; |
| 1527 | } |
| 1528 | |
| 1529 | ret = rtl8366_smi_read_reg(smi, RTL8367B_CHIP_VER_REG, &chip_ver); |
| 1530 | if (ret) { |
| 1531 | dev_err(smi->parent, "unable to read %s register\n", |
| 1532 | "chip version"); |
| 1533 | return ret; |
| 1534 | } |
| 1535 | |
| 1536 | ret = rtl8366_smi_read_reg(smi, RTL8367B_CHIP_MODE_REG, &chip_mode); |
| 1537 | if (ret) { |
| 1538 | dev_err(smi->parent, "unable to read %s register\n", |
| 1539 | "chip mode"); |
| 1540 | return ret; |
| 1541 | } |
| 1542 | |
| 1543 | switch (chip_ver) { |
| 1544 | case 0x1000: |
| 1545 | chip_name = "8367RB"; |
| 1546 | break; |
| 1547 | case 0x1010: |
| 1548 | chip_name = "8367R-VB"; |
| 1549 | break; |
| 1550 | default: |
| 1551 | dev_err(smi->parent, |
| 1552 | "unknown chip num:%04x ver:%04x, mode:%04x\n", |
| 1553 | chip_num, chip_ver, chip_mode); |
| 1554 | return -ENODEV; |
| 1555 | } |
| 1556 | |
| 1557 | dev_info(smi->parent, "RTL%s chip found\n", chip_name); |
| 1558 | |
| 1559 | return 0; |
| 1560 | } |
| 1561 | |
| 1562 | static struct rtl8366_smi_ops rtl8367b_smi_ops = { |
| 1563 | .detect = rtl8367b_detect, |
| 1564 | .reset_chip = rtl8367b_reset_chip, |
| 1565 | .setup = rtl8367b_setup, |
| 1566 | |
| 1567 | .mii_read = rtl8367b_mii_read, |
| 1568 | .mii_write = rtl8367b_mii_write, |
| 1569 | |
| 1570 | .get_vlan_mc = rtl8367b_get_vlan_mc, |
| 1571 | .set_vlan_mc = rtl8367b_set_vlan_mc, |
| 1572 | .get_vlan_4k = rtl8367b_get_vlan_4k, |
| 1573 | .set_vlan_4k = rtl8367b_set_vlan_4k, |
| 1574 | .get_mc_index = rtl8367b_get_mc_index, |
| 1575 | .set_mc_index = rtl8367b_set_mc_index, |
| 1576 | .get_mib_counter = rtl8367b_get_mib_counter, |
| 1577 | .is_vlan_valid = rtl8367b_is_vlan_valid, |
| 1578 | .enable_vlan = rtl8367b_enable_vlan, |
| 1579 | .enable_vlan4k = rtl8367b_enable_vlan4k, |
| 1580 | .enable_port = rtl8367b_enable_port, |
| 1581 | }; |
| 1582 | |
| 1583 | static int rtl8367b_probe(struct platform_device *pdev) |
| 1584 | { |
| 1585 | struct rtl8366_smi *smi; |
| 1586 | int err; |
| 1587 | |
| 1588 | smi = rtl8366_smi_probe(pdev); |
| 1589 | if (IS_ERR(smi)) |
| 1590 | return PTR_ERR(smi); |
| 1591 | |
| 1592 | smi->clk_delay = 1500; |
| 1593 | smi->cmd_read = 0xb9; |
| 1594 | smi->cmd_write = 0xb8; |
| 1595 | smi->ops = &rtl8367b_smi_ops; |
| 1596 | smi->num_ports = RTL8367B_NUM_PORTS; |
| 1597 | if (of_property_read_u32(pdev->dev.of_node, "cpu_port", &smi->cpu_port) |
| 1598 | || smi->cpu_port >= smi->num_ports) |
| 1599 | smi->cpu_port = RTL8367B_CPU_PORT_NUM; |
| 1600 | smi->num_vlan_mc = RTL8367B_NUM_VLANS; |
| 1601 | smi->mib_counters = rtl8367b_mib_counters; |
| 1602 | smi->num_mib_counters = ARRAY_SIZE(rtl8367b_mib_counters); |
| 1603 | |
| 1604 | err = rtl8366_smi_init(smi); |
| 1605 | if (err) |
| 1606 | goto err_free_smi; |
| 1607 | |
| 1608 | platform_set_drvdata(pdev, smi); |
| 1609 | |
| 1610 | err = rtl8367b_switch_init(smi); |
| 1611 | if (err) |
| 1612 | goto err_clear_drvdata; |
| 1613 | |
| 1614 | return 0; |
| 1615 | |
| 1616 | err_clear_drvdata: |
| 1617 | platform_set_drvdata(pdev, NULL); |
| 1618 | rtl8366_smi_cleanup(smi); |
| 1619 | err_free_smi: |
| 1620 | kfree(smi); |
| 1621 | return err; |
| 1622 | } |
| 1623 | |
| 1624 | static int rtl8367b_remove(struct platform_device *pdev) |
| 1625 | { |
| 1626 | struct rtl8366_smi *smi = platform_get_drvdata(pdev); |
| 1627 | |
| 1628 | if (smi) { |
| 1629 | rtl8367b_switch_cleanup(smi); |
| 1630 | platform_set_drvdata(pdev, NULL); |
| 1631 | rtl8366_smi_cleanup(smi); |
| 1632 | kfree(smi); |
| 1633 | } |
| 1634 | |
| 1635 | return 0; |
| 1636 | } |
| 1637 | |
| 1638 | static void rtl8367b_shutdown(struct platform_device *pdev) |
| 1639 | { |
| 1640 | struct rtl8366_smi *smi = platform_get_drvdata(pdev); |
| 1641 | |
| 1642 | if (smi) |
| 1643 | rtl8367b_reset_chip(smi); |
| 1644 | } |
| 1645 | |
| 1646 | #ifdef CONFIG_OF |
| 1647 | static const struct of_device_id rtl8367b_match[] = { |
| 1648 | { .compatible = "realtek,rtl8367b" }, |
| 1649 | {}, |
| 1650 | }; |
| 1651 | MODULE_DEVICE_TABLE(of, rtl8367b_match); |
| 1652 | #endif |
| 1653 | |
| 1654 | static struct platform_driver rtl8367b_driver = { |
| 1655 | .driver = { |
| 1656 | .name = RTL8367B_DRIVER_NAME, |
| 1657 | .owner = THIS_MODULE, |
| 1658 | #ifdef CONFIG_OF |
| 1659 | .of_match_table = of_match_ptr(rtl8367b_match), |
| 1660 | #endif |
| 1661 | }, |
| 1662 | .probe = rtl8367b_probe, |
| 1663 | .remove = rtl8367b_remove, |
| 1664 | .shutdown = rtl8367b_shutdown, |
| 1665 | }; |
| 1666 | |
| 1667 | module_platform_driver(rtl8367b_driver); |
| 1668 | |
| 1669 | MODULE_DESCRIPTION("Realtek RTL8367B ethernet switch driver"); |
| 1670 | MODULE_AUTHOR("Gabor Juhos <juhosg@openwrt.org>"); |
| 1671 | MODULE_LICENSE("GPL v2"); |
| 1672 | MODULE_ALIAS("platform:" RTL8367B_DRIVER_NAME); |
| 1673 | |