b.liu | e958203 | 2025-04-17 19:18:16 +0800 | [diff] [blame^] | 1 | From 881d1ee9fe81ff2be1b90809a07621be97404a57 Mon Sep 17 00:00:00 2001 |
| 2 | From: Chuanhong Guo <gch981213@gmail.com> |
| 3 | Date: Fri, 6 Mar 2020 16:50:50 +0800 |
| 4 | Subject: [PATCH 2/2] spi: add support for mediatek spi-nor controller |
| 5 | |
| 6 | This is a driver for mtk spi-nor controller using spi-mem interface. |
| 7 | The same controller already has limited support provided by mtk-quadspi |
| 8 | driver under spi-nor framework and this new driver is a replacement |
| 9 | for the old one. |
| 10 | |
| 11 | Comparing to the old driver, this driver has following advantages: |
| 12 | 1. It can handle any full-duplex spi transfer up to 6 bytes, and |
| 13 | this is implemented using generic spi interface. |
| 14 | 2. It take account into command opcode properly. The reading routine |
| 15 | in this controller can only use 0x03 or 0x0b as opcode on 1-1-1 |
| 16 | transfers, but old driver doesn't implement this properly. This |
| 17 | driver checks supported opcode explicitly and use (1) to perform |
| 18 | unmatched operations. |
| 19 | 3. It properly handles SFDP reading. Old driver can't read SFDP |
| 20 | due to the bug mentioned in (2). |
| 21 | 4. It can do 1-2-2 and 1-4-4 fast reading on spi-nor. These two ops |
| 22 | requires parsing SFDP, which isn't possible in old driver. And |
| 23 | the old driver is only flagged to support 1-1-2 mode. |
| 24 | 5. It takes advantage of the DMA feature in this controller for |
| 25 | long reads and supports IRQ on DMA requests to free cpu cycles |
| 26 | from polling status registers on long DMA reading. It achieves |
| 27 | up to 17.5MB/s reading speed (1-4-4 mode) which is way faster |
| 28 | than the old one. IRQ is implemented as optional to maintain |
| 29 | backward compatibility. |
| 30 | |
| 31 | Signed-off-by: Chuanhong Guo <gch981213@gmail.com> |
| 32 | Link: https://lore.kernel.org/r/20200306085052.28258-3-gch981213@gmail.com |
| 33 | Signed-off-by: Mark Brown <broonie@kernel.org> |
| 34 | --- |
| 35 | drivers/spi/Kconfig | 10 + |
| 36 | drivers/spi/Makefile | 1 + |
| 37 | drivers/spi/spi-mtk-nor.c | 689 ++++++++++++++++++++++++++++++++++++++ |
| 38 | 3 files changed, 700 insertions(+) |
| 39 | create mode 100644 drivers/spi/spi-mtk-nor.c |
| 40 | |
| 41 | --- a/drivers/spi/Kconfig |
| 42 | +++ b/drivers/spi/Kconfig |
| 43 | @@ -433,6 +433,16 @@ config SPI_MT7621 |
| 44 | help |
| 45 | This selects a driver for the MediaTek MT7621 SPI Controller. |
| 46 | |
| 47 | +config SPI_MTK_NOR |
| 48 | + tristate "MediaTek SPI NOR controller" |
| 49 | + depends on ARCH_MEDIATEK || COMPILE_TEST |
| 50 | + help |
| 51 | + This enables support for SPI NOR controller found on MediaTek |
| 52 | + ARM SoCs. This is a controller specifically for SPI-NOR flash. |
| 53 | + It can perform generic SPI transfers up to 6 bytes via generic |
| 54 | + SPI interface as well as several SPI-NOR specific instructions |
| 55 | + via SPI MEM interface. |
| 56 | + |
| 57 | config SPI_NPCM_FIU |
| 58 | tristate "Nuvoton NPCM FLASH Interface Unit" |
| 59 | depends on ARCH_NPCM || COMPILE_TEST |
| 60 | --- a/drivers/spi/Makefile |
| 61 | +++ b/drivers/spi/Makefile |
| 62 | @@ -61,6 +61,7 @@ obj-$(CONFIG_SPI_MPC52xx_PSC) += spi-mp |
| 63 | obj-$(CONFIG_SPI_MPC52xx) += spi-mpc52xx.o |
| 64 | obj-$(CONFIG_SPI_MT65XX) += spi-mt65xx.o |
| 65 | obj-$(CONFIG_SPI_MT7621) += spi-mt7621.o |
| 66 | +obj-$(CONFIG_SPI_MTK_NOR) += spi-mtk-nor.o |
| 67 | obj-$(CONFIG_SPI_MXIC) += spi-mxic.o |
| 68 | obj-$(CONFIG_SPI_MXS) += spi-mxs.o |
| 69 | obj-$(CONFIG_SPI_NPCM_FIU) += spi-npcm-fiu.o |
| 70 | --- /dev/null |
| 71 | +++ b/drivers/spi/spi-mtk-nor.c |
| 72 | @@ -0,0 +1,689 @@ |
| 73 | +// SPDX-License-Identifier: GPL-2.0 |
| 74 | +// |
| 75 | +// Mediatek SPI NOR controller driver |
| 76 | +// |
| 77 | +// Copyright (C) 2020 Chuanhong Guo <gch981213@gmail.com> |
| 78 | + |
| 79 | +#include <linux/bits.h> |
| 80 | +#include <linux/clk.h> |
| 81 | +#include <linux/completion.h> |
| 82 | +#include <linux/dma-mapping.h> |
| 83 | +#include <linux/interrupt.h> |
| 84 | +#include <linux/io.h> |
| 85 | +#include <linux/iopoll.h> |
| 86 | +#include <linux/kernel.h> |
| 87 | +#include <linux/module.h> |
| 88 | +#include <linux/of_device.h> |
| 89 | +#include <linux/spi/spi.h> |
| 90 | +#include <linux/spi/spi-mem.h> |
| 91 | +#include <linux/string.h> |
| 92 | + |
| 93 | +#define DRIVER_NAME "mtk-spi-nor" |
| 94 | + |
| 95 | +#define MTK_NOR_REG_CMD 0x00 |
| 96 | +#define MTK_NOR_CMD_WRITE BIT(4) |
| 97 | +#define MTK_NOR_CMD_PROGRAM BIT(2) |
| 98 | +#define MTK_NOR_CMD_READ BIT(0) |
| 99 | +#define MTK_NOR_CMD_MASK GENMASK(5, 0) |
| 100 | + |
| 101 | +#define MTK_NOR_REG_PRG_CNT 0x04 |
| 102 | +#define MTK_NOR_REG_RDATA 0x0c |
| 103 | + |
| 104 | +#define MTK_NOR_REG_RADR0 0x10 |
| 105 | +#define MTK_NOR_REG_RADR(n) (MTK_NOR_REG_RADR0 + 4 * (n)) |
| 106 | +#define MTK_NOR_REG_RADR3 0xc8 |
| 107 | + |
| 108 | +#define MTK_NOR_REG_WDATA 0x1c |
| 109 | + |
| 110 | +#define MTK_NOR_REG_PRGDATA0 0x20 |
| 111 | +#define MTK_NOR_REG_PRGDATA(n) (MTK_NOR_REG_PRGDATA0 + 4 * (n)) |
| 112 | +#define MTK_NOR_REG_PRGDATA_MAX 5 |
| 113 | + |
| 114 | +#define MTK_NOR_REG_SHIFT0 0x38 |
| 115 | +#define MTK_NOR_REG_SHIFT(n) (MTK_NOR_REG_SHIFT0 + 4 * (n)) |
| 116 | +#define MTK_NOR_REG_SHIFT_MAX 9 |
| 117 | + |
| 118 | +#define MTK_NOR_REG_CFG1 0x60 |
| 119 | +#define MTK_NOR_FAST_READ BIT(0) |
| 120 | + |
| 121 | +#define MTK_NOR_REG_CFG2 0x64 |
| 122 | +#define MTK_NOR_WR_CUSTOM_OP_EN BIT(4) |
| 123 | +#define MTK_NOR_WR_BUF_EN BIT(0) |
| 124 | + |
| 125 | +#define MTK_NOR_REG_PP_DATA 0x98 |
| 126 | + |
| 127 | +#define MTK_NOR_REG_IRQ_STAT 0xa8 |
| 128 | +#define MTK_NOR_REG_IRQ_EN 0xac |
| 129 | +#define MTK_NOR_IRQ_DMA BIT(7) |
| 130 | +#define MTK_NOR_IRQ_MASK GENMASK(7, 0) |
| 131 | + |
| 132 | +#define MTK_NOR_REG_CFG3 0xb4 |
| 133 | +#define MTK_NOR_DISABLE_WREN BIT(7) |
| 134 | +#define MTK_NOR_DISABLE_SR_POLL BIT(5) |
| 135 | + |
| 136 | +#define MTK_NOR_REG_WP 0xc4 |
| 137 | +#define MTK_NOR_ENABLE_SF_CMD 0x30 |
| 138 | + |
| 139 | +#define MTK_NOR_REG_BUSCFG 0xcc |
| 140 | +#define MTK_NOR_4B_ADDR BIT(4) |
| 141 | +#define MTK_NOR_QUAD_ADDR BIT(3) |
| 142 | +#define MTK_NOR_QUAD_READ BIT(2) |
| 143 | +#define MTK_NOR_DUAL_ADDR BIT(1) |
| 144 | +#define MTK_NOR_DUAL_READ BIT(0) |
| 145 | +#define MTK_NOR_BUS_MODE_MASK GENMASK(4, 0) |
| 146 | + |
| 147 | +#define MTK_NOR_REG_DMA_CTL 0x718 |
| 148 | +#define MTK_NOR_DMA_START BIT(0) |
| 149 | + |
| 150 | +#define MTK_NOR_REG_DMA_FADR 0x71c |
| 151 | +#define MTK_NOR_REG_DMA_DADR 0x720 |
| 152 | +#define MTK_NOR_REG_DMA_END_DADR 0x724 |
| 153 | + |
| 154 | +#define MTK_NOR_PRG_MAX_SIZE 6 |
| 155 | +// Reading DMA src/dst addresses have to be 16-byte aligned |
| 156 | +#define MTK_NOR_DMA_ALIGN 16 |
| 157 | +#define MTK_NOR_DMA_ALIGN_MASK (MTK_NOR_DMA_ALIGN - 1) |
| 158 | +// and we allocate a bounce buffer if destination address isn't aligned. |
| 159 | +#define MTK_NOR_BOUNCE_BUF_SIZE PAGE_SIZE |
| 160 | + |
| 161 | +// Buffered page program can do one 128-byte transfer |
| 162 | +#define MTK_NOR_PP_SIZE 128 |
| 163 | + |
| 164 | +#define CLK_TO_US(sp, clkcnt) ((clkcnt) * 1000000 / sp->spi_freq) |
| 165 | + |
| 166 | +struct mtk_nor { |
| 167 | + struct spi_controller *ctlr; |
| 168 | + struct device *dev; |
| 169 | + void __iomem *base; |
| 170 | + u8 *buffer; |
| 171 | + struct clk *spi_clk; |
| 172 | + struct clk *ctlr_clk; |
| 173 | + unsigned int spi_freq; |
| 174 | + bool wbuf_en; |
| 175 | + bool has_irq; |
| 176 | + struct completion op_done; |
| 177 | +}; |
| 178 | + |
| 179 | +static inline void mtk_nor_rmw(struct mtk_nor *sp, u32 reg, u32 set, u32 clr) |
| 180 | +{ |
| 181 | + u32 val = readl(sp->base + reg); |
| 182 | + |
| 183 | + val &= ~clr; |
| 184 | + val |= set; |
| 185 | + writel(val, sp->base + reg); |
| 186 | +} |
| 187 | + |
| 188 | +static inline int mtk_nor_cmd_exec(struct mtk_nor *sp, u32 cmd, ulong clk) |
| 189 | +{ |
| 190 | + ulong delay = CLK_TO_US(sp, clk); |
| 191 | + u32 reg; |
| 192 | + int ret; |
| 193 | + |
| 194 | + writel(cmd, sp->base + MTK_NOR_REG_CMD); |
| 195 | + ret = readl_poll_timeout(sp->base + MTK_NOR_REG_CMD, reg, !(reg & cmd), |
| 196 | + delay / 3, (delay + 1) * 200); |
| 197 | + if (ret < 0) |
| 198 | + dev_err(sp->dev, "command %u timeout.\n", cmd); |
| 199 | + return ret; |
| 200 | +} |
| 201 | + |
| 202 | +static void mtk_nor_set_addr(struct mtk_nor *sp, const struct spi_mem_op *op) |
| 203 | +{ |
| 204 | + u32 addr = op->addr.val; |
| 205 | + int i; |
| 206 | + |
| 207 | + for (i = 0; i < 3; i++) { |
| 208 | + writeb(addr & 0xff, sp->base + MTK_NOR_REG_RADR(i)); |
| 209 | + addr >>= 8; |
| 210 | + } |
| 211 | + if (op->addr.nbytes == 4) { |
| 212 | + writeb(addr & 0xff, sp->base + MTK_NOR_REG_RADR3); |
| 213 | + mtk_nor_rmw(sp, MTK_NOR_REG_BUSCFG, MTK_NOR_4B_ADDR, 0); |
| 214 | + } else { |
| 215 | + mtk_nor_rmw(sp, MTK_NOR_REG_BUSCFG, 0, MTK_NOR_4B_ADDR); |
| 216 | + } |
| 217 | +} |
| 218 | + |
| 219 | +static bool mtk_nor_match_read(const struct spi_mem_op *op) |
| 220 | +{ |
| 221 | + int dummy = 0; |
| 222 | + |
| 223 | + if (op->dummy.buswidth) |
| 224 | + dummy = op->dummy.nbytes * BITS_PER_BYTE / op->dummy.buswidth; |
| 225 | + |
| 226 | + if ((op->data.buswidth == 2) || (op->data.buswidth == 4)) { |
| 227 | + if (op->addr.buswidth == 1) |
| 228 | + return dummy == 8; |
| 229 | + else if (op->addr.buswidth == 2) |
| 230 | + return dummy == 4; |
| 231 | + else if (op->addr.buswidth == 4) |
| 232 | + return dummy == 6; |
| 233 | + } else if ((op->addr.buswidth == 1) && (op->data.buswidth == 1)) { |
| 234 | + if (op->cmd.opcode == 0x03) |
| 235 | + return dummy == 0; |
| 236 | + else if (op->cmd.opcode == 0x0b) |
| 237 | + return dummy == 8; |
| 238 | + } |
| 239 | + return false; |
| 240 | +} |
| 241 | + |
| 242 | +static int mtk_nor_adjust_op_size(struct spi_mem *mem, struct spi_mem_op *op) |
| 243 | +{ |
| 244 | + size_t len; |
| 245 | + |
| 246 | + if (!op->data.nbytes) |
| 247 | + return 0; |
| 248 | + |
| 249 | + if ((op->addr.nbytes == 3) || (op->addr.nbytes == 4)) { |
| 250 | + if ((op->data.dir == SPI_MEM_DATA_IN) && |
| 251 | + mtk_nor_match_read(op)) { |
| 252 | + if ((op->addr.val & MTK_NOR_DMA_ALIGN_MASK) || |
| 253 | + (op->data.nbytes < MTK_NOR_DMA_ALIGN)) |
| 254 | + op->data.nbytes = 1; |
| 255 | + else if (!((ulong)(op->data.buf.in) & |
| 256 | + MTK_NOR_DMA_ALIGN_MASK)) |
| 257 | + op->data.nbytes &= ~MTK_NOR_DMA_ALIGN_MASK; |
| 258 | + else if (op->data.nbytes > MTK_NOR_BOUNCE_BUF_SIZE) |
| 259 | + op->data.nbytes = MTK_NOR_BOUNCE_BUF_SIZE; |
| 260 | + return 0; |
| 261 | + } else if (op->data.dir == SPI_MEM_DATA_OUT) { |
| 262 | + if (op->data.nbytes >= MTK_NOR_PP_SIZE) |
| 263 | + op->data.nbytes = MTK_NOR_PP_SIZE; |
| 264 | + else |
| 265 | + op->data.nbytes = 1; |
| 266 | + return 0; |
| 267 | + } |
| 268 | + } |
| 269 | + |
| 270 | + len = MTK_NOR_PRG_MAX_SIZE - sizeof(op->cmd.opcode) - op->addr.nbytes - |
| 271 | + op->dummy.nbytes; |
| 272 | + if (op->data.nbytes > len) |
| 273 | + op->data.nbytes = len; |
| 274 | + |
| 275 | + return 0; |
| 276 | +} |
| 277 | + |
| 278 | +static bool mtk_nor_supports_op(struct spi_mem *mem, |
| 279 | + const struct spi_mem_op *op) |
| 280 | +{ |
| 281 | + size_t len; |
| 282 | + |
| 283 | + if (op->cmd.buswidth != 1) |
| 284 | + return false; |
| 285 | + |
| 286 | + if ((op->addr.nbytes == 3) || (op->addr.nbytes == 4)) { |
| 287 | + if ((op->data.dir == SPI_MEM_DATA_IN) && mtk_nor_match_read(op)) |
| 288 | + return true; |
| 289 | + else if (op->data.dir == SPI_MEM_DATA_OUT) |
| 290 | + return (op->addr.buswidth == 1) && |
| 291 | + (op->dummy.buswidth == 0) && |
| 292 | + (op->data.buswidth == 1); |
| 293 | + } |
| 294 | + len = sizeof(op->cmd.opcode) + op->addr.nbytes + op->dummy.nbytes; |
| 295 | + if ((len > MTK_NOR_PRG_MAX_SIZE) || |
| 296 | + ((op->data.nbytes) && (len == MTK_NOR_PRG_MAX_SIZE))) |
| 297 | + return false; |
| 298 | + return true; |
| 299 | +} |
| 300 | + |
| 301 | +static void mtk_nor_setup_bus(struct mtk_nor *sp, const struct spi_mem_op *op) |
| 302 | +{ |
| 303 | + u32 reg = 0; |
| 304 | + |
| 305 | + if (op->addr.nbytes == 4) |
| 306 | + reg |= MTK_NOR_4B_ADDR; |
| 307 | + |
| 308 | + if (op->data.buswidth == 4) { |
| 309 | + reg |= MTK_NOR_QUAD_READ; |
| 310 | + writeb(op->cmd.opcode, sp->base + MTK_NOR_REG_PRGDATA(4)); |
| 311 | + if (op->addr.buswidth == 4) |
| 312 | + reg |= MTK_NOR_QUAD_ADDR; |
| 313 | + } else if (op->data.buswidth == 2) { |
| 314 | + reg |= MTK_NOR_DUAL_READ; |
| 315 | + writeb(op->cmd.opcode, sp->base + MTK_NOR_REG_PRGDATA(3)); |
| 316 | + if (op->addr.buswidth == 2) |
| 317 | + reg |= MTK_NOR_DUAL_ADDR; |
| 318 | + } else { |
| 319 | + if (op->cmd.opcode == 0x0b) |
| 320 | + mtk_nor_rmw(sp, MTK_NOR_REG_CFG1, MTK_NOR_FAST_READ, 0); |
| 321 | + else |
| 322 | + mtk_nor_rmw(sp, MTK_NOR_REG_CFG1, 0, MTK_NOR_FAST_READ); |
| 323 | + } |
| 324 | + mtk_nor_rmw(sp, MTK_NOR_REG_BUSCFG, reg, MTK_NOR_BUS_MODE_MASK); |
| 325 | +} |
| 326 | + |
| 327 | +static int mtk_nor_read_dma(struct mtk_nor *sp, u32 from, unsigned int length, |
| 328 | + u8 *buffer) |
| 329 | +{ |
| 330 | + int ret = 0; |
| 331 | + ulong delay; |
| 332 | + u32 reg; |
| 333 | + dma_addr_t dma_addr; |
| 334 | + |
| 335 | + dma_addr = dma_map_single(sp->dev, buffer, length, DMA_FROM_DEVICE); |
| 336 | + if (dma_mapping_error(sp->dev, dma_addr)) { |
| 337 | + dev_err(sp->dev, "failed to map dma buffer.\n"); |
| 338 | + return -EINVAL; |
| 339 | + } |
| 340 | + |
| 341 | + writel(from, sp->base + MTK_NOR_REG_DMA_FADR); |
| 342 | + writel(dma_addr, sp->base + MTK_NOR_REG_DMA_DADR); |
| 343 | + writel(dma_addr + length, sp->base + MTK_NOR_REG_DMA_END_DADR); |
| 344 | + |
| 345 | + if (sp->has_irq) { |
| 346 | + reinit_completion(&sp->op_done); |
| 347 | + mtk_nor_rmw(sp, MTK_NOR_REG_IRQ_EN, MTK_NOR_IRQ_DMA, 0); |
| 348 | + } |
| 349 | + |
| 350 | + mtk_nor_rmw(sp, MTK_NOR_REG_DMA_CTL, MTK_NOR_DMA_START, 0); |
| 351 | + |
| 352 | + delay = CLK_TO_US(sp, (length + 5) * BITS_PER_BYTE); |
| 353 | + |
| 354 | + if (sp->has_irq) { |
| 355 | + if (!wait_for_completion_timeout(&sp->op_done, |
| 356 | + (delay + 1) * 100)) |
| 357 | + ret = -ETIMEDOUT; |
| 358 | + } else { |
| 359 | + ret = readl_poll_timeout(sp->base + MTK_NOR_REG_DMA_CTL, reg, |
| 360 | + !(reg & MTK_NOR_DMA_START), delay / 3, |
| 361 | + (delay + 1) * 100); |
| 362 | + } |
| 363 | + |
| 364 | + dma_unmap_single(sp->dev, dma_addr, length, DMA_FROM_DEVICE); |
| 365 | + if (ret < 0) |
| 366 | + dev_err(sp->dev, "dma read timeout.\n"); |
| 367 | + |
| 368 | + return ret; |
| 369 | +} |
| 370 | + |
| 371 | +static int mtk_nor_read_bounce(struct mtk_nor *sp, u32 from, |
| 372 | + unsigned int length, u8 *buffer) |
| 373 | +{ |
| 374 | + unsigned int rdlen; |
| 375 | + int ret; |
| 376 | + |
| 377 | + if (length & MTK_NOR_DMA_ALIGN_MASK) |
| 378 | + rdlen = (length + MTK_NOR_DMA_ALIGN) & ~MTK_NOR_DMA_ALIGN_MASK; |
| 379 | + else |
| 380 | + rdlen = length; |
| 381 | + |
| 382 | + ret = mtk_nor_read_dma(sp, from, rdlen, sp->buffer); |
| 383 | + if (ret) |
| 384 | + return ret; |
| 385 | + |
| 386 | + memcpy(buffer, sp->buffer, length); |
| 387 | + return 0; |
| 388 | +} |
| 389 | + |
| 390 | +static int mtk_nor_read_pio(struct mtk_nor *sp, const struct spi_mem_op *op) |
| 391 | +{ |
| 392 | + u8 *buf = op->data.buf.in; |
| 393 | + int ret; |
| 394 | + |
| 395 | + ret = mtk_nor_cmd_exec(sp, MTK_NOR_CMD_READ, 6 * BITS_PER_BYTE); |
| 396 | + if (!ret) |
| 397 | + buf[0] = readb(sp->base + MTK_NOR_REG_RDATA); |
| 398 | + return ret; |
| 399 | +} |
| 400 | + |
| 401 | +static int mtk_nor_write_buffer_enable(struct mtk_nor *sp) |
| 402 | +{ |
| 403 | + int ret; |
| 404 | + u32 val; |
| 405 | + |
| 406 | + if (sp->wbuf_en) |
| 407 | + return 0; |
| 408 | + |
| 409 | + val = readl(sp->base + MTK_NOR_REG_CFG2); |
| 410 | + writel(val | MTK_NOR_WR_BUF_EN, sp->base + MTK_NOR_REG_CFG2); |
| 411 | + ret = readl_poll_timeout(sp->base + MTK_NOR_REG_CFG2, val, |
| 412 | + val & MTK_NOR_WR_BUF_EN, 0, 10000); |
| 413 | + if (!ret) |
| 414 | + sp->wbuf_en = true; |
| 415 | + return ret; |
| 416 | +} |
| 417 | + |
| 418 | +static int mtk_nor_write_buffer_disable(struct mtk_nor *sp) |
| 419 | +{ |
| 420 | + int ret; |
| 421 | + u32 val; |
| 422 | + |
| 423 | + if (!sp->wbuf_en) |
| 424 | + return 0; |
| 425 | + val = readl(sp->base + MTK_NOR_REG_CFG2); |
| 426 | + writel(val & ~MTK_NOR_WR_BUF_EN, sp->base + MTK_NOR_REG_CFG2); |
| 427 | + ret = readl_poll_timeout(sp->base + MTK_NOR_REG_CFG2, val, |
| 428 | + !(val & MTK_NOR_WR_BUF_EN), 0, 10000); |
| 429 | + if (!ret) |
| 430 | + sp->wbuf_en = false; |
| 431 | + return ret; |
| 432 | +} |
| 433 | + |
| 434 | +static int mtk_nor_pp_buffered(struct mtk_nor *sp, const struct spi_mem_op *op) |
| 435 | +{ |
| 436 | + const u8 *buf = op->data.buf.out; |
| 437 | + u32 val; |
| 438 | + int ret, i; |
| 439 | + |
| 440 | + ret = mtk_nor_write_buffer_enable(sp); |
| 441 | + if (ret < 0) |
| 442 | + return ret; |
| 443 | + |
| 444 | + for (i = 0; i < op->data.nbytes; i += 4) { |
| 445 | + val = buf[i + 3] << 24 | buf[i + 2] << 16 | buf[i + 1] << 8 | |
| 446 | + buf[i]; |
| 447 | + writel(val, sp->base + MTK_NOR_REG_PP_DATA); |
| 448 | + } |
| 449 | + return mtk_nor_cmd_exec(sp, MTK_NOR_CMD_WRITE, |
| 450 | + (op->data.nbytes + 5) * BITS_PER_BYTE); |
| 451 | +} |
| 452 | + |
| 453 | +static int mtk_nor_pp_unbuffered(struct mtk_nor *sp, |
| 454 | + const struct spi_mem_op *op) |
| 455 | +{ |
| 456 | + const u8 *buf = op->data.buf.out; |
| 457 | + int ret; |
| 458 | + |
| 459 | + ret = mtk_nor_write_buffer_disable(sp); |
| 460 | + if (ret < 0) |
| 461 | + return ret; |
| 462 | + writeb(buf[0], sp->base + MTK_NOR_REG_WDATA); |
| 463 | + return mtk_nor_cmd_exec(sp, MTK_NOR_CMD_WRITE, 6 * BITS_PER_BYTE); |
| 464 | +} |
| 465 | + |
| 466 | +int mtk_nor_exec_op(struct spi_mem *mem, const struct spi_mem_op *op) |
| 467 | +{ |
| 468 | + struct mtk_nor *sp = spi_controller_get_devdata(mem->spi->master); |
| 469 | + int ret; |
| 470 | + |
| 471 | + if ((op->data.nbytes == 0) || |
| 472 | + ((op->addr.nbytes != 3) && (op->addr.nbytes != 4))) |
| 473 | + return -ENOTSUPP; |
| 474 | + |
| 475 | + if (op->data.dir == SPI_MEM_DATA_OUT) { |
| 476 | + mtk_nor_set_addr(sp, op); |
| 477 | + writeb(op->cmd.opcode, sp->base + MTK_NOR_REG_PRGDATA0); |
| 478 | + if (op->data.nbytes == MTK_NOR_PP_SIZE) |
| 479 | + return mtk_nor_pp_buffered(sp, op); |
| 480 | + return mtk_nor_pp_unbuffered(sp, op); |
| 481 | + } |
| 482 | + |
| 483 | + if ((op->data.dir == SPI_MEM_DATA_IN) && mtk_nor_match_read(op)) { |
| 484 | + ret = mtk_nor_write_buffer_disable(sp); |
| 485 | + if (ret < 0) |
| 486 | + return ret; |
| 487 | + mtk_nor_setup_bus(sp, op); |
| 488 | + if (op->data.nbytes == 1) { |
| 489 | + mtk_nor_set_addr(sp, op); |
| 490 | + return mtk_nor_read_pio(sp, op); |
| 491 | + } else if (((ulong)(op->data.buf.in) & |
| 492 | + MTK_NOR_DMA_ALIGN_MASK)) { |
| 493 | + return mtk_nor_read_bounce(sp, op->addr.val, |
| 494 | + op->data.nbytes, |
| 495 | + op->data.buf.in); |
| 496 | + } else { |
| 497 | + return mtk_nor_read_dma(sp, op->addr.val, |
| 498 | + op->data.nbytes, |
| 499 | + op->data.buf.in); |
| 500 | + } |
| 501 | + } |
| 502 | + |
| 503 | + return -ENOTSUPP; |
| 504 | +} |
| 505 | + |
| 506 | +static int mtk_nor_setup(struct spi_device *spi) |
| 507 | +{ |
| 508 | + struct mtk_nor *sp = spi_controller_get_devdata(spi->master); |
| 509 | + |
| 510 | + if (spi->max_speed_hz && (spi->max_speed_hz < sp->spi_freq)) { |
| 511 | + dev_err(&spi->dev, "spi clock should be %u Hz.\n", |
| 512 | + sp->spi_freq); |
| 513 | + return -EINVAL; |
| 514 | + } |
| 515 | + spi->max_speed_hz = sp->spi_freq; |
| 516 | + |
| 517 | + return 0; |
| 518 | +} |
| 519 | + |
| 520 | +static int mtk_nor_transfer_one_message(struct spi_controller *master, |
| 521 | + struct spi_message *m) |
| 522 | +{ |
| 523 | + struct mtk_nor *sp = spi_controller_get_devdata(master); |
| 524 | + struct spi_transfer *t = NULL; |
| 525 | + unsigned long trx_len = 0; |
| 526 | + int stat = 0; |
| 527 | + int reg_offset = MTK_NOR_REG_PRGDATA_MAX; |
| 528 | + void __iomem *reg; |
| 529 | + const u8 *txbuf; |
| 530 | + u8 *rxbuf; |
| 531 | + int i; |
| 532 | + |
| 533 | + list_for_each_entry(t, &m->transfers, transfer_list) { |
| 534 | + txbuf = t->tx_buf; |
| 535 | + for (i = 0; i < t->len; i++, reg_offset--) { |
| 536 | + reg = sp->base + MTK_NOR_REG_PRGDATA(reg_offset); |
| 537 | + if (txbuf) |
| 538 | + writeb(txbuf[i], reg); |
| 539 | + else |
| 540 | + writeb(0, reg); |
| 541 | + } |
| 542 | + trx_len += t->len; |
| 543 | + } |
| 544 | + |
| 545 | + writel(trx_len * BITS_PER_BYTE, sp->base + MTK_NOR_REG_PRG_CNT); |
| 546 | + |
| 547 | + stat = mtk_nor_cmd_exec(sp, MTK_NOR_CMD_PROGRAM, |
| 548 | + trx_len * BITS_PER_BYTE); |
| 549 | + if (stat < 0) |
| 550 | + goto msg_done; |
| 551 | + |
| 552 | + reg_offset = trx_len - 1; |
| 553 | + list_for_each_entry(t, &m->transfers, transfer_list) { |
| 554 | + rxbuf = t->rx_buf; |
| 555 | + for (i = 0; i < t->len; i++, reg_offset--) { |
| 556 | + reg = sp->base + MTK_NOR_REG_SHIFT(reg_offset); |
| 557 | + if (rxbuf) |
| 558 | + rxbuf[i] = readb(reg); |
| 559 | + } |
| 560 | + } |
| 561 | + |
| 562 | + m->actual_length = trx_len; |
| 563 | +msg_done: |
| 564 | + m->status = stat; |
| 565 | + spi_finalize_current_message(master); |
| 566 | + |
| 567 | + return 0; |
| 568 | +} |
| 569 | + |
| 570 | +static void mtk_nor_disable_clk(struct mtk_nor *sp) |
| 571 | +{ |
| 572 | + clk_disable_unprepare(sp->spi_clk); |
| 573 | + clk_disable_unprepare(sp->ctlr_clk); |
| 574 | +} |
| 575 | + |
| 576 | +static int mtk_nor_enable_clk(struct mtk_nor *sp) |
| 577 | +{ |
| 578 | + int ret; |
| 579 | + |
| 580 | + ret = clk_prepare_enable(sp->spi_clk); |
| 581 | + if (ret) |
| 582 | + return ret; |
| 583 | + |
| 584 | + ret = clk_prepare_enable(sp->ctlr_clk); |
| 585 | + if (ret) { |
| 586 | + clk_disable_unprepare(sp->spi_clk); |
| 587 | + return ret; |
| 588 | + } |
| 589 | + |
| 590 | + return 0; |
| 591 | +} |
| 592 | + |
| 593 | +static int mtk_nor_init(struct mtk_nor *sp) |
| 594 | +{ |
| 595 | + int ret; |
| 596 | + |
| 597 | + ret = mtk_nor_enable_clk(sp); |
| 598 | + if (ret) |
| 599 | + return ret; |
| 600 | + |
| 601 | + sp->spi_freq = clk_get_rate(sp->spi_clk); |
| 602 | + |
| 603 | + writel(MTK_NOR_ENABLE_SF_CMD, sp->base + MTK_NOR_REG_WP); |
| 604 | + mtk_nor_rmw(sp, MTK_NOR_REG_CFG2, MTK_NOR_WR_CUSTOM_OP_EN, 0); |
| 605 | + mtk_nor_rmw(sp, MTK_NOR_REG_CFG3, |
| 606 | + MTK_NOR_DISABLE_WREN | MTK_NOR_DISABLE_SR_POLL, 0); |
| 607 | + |
| 608 | + return ret; |
| 609 | +} |
| 610 | + |
| 611 | +static irqreturn_t mtk_nor_irq_handler(int irq, void *data) |
| 612 | +{ |
| 613 | + struct mtk_nor *sp = data; |
| 614 | + u32 irq_status, irq_enabled; |
| 615 | + |
| 616 | + irq_status = readl(sp->base + MTK_NOR_REG_IRQ_STAT); |
| 617 | + irq_enabled = readl(sp->base + MTK_NOR_REG_IRQ_EN); |
| 618 | + // write status back to clear interrupt |
| 619 | + writel(irq_status, sp->base + MTK_NOR_REG_IRQ_STAT); |
| 620 | + |
| 621 | + if (!(irq_status & irq_enabled)) |
| 622 | + return IRQ_NONE; |
| 623 | + |
| 624 | + if (irq_status & MTK_NOR_IRQ_DMA) { |
| 625 | + complete(&sp->op_done); |
| 626 | + writel(0, sp->base + MTK_NOR_REG_IRQ_EN); |
| 627 | + } |
| 628 | + |
| 629 | + return IRQ_HANDLED; |
| 630 | +} |
| 631 | + |
| 632 | +static size_t mtk_max_msg_size(struct spi_device *spi) |
| 633 | +{ |
| 634 | + return MTK_NOR_PRG_MAX_SIZE; |
| 635 | +} |
| 636 | + |
| 637 | +static const struct spi_controller_mem_ops mtk_nor_mem_ops = { |
| 638 | + .adjust_op_size = mtk_nor_adjust_op_size, |
| 639 | + .supports_op = mtk_nor_supports_op, |
| 640 | + .exec_op = mtk_nor_exec_op |
| 641 | +}; |
| 642 | + |
| 643 | +static const struct of_device_id mtk_nor_match[] = { |
| 644 | + { .compatible = "mediatek,mt8173-nor" }, |
| 645 | + { /* sentinel */ } |
| 646 | +}; |
| 647 | +MODULE_DEVICE_TABLE(of, mtk_nor_match); |
| 648 | + |
| 649 | +static int mtk_nor_probe(struct platform_device *pdev) |
| 650 | +{ |
| 651 | + struct spi_controller *ctlr; |
| 652 | + struct mtk_nor *sp; |
| 653 | + void __iomem *base; |
| 654 | + u8 *buffer; |
| 655 | + struct clk *spi_clk, *ctlr_clk; |
| 656 | + int ret, irq; |
| 657 | + |
| 658 | + base = devm_platform_ioremap_resource(pdev, 0); |
| 659 | + if (IS_ERR(base)) |
| 660 | + return PTR_ERR(base); |
| 661 | + |
| 662 | + spi_clk = devm_clk_get(&pdev->dev, "spi"); |
| 663 | + if (IS_ERR(spi_clk)) |
| 664 | + return PTR_ERR(spi_clk); |
| 665 | + |
| 666 | + ctlr_clk = devm_clk_get(&pdev->dev, "sf"); |
| 667 | + if (IS_ERR(ctlr_clk)) |
| 668 | + return PTR_ERR(ctlr_clk); |
| 669 | + |
| 670 | + buffer = devm_kmalloc(&pdev->dev, |
| 671 | + MTK_NOR_BOUNCE_BUF_SIZE + MTK_NOR_DMA_ALIGN, |
| 672 | + GFP_KERNEL); |
| 673 | + if (!buffer) |
| 674 | + return -ENOMEM; |
| 675 | + |
| 676 | + if ((ulong)buffer & MTK_NOR_DMA_ALIGN_MASK) |
| 677 | + buffer = (u8 *)(((ulong)buffer + MTK_NOR_DMA_ALIGN) & |
| 678 | + ~MTK_NOR_DMA_ALIGN_MASK); |
| 679 | + |
| 680 | + ctlr = spi_alloc_master(&pdev->dev, sizeof(*sp)); |
| 681 | + if (!ctlr) { |
| 682 | + dev_err(&pdev->dev, "failed to allocate spi controller\n"); |
| 683 | + return -ENOMEM; |
| 684 | + } |
| 685 | + |
| 686 | + ctlr->bits_per_word_mask = SPI_BPW_MASK(8); |
| 687 | + ctlr->dev.of_node = pdev->dev.of_node; |
| 688 | + ctlr->max_message_size = mtk_max_msg_size; |
| 689 | + ctlr->mem_ops = &mtk_nor_mem_ops; |
| 690 | + ctlr->mode_bits = SPI_RX_DUAL | SPI_RX_QUAD | SPI_TX_DUAL | SPI_TX_QUAD; |
| 691 | + ctlr->num_chipselect = 1; |
| 692 | + ctlr->setup = mtk_nor_setup; |
| 693 | + ctlr->transfer_one_message = mtk_nor_transfer_one_message; |
| 694 | + |
| 695 | + dev_set_drvdata(&pdev->dev, ctlr); |
| 696 | + |
| 697 | + sp = spi_controller_get_devdata(ctlr); |
| 698 | + sp->base = base; |
| 699 | + sp->buffer = buffer; |
| 700 | + sp->has_irq = false; |
| 701 | + sp->wbuf_en = false; |
| 702 | + sp->ctlr = ctlr; |
| 703 | + sp->dev = &pdev->dev; |
| 704 | + sp->spi_clk = spi_clk; |
| 705 | + sp->ctlr_clk = ctlr_clk; |
| 706 | + |
| 707 | + irq = platform_get_irq_optional(pdev, 0); |
| 708 | + if (irq < 0) { |
| 709 | + dev_warn(sp->dev, "IRQ not available."); |
| 710 | + } else { |
| 711 | + writel(MTK_NOR_IRQ_MASK, base + MTK_NOR_REG_IRQ_STAT); |
| 712 | + writel(0, base + MTK_NOR_REG_IRQ_EN); |
| 713 | + ret = devm_request_irq(sp->dev, irq, mtk_nor_irq_handler, 0, |
| 714 | + pdev->name, sp); |
| 715 | + if (ret < 0) { |
| 716 | + dev_warn(sp->dev, "failed to request IRQ."); |
| 717 | + } else { |
| 718 | + init_completion(&sp->op_done); |
| 719 | + sp->has_irq = true; |
| 720 | + } |
| 721 | + } |
| 722 | + |
| 723 | + ret = mtk_nor_init(sp); |
| 724 | + if (ret < 0) { |
| 725 | + kfree(ctlr); |
| 726 | + return ret; |
| 727 | + } |
| 728 | + |
| 729 | + dev_info(&pdev->dev, "spi frequency: %d Hz\n", sp->spi_freq); |
| 730 | + |
| 731 | + return devm_spi_register_controller(&pdev->dev, ctlr); |
| 732 | +} |
| 733 | + |
| 734 | +static int mtk_nor_remove(struct platform_device *pdev) |
| 735 | +{ |
| 736 | + struct spi_controller *ctlr; |
| 737 | + struct mtk_nor *sp; |
| 738 | + |
| 739 | + ctlr = dev_get_drvdata(&pdev->dev); |
| 740 | + sp = spi_controller_get_devdata(ctlr); |
| 741 | + |
| 742 | + mtk_nor_disable_clk(sp); |
| 743 | + |
| 744 | + return 0; |
| 745 | +} |
| 746 | + |
| 747 | +static struct platform_driver mtk_nor_driver = { |
| 748 | + .driver = { |
| 749 | + .name = DRIVER_NAME, |
| 750 | + .of_match_table = mtk_nor_match, |
| 751 | + }, |
| 752 | + .probe = mtk_nor_probe, |
| 753 | + .remove = mtk_nor_remove, |
| 754 | +}; |
| 755 | + |
| 756 | +module_platform_driver(mtk_nor_driver); |
| 757 | + |
| 758 | +MODULE_DESCRIPTION("Mediatek SPI NOR controller driver"); |
| 759 | +MODULE_AUTHOR("Chuanhong Guo <gch981213@gmail.com>"); |
| 760 | +MODULE_LICENSE("GPL v2"); |
| 761 | +MODULE_ALIAS("platform:" DRIVER_NAME); |