blob: 59372ead48294b12673e8f3c01ce78acdc0753af [file] [log] [blame]
// SPDX-License-Identifier: GPL-2.0
/*
* Copyright (c) 2019 MediaTek Inc.
* Author: Wendell Lin <wendell.lin@mediatek.com>
*/
#include <linux/clk-provider.h>
#include <linux/platform_device.h>
#include <dt-bindings/clock/mt6779-clk.h>
#include "clk-mtk.h"
#include "clk-gate.h"
static const struct mtk_gate_regs apu1_cg_regs = {
.set_ofs = 0x0004,
.clr_ofs = 0x0008,
.sta_ofs = 0x0000,
};
#define GATE_APU1(_id, _name, _parent, _shift) { \
.id = _id, \
.name = _name, \
.parent_name = _parent, \
.regs = &apu1_cg_regs, \
.shift = _shift, \
.ops = &mtk_clk_gate_ops_setclr, \
}
static const struct mtk_gate apu1_clks[] = {
GATE_APU1(CLK_APU1_APU, "apu1_apu", "dsp2_sel", 0),
GATE_APU1(CLK_APU1_AXI_M, "apu1_axi", "dsp2_sel", 1),
GATE_APU1(CLK_APU1_JTAG, "apu1_jtag", "dsp2_sel", 2),
};
static const struct of_device_id of_match_clk_mt6779_apu1[] = {
{ .compatible = "mediatek,mt6779-apu1", },
{}
};
static int clk_mt6779_apu1_probe(struct platform_device *pdev)
{
struct clk_onecell_data *clk_data;
struct device_node *node = pdev->dev.of_node;
clk_data = mtk_alloc_clk_data(CLK_APU1_NR_CLK);
mtk_clk_register_gates(node, apu1_clks, ARRAY_SIZE(apu1_clks),
clk_data);
return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
}
static struct platform_driver clk_mt6779_apu1_drv = {
.probe = clk_mt6779_apu1_probe,
.driver = {
.name = "clk-mt6779-apu1",
.of_match_table = of_match_clk_mt6779_apu1,
},
};
builtin_platform_driver(clk_mt6779_apu1_drv);