| /* SPDX-License-Identifier: GPL-2.0 */ | 
 | /* | 
 |  * Copyright (C) 2019 MediaTek Inc. | 
 |  * Author: Argus Lin <argus.lin@mediatek.com> | 
 |  */ | 
 |  | 
 | #ifndef _MT6359_H_ | 
 | #define _MT6359_H_ | 
 |  | 
 | /*************Register Bit Define*************/ | 
 | #define PMIC_ACCDET_IRQ_SHIFT			0 | 
 | #define PMIC_ACCDET_EINT0_IRQ_SHIFT		2 | 
 | #define PMIC_ACCDET_EINT1_IRQ_SHIFT		3 | 
 | #define PMIC_ACCDET_IRQ_CLR_SHIFT		8 | 
 | #define PMIC_ACCDET_EINT0_IRQ_CLR_SHIFT		10 | 
 | #define PMIC_ACCDET_EINT1_IRQ_CLR_SHIFT		11 | 
 | #define PMIC_RG_INT_STATUS_ACCDET_SHIFT		5 | 
 | #define PMIC_RG_INT_STATUS_ACCDET_EINT0_SHIFT	6 | 
 | #define PMIC_RG_INT_STATUS_ACCDET_EINT1_SHIFT	7 | 
 | #define PMIC_RG_EINT0CONFIGACCDET_SHIFT		11 | 
 | #define PMIC_RG_EINT1CONFIGACCDET_SHIFT		0 | 
 | #define PMIC_ACCDET_EINT0_INVERTER_SW_EN_SHIFT	6 | 
 | #define PMIC_ACCDET_EINT1_INVERTER_SW_EN_SHIFT	8 | 
 | #define PMIC_RG_MTEST_EN_SHIFT			8 | 
 | #define PMIC_RG_MTEST_SEL_SHIFT			9 | 
 | #define PMIC_ACCDET_EINT0_M_SW_EN_SHIFT		10 | 
 | #define PMIC_ACCDET_EINT1_M_SW_EN_SHIFT		11 | 
 | #define PMIC_ACCDET_EINT0_CEN_STABLE_SHIFT	5 | 
 | #define PMIC_ACCDET_EINT1_CEN_STABLE_SHIFT	10 | 
 | #define PMIC_ACCDET_DA_STABLE_SHIFT		0 | 
 | #define PMIC_ACCDET_EINT0_EN_STABLE_SHIFT	1 | 
 | #define PMIC_ACCDET_EINT0_CMPEN_STABLE_SHIFT	2 | 
 | #define PMIC_ACCDET_EINT1_EN_STABLE_SHIFT	6 | 
 | #define PMIC_ACCDET_EINT1_CMPEN_STABLE_SHIFT	7 | 
 | #define PMIC_ACCDET_EINT_CTURBO_SEL_SHIFT	7 | 
 | #define PMIC_ACCDET_EINT0_CTURBO_SW_SHIFT	7 | 
 | #define PMIC_RG_EINTCOMPVTH_SHIFT		4 | 
 | #define PMIC_RG_EINT0HIRENB_SHIFT		12 | 
 | #define PMIC_RG_EINT0NOHYS_SHIFT		10 | 
 | #define PMIC_ACCDET_SW_EN_SHIFT			0 | 
 | #define PMIC_ACCDET_EINT0_MEM_IN_SHIFT		6 | 
 | #define PMIC_ACCDET_MEM_IN_SHIFT		6 | 
 | #define PMIC_ACCDET_EINT_DEBOUNCE0_SHIFT	0 | 
 | #define PMIC_ACCDET_EINT_DEBOUNCE1_SHIFT	4 | 
 | #define PMIC_ACCDET_EINT_DEBOUNCE2_SHIFT	8 | 
 | #define PMIC_ACCDET_EINT_DEBOUNCE3_SHIFT	12 | 
 | #define PMIC_RG_ACCDET2AUXSWEN_SHIFT		14 | 
 | #define PMIC_AUDACCDETAUXADCSWCTRL_SEL_SHIFT	9 | 
 | #define PMIC_AUDACCDETAUXADCSWCTRL_SW_SHIFT	10 | 
 | #define PMIC_RG_EINT0CTURBO_SHIFT		5 | 
 | #define PMIC_RG_EINT1CTURBO_SHIFT		13 | 
 | #define PMIC_ACCDET_EINT_M_PLUG_IN_NUM_SHIFT	12 | 
 | #define PMIC_ACCDET_EINT_M_DETECT_EN_SHIFT	12 | 
 | #define PMIC_ACCDET_EINT0_SW_EN_SHIFT		2 | 
 | #define PMIC_ACCDET_EINT1_SW_EN_SHIFT		4 | 
 | #define PMIC_ACCDET_EINT_CMPMOUT_SEL_SHIFT	12 | 
 | #define PMIC_ACCDET_EINT_CMPMEN_SEL_SHIFT	6 | 
 | #define PMIC_RG_HPLOUTPUTSTBENH_VAUDP32_SHIFT	0 | 
 | #define PMIC_RG_HPROUTPUTSTBENH_VAUDP32_SHIFT	4 | 
 | #define PMIC_RG_EINT0EN_SHIFT			2 | 
 | #define PMIC_RG_EINT1EN_SHIFT			10 | 
 | #define PMIC_RG_NCP_PDDIS_EN_SHIFT		0 | 
 | #define PMIC_RG_ACCDETSPARE_SHIFT		0 | 
 | #define PMIC_RG_ACCDET_RST_SHIFT		1 | 
 | #define PMIC_RG_AUDMICBIAS1HVEN_SHIFT		12 | 
 | #define PMIC_RG_AUDMICBIAS1VREF_SHIFT		4 | 
 | #define PMIC_RG_ANALOGFDEN_SHIFT		12 | 
 | #define PMIC_RG_AUDMICBIAS1DCSW1PEN_SHIFT	8 | 
 | #define PMIC_RG_AUDMICBIAS1LOWPEN_SHIFT		2 | 
 | #define PMIC_ACCDET_SEQ_INIT_SHIFT		1 | 
 |  | 
 | #define PMIC_RG_EINTCOMPVTH_MASK		0xF | 
 | #define PMIC_ACCDET_EINT0_MEM_IN_MASK		0x3 | 
 | #define PMIC_ACCDET_EINT_DEBOUNCE0_MASK		0xF | 
 | #define PMIC_ACCDET_EINT_DEBOUNCE1_MASK		0xF | 
 | #define PMIC_ACCDET_EINT_DEBOUNCE2_MASK		0xF | 
 | #define PMIC_ACCDET_EINT_DEBOUNCE3_MASK		0xF | 
 |  | 
 | #define PMIC_ACCDET_EINT0_IRQ_SHIFT		2 | 
 | #define PMIC_ACCDET_EINT1_IRQ_SHIFT		3 | 
 | /* AUDENC_ANA_CON16: */ | 
 | #define RG_AUD_MICBIAS1_LOWP_EN		BIT(PMIC_RG_AUDMICBIAS1LOWPEN_SHIFT) | 
 |  | 
 | /* AUDENC_ANA_CON18: */ | 
 | #define RG_ACCDET_MODE_ANA11_MODE1		(0x000F) | 
 | #define RG_ACCDET_MODE_ANA11_MODE2		(0x008F) | 
 | #define RG_ACCDET_MODE_ANA11_MODE6		(0x008F) | 
 |  | 
 | /* AUXADC_ADC5:  Auxadc CH5 read data */ | 
 | #define AUXADC_DATA_RDY_CH5			BIT(15) | 
 | #define AUXADC_DATA_PROCEED_CH5			BIT(15) | 
 | #define AUXADC_DATA_MASK			(0x0FFF) | 
 |  | 
 | /* AUXADC_RQST0_SET:  Auxadc CH5 request, relevant 0x07EC */ | 
 | #define AUXADC_RQST_CH5_SET			BIT(5) | 
 | /* AUXADC_RQST0_CLR:  Auxadc CH5 request, relevant 0x07EC */ | 
 | #define AUXADC_RQST_CH5_CLR			BIT(5) | 
 |  | 
 | #define ACCDET_CALI_MASK0			(0xFF) | 
 | #define ACCDET_CALI_MASK1			(0xFF<<8) | 
 | #define ACCDET_CALI_MASK2			(0xFF) | 
 | #define ACCDET_CALI_MASK3			(0xFF<<8) | 
 | #define ACCDET_CALI_MASK4			(0xFF) | 
 |  | 
 | #define ACCDET_EINT1_IRQ_CLR_B11	BIT(PMIC_ACCDET_EINT1_IRQ_CLR_SHIFT) | 
 | #define ACCDET_EINT0_IRQ_CLR_B10	BIT(PMIC_ACCDET_EINT0_IRQ_CLR_SHIFT) | 
 | #define ACCDET_EINT_IRQ_CLR_B10_11	(0x03<<PMIC_ACCDET_EINT0_IRQ_CLR_SHIFT) | 
 | #define ACCDET_IRQ_CLR_B8		BIT(PMIC_ACCDET_IRQ_CLR_SHIFT) | 
 |  | 
 | #define ACCDET_EINT1_IRQ_B3		BIT(PMIC_ACCDET_EINT1_IRQ_SHIFT) | 
 | #define ACCDET_EINT0_IRQ_B2		BIT(PMIC_ACCDET_EINT0_IRQ_SHIFT) | 
 | #define ACCDET_EINT_IRQ_B2_B3		(0x03<<PMIC_ACCDET_EINT0_IRQ_SHIFT) | 
 | #define ACCDET_IRQ_B0			BIT(PMIC_ACCDET_IRQ_SHIFT) | 
 |  | 
 | /* ACCDET_CON25: RO, accdet FSM state,etc.*/ | 
 | #define ACCDET_STATE_MEM_IN_OFFSET	(PMIC_ACCDET_MEM_IN_SHIFT) | 
 | #define ACCDET_STATE_AB_MASK		(0x03) | 
 | #define ACCDET_STATE_AB_00			(0x00) | 
 | #define ACCDET_STATE_AB_01			(0x01) | 
 | #define ACCDET_STATE_AB_10			(0x02) | 
 | #define ACCDET_STATE_AB_11			(0x03) | 
 |  | 
 | /* ACCDET_CON19 */ | 
 | #define ACCDET_EINT0_STABLE_VAL ((1<<PMIC_ACCDET_DA_STABLE_SHIFT) | \ | 
 | 				(1<<PMIC_ACCDET_EINT0_EN_STABLE_SHIFT) | \ | 
 | 				(1<<PMIC_ACCDET_EINT0_CMPEN_STABLE_SHIFT) | \ | 
 | 				(1<<PMIC_ACCDET_EINT0_CEN_STABLE_SHIFT)) | 
 |  | 
 | #define ACCDET_EINT1_STABLE_VAL ((1<<PMIC_ACCDET_DA_STABLE_SHIFT) | \ | 
 | 				(1<<PMIC_ACCDET_EINT1_EN_STABLE_SHIFT) | \ | 
 | 				(1<<PMIC_ACCDET_EINT1_CMPEN_STABLE_SHIFT) | \ | 
 | 				(1<<PMIC_ACCDET_EINT1_CEN_STABLE_SHIFT)) | 
 |  | 
 | /* The following are used for mt6359.c */ | 
 | /* MT6359_DCXO_CW12 */ | 
 | #define RG_XO_AUDIO_EN_M_SFT 13 | 
 |  | 
 | /* MT6359_DCXO_CW11 */ | 
 | #define RG_XO_VOW_EN_SFT 9 | 
 |  | 
 | /* LDO_VAUD18_CON0 */ | 
 | #define RG_LDO_VAUD18_EN_SFT                        0 | 
 | #define RG_LDO_VAUD18_EN_MASK                       0x1 | 
 | #define RG_LDO_VAUD18_EN_MASK_SFT                   (0x1 << 0) | 
 |  | 
 | /* AUD_TOP_CKPDN_CON0 */ | 
 | #define RG_VOW13M_CK_PDN_SFT                        13 | 
 | #define RG_VOW13M_CK_PDN_MASK                       0x1 | 
 | #define RG_VOW13M_CK_PDN_MASK_SFT                   (0x1 << 13) | 
 | #define RG_VOW32K_CK_PDN_SFT                        12 | 
 | #define RG_VOW32K_CK_PDN_MASK                       0x1 | 
 | #define RG_VOW32K_CK_PDN_MASK_SFT                   (0x1 << 12) | 
 | #define RG_AUD_INTRP_CK_PDN_SFT                     8 | 
 | #define RG_AUD_INTRP_CK_PDN_MASK                    0x1 | 
 | #define RG_AUD_INTRP_CK_PDN_MASK_SFT                (0x1 << 8) | 
 | #define RG_PAD_AUD_CLK_MISO_CK_PDN_SFT              7 | 
 | #define RG_PAD_AUD_CLK_MISO_CK_PDN_MASK             0x1 | 
 | #define RG_PAD_AUD_CLK_MISO_CK_PDN_MASK_SFT         (0x1 << 7) | 
 | #define RG_AUDNCP_CK_PDN_SFT                        6 | 
 | #define RG_AUDNCP_CK_PDN_MASK                       0x1 | 
 | #define RG_AUDNCP_CK_PDN_MASK_SFT                   (0x1 << 6) | 
 | #define RG_ZCD13M_CK_PDN_SFT                        5 | 
 | #define RG_ZCD13M_CK_PDN_MASK                       0x1 | 
 | #define RG_ZCD13M_CK_PDN_MASK_SFT                   (0x1 << 5) | 
 | #define RG_AUDIF_CK_PDN_SFT                         2 | 
 | #define RG_AUDIF_CK_PDN_MASK                        0x1 | 
 | #define RG_AUDIF_CK_PDN_MASK_SFT                    (0x1 << 2) | 
 | #define RG_AUD_CK_PDN_SFT                           1 | 
 | #define RG_AUD_CK_PDN_MASK                          0x1 | 
 | #define RG_AUD_CK_PDN_MASK_SFT                      (0x1 << 1) | 
 | #define RG_ACCDET_CK_PDN_SFT                        0 | 
 | #define RG_ACCDET_CK_PDN_MASK                       0x1 | 
 | #define RG_ACCDET_CK_PDN_MASK_SFT                   (0x1 << 0) | 
 |  | 
 | /* AUD_TOP_CKPDN_CON0_SET */ | 
 | #define RG_AUD_TOP_CKPDN_CON0_SET_SFT               0 | 
 | #define RG_AUD_TOP_CKPDN_CON0_SET_MASK              0x3fff | 
 | #define RG_AUD_TOP_CKPDN_CON0_SET_MASK_SFT          (0x3fff << 0) | 
 |  | 
 | /* AUD_TOP_CKPDN_CON0_CLR */ | 
 | #define RG_AUD_TOP_CKPDN_CON0_CLR_SFT               0 | 
 | #define RG_AUD_TOP_CKPDN_CON0_CLR_MASK              0x3fff | 
 | #define RG_AUD_TOP_CKPDN_CON0_CLR_MASK_SFT          (0x3fff << 0) | 
 |  | 
 | /* AUD_TOP_CKSEL_CON0 */ | 
 | #define RG_AUDIF_CK_CKSEL_SFT                       3 | 
 | #define RG_AUDIF_CK_CKSEL_MASK                      0x1 | 
 | #define RG_AUDIF_CK_CKSEL_MASK_SFT                  (0x1 << 3) | 
 | #define RG_AUD_CK_CKSEL_SFT                         2 | 
 | #define RG_AUD_CK_CKSEL_MASK                        0x1 | 
 | #define RG_AUD_CK_CKSEL_MASK_SFT                    (0x1 << 2) | 
 |  | 
 | /* AUD_TOP_CKSEL_CON0_SET */ | 
 | #define RG_AUD_TOP_CKSEL_CON0_SET_SFT               0 | 
 | #define RG_AUD_TOP_CKSEL_CON0_SET_MASK              0xf | 
 | #define RG_AUD_TOP_CKSEL_CON0_SET_MASK_SFT          (0xf << 0) | 
 |  | 
 | /* AUD_TOP_CKSEL_CON0_CLR */ | 
 | #define RG_AUD_TOP_CKSEL_CON0_CLR_SFT               0 | 
 | #define RG_AUD_TOP_CKSEL_CON0_CLR_MASK              0xf | 
 | #define RG_AUD_TOP_CKSEL_CON0_CLR_MASK_SFT          (0xf << 0) | 
 |  | 
 | /* AUD_TOP_CKTST_CON0 */ | 
 | #define RG_VOW13M_CK_TSTSEL_SFT                     9 | 
 | #define RG_VOW13M_CK_TSTSEL_MASK                    0x1 | 
 | #define RG_VOW13M_CK_TSTSEL_MASK_SFT                (0x1 << 9) | 
 | #define RG_VOW13M_CK_TST_DIS_SFT                    8 | 
 | #define RG_VOW13M_CK_TST_DIS_MASK                   0x1 | 
 | #define RG_VOW13M_CK_TST_DIS_MASK_SFT               (0x1 << 8) | 
 | #define RG_AUD26M_CK_TSTSEL_SFT                     4 | 
 | #define RG_AUD26M_CK_TSTSEL_MASK                    0x1 | 
 | #define RG_AUD26M_CK_TSTSEL_MASK_SFT                (0x1 << 4) | 
 | #define RG_AUDIF_CK_TSTSEL_SFT                      3 | 
 | #define RG_AUDIF_CK_TSTSEL_MASK                     0x1 | 
 | #define RG_AUDIF_CK_TSTSEL_MASK_SFT                 (0x1 << 3) | 
 | #define RG_AUD_CK_TSTSEL_SFT                        2 | 
 | #define RG_AUD_CK_TSTSEL_MASK                       0x1 | 
 | #define RG_AUD_CK_TSTSEL_MASK_SFT                   (0x1 << 2) | 
 | #define RG_AUD26M_CK_TST_DIS_SFT                    0 | 
 | #define RG_AUD26M_CK_TST_DIS_MASK                   0x1 | 
 | #define RG_AUD26M_CK_TST_DIS_MASK_SFT               (0x1 << 0) | 
 |  | 
 | /* AUD_TOP_CLK_HWEN_CON0 */ | 
 | #define RG_AUD_INTRP_CK_PDN_HWEN_SFT                0 | 
 | #define RG_AUD_INTRP_CK_PDN_HWEN_MASK               0x1 | 
 | #define RG_AUD_INTRP_CK_PDN_HWEN_MASK_SFT           (0x1 << 0) | 
 |  | 
 | /* AUD_TOP_CLK_HWEN_CON0_SET */ | 
 | #define RG_AUD_INTRP_CK_PND_HWEN_CON0_SET_SFT       0 | 
 | #define RG_AUD_INTRP_CK_PND_HWEN_CON0_SET_MASK      0xffff | 
 | #define RG_AUD_INTRP_CK_PND_HWEN_CON0_SET_MASK_SFT  (0xffff << 0) | 
 |  | 
 | /* AUD_TOP_CLK_HWEN_CON0_CLR */ | 
 | #define RG_AUD_INTRP_CLK_PDN_HWEN_CON0_CLR_SFT      0 | 
 | #define RG_AUD_INTRP_CLK_PDN_HWEN_CON0_CLR_MASK     0xffff | 
 | #define RG_AUD_INTRP_CLK_PDN_HWEN_CON0_CLR_MASK_SFT (0xffff << 0) | 
 |  | 
 | /* AUD_TOP_RST_CON0 */ | 
 | #define RG_AUDNCP_RST_SFT                           3 | 
 | #define RG_AUDNCP_RST_MASK                          0x1 | 
 | #define RG_AUDNCP_RST_MASK_SFT                      (0x1 << 3) | 
 | #define RG_ZCD_RST_SFT                              2 | 
 | #define RG_ZCD_RST_MASK                             0x1 | 
 | #define RG_ZCD_RST_MASK_SFT                         (0x1 << 2) | 
 | #define RG_ACCDET_RST_SFT                           1 | 
 | #define RG_ACCDET_RST_MASK                          0x1 | 
 | #define RG_ACCDET_RST_MASK_SFT                      (0x1 << 1) | 
 | #define RG_AUDIO_RST_SFT                            0 | 
 | #define RG_AUDIO_RST_MASK                           0x1 | 
 | #define RG_AUDIO_RST_MASK_SFT                       (0x1 << 0) | 
 |  | 
 | /* AUD_TOP_RST_CON0_SET */ | 
 | #define RG_AUD_TOP_RST_CON0_SET_SFT                 0 | 
 | #define RG_AUD_TOP_RST_CON0_SET_MASK                0xf | 
 | #define RG_AUD_TOP_RST_CON0_SET_MASK_SFT            (0xf << 0) | 
 |  | 
 | /* AUD_TOP_RST_CON0_CLR */ | 
 | #define RG_AUD_TOP_RST_CON0_CLR_SFT                 0 | 
 | #define RG_AUD_TOP_RST_CON0_CLR_MASK                0xf | 
 | #define RG_AUD_TOP_RST_CON0_CLR_MASK_SFT            (0xf << 0) | 
 |  | 
 | /* AUD_TOP_RST_BANK_CON0 */ | 
 | #define BANK_AUDZCD_SWRST_SFT                       2 | 
 | #define BANK_AUDZCD_SWRST_MASK                      0x1 | 
 | #define BANK_AUDZCD_SWRST_MASK_SFT                  (0x1 << 2) | 
 | #define BANK_AUDIO_SWRST_SFT                        1 | 
 | #define BANK_AUDIO_SWRST_MASK                       0x1 | 
 | #define BANK_AUDIO_SWRST_MASK_SFT                   (0x1 << 1) | 
 | #define BANK_ACCDET_SWRST_SFT                       0 | 
 | #define BANK_ACCDET_SWRST_MASK                      0x1 | 
 | #define BANK_ACCDET_SWRST_MASK_SFT                  (0x1 << 0) | 
 |  | 
 | /* AFE_UL_DL_CON0 */ | 
 | #define AFE_UL_LR_SWAP_SFT                               15 | 
 | #define AFE_UL_LR_SWAP_MASK                              0x1 | 
 | #define AFE_UL_LR_SWAP_MASK_SFT                          (0x1 << 15) | 
 | #define AFE_DL_LR_SWAP_SFT                               14 | 
 | #define AFE_DL_LR_SWAP_MASK                              0x1 | 
 | #define AFE_DL_LR_SWAP_MASK_SFT                          (0x1 << 14) | 
 | #define AFE_ON_SFT                                       0 | 
 | #define AFE_ON_MASK                                      0x1 | 
 | #define AFE_ON_MASK_SFT                                  (0x1 << 0) | 
 |  | 
 | /* AFE_DL_SRC2_CON0_L */ | 
 | #define DL_2_SRC_ON_TMP_CTL_PRE_SFT                      0 | 
 | #define DL_2_SRC_ON_TMP_CTL_PRE_MASK                     0x1 | 
 | #define DL_2_SRC_ON_TMP_CTL_PRE_MASK_SFT                 (0x1 << 0) | 
 |  | 
 | /* AFE_UL_SRC_CON0_H */ | 
 | #define C_DIGMIC_PHASE_SEL_CH1_CTL_SFT                   11 | 
 | #define C_DIGMIC_PHASE_SEL_CH1_CTL_MASK                  0x7 | 
 | #define C_DIGMIC_PHASE_SEL_CH1_CTL_MASK_SFT              (0x7 << 11) | 
 | #define C_DIGMIC_PHASE_SEL_CH2_CTL_SFT                   8 | 
 | #define C_DIGMIC_PHASE_SEL_CH2_CTL_MASK                  0x7 | 
 | #define C_DIGMIC_PHASE_SEL_CH2_CTL_MASK_SFT              (0x7 << 8) | 
 | #define C_TWO_DIGITAL_MIC_CTL_SFT                        7 | 
 | #define C_TWO_DIGITAL_MIC_CTL_MASK                       0x1 | 
 | #define C_TWO_DIGITAL_MIC_CTL_MASK_SFT                   (0x1 << 7) | 
 |  | 
 | /* AFE_UL_SRC_CON0_L */ | 
 | #define DMIC_LOW_POWER_MODE_CTL_SFT                      14 | 
 | #define DMIC_LOW_POWER_MODE_CTL_MASK                     0x3 | 
 | #define DMIC_LOW_POWER_MODE_CTL_MASK_SFT                 (0x3 << 14) | 
 | #define DIGMIC_4P33M_SEL_CTL_SFT                         6 | 
 | #define DIGMIC_4P33M_SEL_CTL_MASK                        0x1 | 
 | #define DIGMIC_4P33M_SEL_CTL_MASK_SFT                    (0x1 << 6) | 
 | #define DIGMIC_3P25M_1P625M_SEL_CTL_SFT                  5 | 
 | #define DIGMIC_3P25M_1P625M_SEL_CTL_MASK                 0x1 | 
 | #define DIGMIC_3P25M_1P625M_SEL_CTL_MASK_SFT             (0x1 << 5) | 
 | #define UL_LOOP_BACK_MODE_CTL_SFT                        2 | 
 | #define UL_LOOP_BACK_MODE_CTL_MASK                       0x1 | 
 | #define UL_LOOP_BACK_MODE_CTL_MASK_SFT                   (0x1 << 2) | 
 | #define UL_SDM_3_LEVEL_CTL_SFT                           1 | 
 | #define UL_SDM_3_LEVEL_CTL_MASK                          0x1 | 
 | #define UL_SDM_3_LEVEL_CTL_MASK_SFT                      (0x1 << 1) | 
 | #define UL_SRC_ON_TMP_CTL_SFT                            0 | 
 | #define UL_SRC_ON_TMP_CTL_MASK                           0x1 | 
 | #define UL_SRC_ON_TMP_CTL_MASK_SFT                       (0x1 << 0) | 
 |  | 
 | /* AFE_ADDA6_L_SRC_CON0_H */ | 
 | #define ADDA6_C_DIGMIC_PHASE_SEL_CH1_CTL_SFT             11 | 
 | #define ADDA6_C_DIGMIC_PHASE_SEL_CH1_CTL_MASK            0x7 | 
 | #define ADDA6_C_DIGMIC_PHASE_SEL_CH1_CTL_MASK_SFT        (0x7 << 11) | 
 | #define ADDA6_C_DIGMIC_PHASE_SEL_CH2_CTL_SFT             8 | 
 | #define ADDA6_C_DIGMIC_PHASE_SEL_CH2_CTL_MASK            0x7 | 
 | #define ADDA6_C_DIGMIC_PHASE_SEL_CH2_CTL_MASK_SFT        (0x7 << 8) | 
 | #define ADDA6_C_TWO_DIGITAL_MIC_CTL_SFT                  7 | 
 | #define ADDA6_C_TWO_DIGITAL_MIC_CTL_MASK                 0x1 | 
 | #define ADDA6_C_TWO_DIGITAL_MIC_CTL_MASK_SFT             (0x1 << 7) | 
 |  | 
 | /* AFE_ADDA6_UL_SRC_CON0_L */ | 
 | #define ADDA6_DMIC_LOW_POWER_MODE_CTL_SFT                14 | 
 | #define ADDA6_DMIC_LOW_POWER_MODE_CTL_MASK               0x3 | 
 | #define ADDA6_DMIC_LOW_POWER_MODE_CTL_MASK_SFT           (0x3 << 14) | 
 | #define ADDA6_DIGMIC_4P33M_SEL_CTL_SFT                   6 | 
 | #define ADDA6_DIGMIC_4P33M_SEL_CTL_MASK                  0x1 | 
 | #define ADDA6_DIGMIC_4P33M_SEL_CTL_MASK_SFT              (0x1 << 6) | 
 | #define ADDA6_DIGMIC_3P25M_1P625M_SEL_CTL_SFT            5 | 
 | #define ADDA6_DIGMIC_3P25M_1P625M_SEL_CTL_MASK           0x1 | 
 | #define ADDA6_DIGMIC_3P25M_1P625M_SEL_CTL_MASK_SFT       (0x1 << 5) | 
 | #define ADDA6_UL_LOOP_BACK_MODE_CTL_SFT                  2 | 
 | #define ADDA6_UL_LOOP_BACK_MODE_CTL_MASK                 0x1 | 
 | #define ADDA6_UL_LOOP_BACK_MODE_CTL_MASK_SFT             (0x1 << 2) | 
 | #define ADDA6_UL_SDM_3_LEVEL_CTL_SFT                     1 | 
 | #define ADDA6_UL_SDM_3_LEVEL_CTL_MASK                    0x1 | 
 | #define ADDA6_UL_SDM_3_LEVEL_CTL_MASK_SFT                (0x1 << 1) | 
 | #define ADDA6_UL_SRC_ON_TMP_CTL_SFT                      0 | 
 | #define ADDA6_UL_SRC_ON_TMP_CTL_MASK                     0x1 | 
 | #define ADDA6_UL_SRC_ON_TMP_CTL_MASK_SFT                 (0x1 << 0) | 
 |  | 
 | /* AFE_TOP_CON0 */ | 
 | #define ADDA6_MTKAIF_SINE_ON_SFT                         4 | 
 | #define ADDA6_MTKAIF_SINE_ON_MASK                        0x1 | 
 | #define ADDA6_MTKAIF_SINE_ON_MASK_SFT                    (0x1 << 4) | 
 | #define ADDA6_UL_SINE_ON_SFT                             3 | 
 | #define ADDA6_UL_SINE_ON_MASK                            0x1 | 
 | #define ADDA6_UL_SINE_ON_MASK_SFT                        (0x1 << 3) | 
 | #define MTKAIF_SINE_ON_SFT                               2 | 
 | #define MTKAIF_SINE_ON_MASK                              0x1 | 
 | #define MTKAIF_SINE_ON_MASK_SFT                          (0x1 << 2) | 
 | #define UL_SINE_ON_SFT                                   1 | 
 | #define UL_SINE_ON_MASK                                  0x1 | 
 | #define UL_SINE_ON_MASK_SFT                              (0x1 << 1) | 
 | #define DL_SINE_ON_SFT                                   0 | 
 | #define DL_SINE_ON_MASK                                  0x1 | 
 | #define DL_SINE_ON_MASK_SFT                              (0x1 << 0) | 
 |  | 
 | /* AUDIO_TOP_CON0 */ | 
 | #define PDN_AFE_CTL_SFT                                  7 | 
 | #define PDN_AFE_CTL_MASK                                 0x1 | 
 | #define PDN_AFE_CTL_MASK_SFT                             (0x1 << 7) | 
 | #define PDN_DAC_CTL_SFT                                  6 | 
 | #define PDN_DAC_CTL_MASK                                 0x1 | 
 | #define PDN_DAC_CTL_MASK_SFT                             (0x1 << 6) | 
 | #define PDN_ADC_CTL_SFT                                  5 | 
 | #define PDN_ADC_CTL_MASK                                 0x1 | 
 | #define PDN_ADC_CTL_MASK_SFT                             (0x1 << 5) | 
 | #define PDN_ADDA6_ADC_CTL_SFT                            4 | 
 | #define PDN_ADDA6_ADC_CTL_MASK                           0x1 | 
 | #define PDN_ADDA6_ADC_CTL_MASK_SFT                       (0x1 << 4) | 
 | #define PDN_I2S_DL_CTL_SFT                               3 | 
 | #define PDN_I2S_DL_CTL_MASK                              0x1 | 
 | #define PDN_I2S_DL_CTL_MASK_SFT                          (0x1 << 3) | 
 | #define PWR_CLK_DIS_CTL_SFT                              2 | 
 | #define PWR_CLK_DIS_CTL_MASK                             0x1 | 
 | #define PWR_CLK_DIS_CTL_MASK_SFT                         (0x1 << 2) | 
 | #define PDN_AFE_TESTMODEL_CTL_SFT                        1 | 
 | #define PDN_AFE_TESTMODEL_CTL_MASK                       0x1 | 
 | #define PDN_AFE_TESTMODEL_CTL_MASK_SFT                   (0x1 << 1) | 
 | #define PDN_RESERVED_SFT                                 0 | 
 | #define PDN_RESERVED_MASK                                0x1 | 
 | #define PDN_RESERVED_MASK_SFT                            (0x1 << 0) | 
 |  | 
 | /* AFE_MON_DEBUG0 */ | 
 | #define AUDIO_SYS_TOP_MON_SWAP_SFT                       14 | 
 | #define AUDIO_SYS_TOP_MON_SWAP_MASK                      0x3 | 
 | #define AUDIO_SYS_TOP_MON_SWAP_MASK_SFT                  (0x3 << 14) | 
 | #define AUDIO_SYS_TOP_MON_SEL_SFT                        8 | 
 | #define AUDIO_SYS_TOP_MON_SEL_MASK                       0x1f | 
 | #define AUDIO_SYS_TOP_MON_SEL_MASK_SFT                   (0x1f << 8) | 
 | #define AFE_MON_SEL_SFT                                  0 | 
 | #define AFE_MON_SEL_MASK                                 0xff | 
 | #define AFE_MON_SEL_MASK_SFT                             (0xff << 0) | 
 |  | 
 | /* AFUNC_AUD_CON0 */ | 
 | #define CCI_AUD_ANACK_SEL_SFT                            15 | 
 | #define CCI_AUD_ANACK_SEL_MASK                           0x1 | 
 | #define CCI_AUD_ANACK_SEL_MASK_SFT                       (0x1 << 15) | 
 | #define CCI_AUDIO_FIFO_WPTR_SFT                          12 | 
 | #define CCI_AUDIO_FIFO_WPTR_MASK                         0x7 | 
 | #define CCI_AUDIO_FIFO_WPTR_MASK_SFT                     (0x7 << 12) | 
 | #define CCI_SCRAMBLER_CG_EN_SFT                          11 | 
 | #define CCI_SCRAMBLER_CG_EN_MASK                         0x1 | 
 | #define CCI_SCRAMBLER_CG_EN_MASK_SFT                     (0x1 << 11) | 
 | #define CCI_LCH_INV_SFT                                  10 | 
 | #define CCI_LCH_INV_MASK                                 0x1 | 
 | #define CCI_LCH_INV_MASK_SFT                             (0x1 << 10) | 
 | #define CCI_RAND_EN_SFT                                  9 | 
 | #define CCI_RAND_EN_MASK                                 0x1 | 
 | #define CCI_RAND_EN_MASK_SFT                             (0x1 << 9) | 
 | #define CCI_SPLT_SCRMB_CLK_ON_SFT                        8 | 
 | #define CCI_SPLT_SCRMB_CLK_ON_MASK                       0x1 | 
 | #define CCI_SPLT_SCRMB_CLK_ON_MASK_SFT                   (0x1 << 8) | 
 | #define CCI_SPLT_SCRMB_ON_SFT                            7 | 
 | #define CCI_SPLT_SCRMB_ON_MASK                           0x1 | 
 | #define CCI_SPLT_SCRMB_ON_MASK_SFT                       (0x1 << 7) | 
 | #define CCI_AUD_IDAC_TEST_EN_SFT                         6 | 
 | #define CCI_AUD_IDAC_TEST_EN_MASK                        0x1 | 
 | #define CCI_AUD_IDAC_TEST_EN_MASK_SFT                    (0x1 << 6) | 
 | #define CCI_ZERO_PAD_DISABLE_SFT                         5 | 
 | #define CCI_ZERO_PAD_DISABLE_MASK                        0x1 | 
 | #define CCI_ZERO_PAD_DISABLE_MASK_SFT                    (0x1 << 5) | 
 | #define CCI_AUD_SPLIT_TEST_EN_SFT                        4 | 
 | #define CCI_AUD_SPLIT_TEST_EN_MASK                       0x1 | 
 | #define CCI_AUD_SPLIT_TEST_EN_MASK_SFT                   (0x1 << 4) | 
 | #define CCI_AUD_SDM_MUTEL_SFT                            3 | 
 | #define CCI_AUD_SDM_MUTEL_MASK                           0x1 | 
 | #define CCI_AUD_SDM_MUTEL_MASK_SFT                       (0x1 << 3) | 
 | #define CCI_AUD_SDM_MUTER_SFT                            2 | 
 | #define CCI_AUD_SDM_MUTER_MASK                           0x1 | 
 | #define CCI_AUD_SDM_MUTER_MASK_SFT                       (0x1 << 2) | 
 | #define CCI_AUD_SDM_7BIT_SEL_SFT                         1 | 
 | #define CCI_AUD_SDM_7BIT_SEL_MASK                        0x1 | 
 | #define CCI_AUD_SDM_7BIT_SEL_MASK_SFT                    (0x1 << 1) | 
 | #define CCI_SCRAMBLER_EN_SFT                             0 | 
 | #define CCI_SCRAMBLER_EN_MASK                            0x1 | 
 | #define CCI_SCRAMBLER_EN_MASK_SFT                        (0x1 << 0) | 
 |  | 
 | /* AFUNC_AUD_CON1 */ | 
 | #define AUD_SDM_TEST_L_SFT                               8 | 
 | #define AUD_SDM_TEST_L_MASK                              0xff | 
 | #define AUD_SDM_TEST_L_MASK_SFT                          (0xff << 8) | 
 | #define AUD_SDM_TEST_R_SFT                               0 | 
 | #define AUD_SDM_TEST_R_MASK                              0xff | 
 | #define AUD_SDM_TEST_R_MASK_SFT                          (0xff << 0) | 
 |  | 
 | /* AFUNC_AUD_CON2 */ | 
 | #define CCI_AUD_DAC_ANA_MUTE_SFT                         7 | 
 | #define CCI_AUD_DAC_ANA_MUTE_MASK                        0x1 | 
 | #define CCI_AUD_DAC_ANA_MUTE_MASK_SFT                    (0x1 << 7) | 
 | #define CCI_AUD_DAC_ANA_RSTB_SEL_SFT                     6 | 
 | #define CCI_AUD_DAC_ANA_RSTB_SEL_MASK                    0x1 | 
 | #define CCI_AUD_DAC_ANA_RSTB_SEL_MASK_SFT                (0x1 << 6) | 
 | #define CCI_AUDIO_FIFO_CLKIN_INV_SFT                     4 | 
 | #define CCI_AUDIO_FIFO_CLKIN_INV_MASK                    0x1 | 
 | #define CCI_AUDIO_FIFO_CLKIN_INV_MASK_SFT                (0x1 << 4) | 
 | #define CCI_AUDIO_FIFO_ENABLE_SFT                        3 | 
 | #define CCI_AUDIO_FIFO_ENABLE_MASK                       0x1 | 
 | #define CCI_AUDIO_FIFO_ENABLE_MASK_SFT                   (0x1 << 3) | 
 | #define CCI_ACD_MODE_SFT                                 2 | 
 | #define CCI_ACD_MODE_MASK                                0x1 | 
 | #define CCI_ACD_MODE_MASK_SFT                            (0x1 << 2) | 
 | #define CCI_AFIFO_CLK_PWDB_SFT                           1 | 
 | #define CCI_AFIFO_CLK_PWDB_MASK                          0x1 | 
 | #define CCI_AFIFO_CLK_PWDB_MASK_SFT                      (0x1 << 1) | 
 | #define CCI_ACD_FUNC_RSTB_SFT                            0 | 
 | #define CCI_ACD_FUNC_RSTB_MASK                           0x1 | 
 | #define CCI_ACD_FUNC_RSTB_MASK_SFT                       (0x1 << 0) | 
 |  | 
 | /* AFUNC_AUD_CON3 */ | 
 | #define SDM_ANA13M_TESTCK_SEL_SFT                        15 | 
 | #define SDM_ANA13M_TESTCK_SEL_MASK                       0x1 | 
 | #define SDM_ANA13M_TESTCK_SEL_MASK_SFT                   (0x1 << 15) | 
 | #define SDM_ANA13M_TESTCK_SRC_SEL_SFT                    12 | 
 | #define SDM_ANA13M_TESTCK_SRC_SEL_MASK                   0x7 | 
 | #define SDM_ANA13M_TESTCK_SRC_SEL_MASK_SFT               (0x7 << 12) | 
 | #define SDM_TESTCK_SRC_SEL_SFT                           8 | 
 | #define SDM_TESTCK_SRC_SEL_MASK                          0x7 | 
 | #define SDM_TESTCK_SRC_SEL_MASK_SFT                      (0x7 << 8) | 
 | #define DIGMIC_TESTCK_SRC_SEL_SFT                        4 | 
 | #define DIGMIC_TESTCK_SRC_SEL_MASK                       0x7 | 
 | #define DIGMIC_TESTCK_SRC_SEL_MASK_SFT                   (0x7 << 4) | 
 | #define DIGMIC_TESTCK_SEL_SFT                            0 | 
 | #define DIGMIC_TESTCK_SEL_MASK                           0x1 | 
 | #define DIGMIC_TESTCK_SEL_MASK_SFT                       (0x1 << 0) | 
 |  | 
 | /* AFUNC_AUD_CON4 */ | 
 | #define UL_FIFO_WCLK_INV_SFT                             8 | 
 | #define UL_FIFO_WCLK_INV_MASK                            0x1 | 
 | #define UL_FIFO_WCLK_INV_MASK_SFT                        (0x1 << 8) | 
 | #define UL_FIFO_DIGMIC_WDATA_TESTSRC_SEL_SFT             6 | 
 | #define UL_FIFO_DIGMIC_WDATA_TESTSRC_SEL_MASK            0x1 | 
 | #define UL_FIFO_DIGMIC_WDATA_TESTSRC_SEL_MASK_SFT        (0x1 << 6) | 
 | #define UL_FIFO_WDATA_TESTEN_SFT                         5 | 
 | #define UL_FIFO_WDATA_TESTEN_MASK                        0x1 | 
 | #define UL_FIFO_WDATA_TESTEN_MASK_SFT                    (0x1 << 5) | 
 | #define UL_FIFO_WDATA_TESTSRC_SEL_SFT                    4 | 
 | #define UL_FIFO_WDATA_TESTSRC_SEL_MASK                   0x1 | 
 | #define UL_FIFO_WDATA_TESTSRC_SEL_MASK_SFT               (0x1 << 4) | 
 | #define UL_FIFO_WCLK_6P5M_TESTCK_SEL_SFT                 3 | 
 | #define UL_FIFO_WCLK_6P5M_TESTCK_SEL_MASK                0x1 | 
 | #define UL_FIFO_WCLK_6P5M_TESTCK_SEL_MASK_SFT            (0x1 << 3) | 
 | #define UL_FIFO_WCLK_6P5M_TESTCK_SRC_SEL_SFT             0 | 
 | #define UL_FIFO_WCLK_6P5M_TESTCK_SRC_SEL_MASK            0x7 | 
 | #define UL_FIFO_WCLK_6P5M_TESTCK_SRC_SEL_MASK_SFT        (0x7 << 0) | 
 |  | 
 | /* AFUNC_AUD_CON5 */ | 
 | #define R_AUD_DAC_POS_LARGE_MONO_SFT                     8 | 
 | #define R_AUD_DAC_POS_LARGE_MONO_MASK                    0xff | 
 | #define R_AUD_DAC_POS_LARGE_MONO_MASK_SFT                (0xff << 8) | 
 | #define R_AUD_DAC_NEG_LARGE_MONO_SFT                     0 | 
 | #define R_AUD_DAC_NEG_LARGE_MONO_MASK                    0xff | 
 | #define R_AUD_DAC_NEG_LARGE_MONO_MASK_SFT                (0xff << 0) | 
 |  | 
 | /* AFUNC_AUD_CON6 */ | 
 | #define R_AUD_DAC_POS_SMALL_MONO_SFT                     12 | 
 | #define R_AUD_DAC_POS_SMALL_MONO_MASK                    0xf | 
 | #define R_AUD_DAC_POS_SMALL_MONO_MASK_SFT                (0xf << 12) | 
 | #define R_AUD_DAC_NEG_SMALL_MONO_SFT                     8 | 
 | #define R_AUD_DAC_NEG_SMALL_MONO_MASK                    0xf | 
 | #define R_AUD_DAC_NEG_SMALL_MONO_MASK_SFT                (0xf << 8) | 
 | #define R_AUD_DAC_POS_TINY_MONO_SFT                      6 | 
 | #define R_AUD_DAC_POS_TINY_MONO_MASK                     0x3 | 
 | #define R_AUD_DAC_POS_TINY_MONO_MASK_SFT                 (0x3 << 6) | 
 | #define R_AUD_DAC_NEG_TINY_MONO_SFT                      4 | 
 | #define R_AUD_DAC_NEG_TINY_MONO_MASK                     0x3 | 
 | #define R_AUD_DAC_NEG_TINY_MONO_MASK_SFT                 (0x3 << 4) | 
 | #define R_AUD_DAC_MONO_SEL_SFT                           3 | 
 | #define R_AUD_DAC_MONO_SEL_MASK                          0x1 | 
 | #define R_AUD_DAC_MONO_SEL_MASK_SFT                      (0x1 << 3) | 
 | #define R_AUD_DAC_3TH_SEL_SFT                            1 | 
 | #define R_AUD_DAC_3TH_SEL_MASK                           0x1 | 
 | #define R_AUD_DAC_3TH_SEL_MASK_SFT                       (0x1 << 1) | 
 | #define R_AUD_DAC_SW_RSTB_SFT                            0 | 
 | #define R_AUD_DAC_SW_RSTB_MASK                           0x1 | 
 | #define R_AUD_DAC_SW_RSTB_MASK_SFT                       (0x1 << 0) | 
 |  | 
 | /* AFUNC_AUD_CON7 */ | 
 | #define UL2_DIGMIC_TESTCK_SRC_SEL_SFT                    10 | 
 | #define UL2_DIGMIC_TESTCK_SRC_SEL_MASK                   0x7 | 
 | #define UL2_DIGMIC_TESTCK_SRC_SEL_MASK_SFT               (0x7 << 10) | 
 | #define UL2_DIGMIC_TESTCK_SEL_SFT                        9 | 
 | #define UL2_DIGMIC_TESTCK_SEL_MASK                       0x1 | 
 | #define UL2_DIGMIC_TESTCK_SEL_MASK_SFT                   (0x1 << 9) | 
 | #define UL2_FIFO_WCLK_INV_SFT                            8 | 
 | #define UL2_FIFO_WCLK_INV_MASK                           0x1 | 
 | #define UL2_FIFO_WCLK_INV_MASK_SFT                       (0x1 << 8) | 
 | #define UL2_FIFO_DIGMIC_WDATA_TESTSRC_SEL_SFT            6 | 
 | #define UL2_FIFO_DIGMIC_WDATA_TESTSRC_SEL_MASK           0x1 | 
 | #define UL2_FIFO_DIGMIC_WDATA_TESTSRC_SEL_MASK_SFT       (0x1 << 6) | 
 | #define UL2_FIFO_WDATA_TESTEN_SFT                        5 | 
 | #define UL2_FIFO_WDATA_TESTEN_MASK                       0x1 | 
 | #define UL2_FIFO_WDATA_TESTEN_MASK_SFT                   (0x1 << 5) | 
 | #define UL2_FIFO_WDATA_TESTSRC_SEL_SFT                   4 | 
 | #define UL2_FIFO_WDATA_TESTSRC_SEL_MASK                  0x1 | 
 | #define UL2_FIFO_WDATA_TESTSRC_SEL_MASK_SFT              (0x1 << 4) | 
 | #define UL2_FIFO_WCLK_6P5M_TESTCK_SEL_SFT                3 | 
 | #define UL2_FIFO_WCLK_6P5M_TESTCK_SEL_MASK               0x1 | 
 | #define UL2_FIFO_WCLK_6P5M_TESTCK_SEL_MASK_SFT           (0x1 << 3) | 
 | #define UL2_FIFO_WCLK_6P5M_TESTCK_SRC_SEL_SFT            0 | 
 | #define UL2_FIFO_WCLK_6P5M_TESTCK_SRC_SEL_MASK           0x7 | 
 | #define UL2_FIFO_WCLK_6P5M_TESTCK_SRC_SEL_MASK_SFT       (0x7 << 0) | 
 |  | 
 | /* AFUNC_AUD_CON8 */ | 
 | #define SPLITTER2_DITHER_EN_SFT                          9 | 
 | #define SPLITTER2_DITHER_EN_MASK                         0x1 | 
 | #define SPLITTER2_DITHER_EN_MASK_SFT                     (0x1 << 9) | 
 | #define SPLITTER1_DITHER_EN_SFT                          8 | 
 | #define SPLITTER1_DITHER_EN_MASK                         0x1 | 
 | #define SPLITTER1_DITHER_EN_MASK_SFT                     (0x1 << 8) | 
 | #define SPLITTER2_DITHER_GAIN_SFT                        4 | 
 | #define SPLITTER2_DITHER_GAIN_MASK                       0xf | 
 | #define SPLITTER2_DITHER_GAIN_MASK_SFT                   (0xf << 4) | 
 | #define SPLITTER1_DITHER_GAIN_SFT                        0 | 
 | #define SPLITTER1_DITHER_GAIN_MASK                       0xf | 
 | #define SPLITTER1_DITHER_GAIN_MASK_SFT                   (0xf << 0) | 
 |  | 
 | /* AFUNC_AUD_CON9 */ | 
 | #define CCI_AUD_ANACK_SEL_2ND_SFT                        15 | 
 | #define CCI_AUD_ANACK_SEL_2ND_MASK                       0x1 | 
 | #define CCI_AUD_ANACK_SEL_2ND_MASK_SFT                   (0x1 << 15) | 
 | #define CCI_AUDIO_FIFO_WPTR_2ND_SFT                      12 | 
 | #define CCI_AUDIO_FIFO_WPTR_2ND_MASK                     0x7 | 
 | #define CCI_AUDIO_FIFO_WPTR_2ND_MASK_SFT                 (0x7 << 12) | 
 | #define CCI_SCRAMBLER_CG_EN_2ND_SFT                      11 | 
 | #define CCI_SCRAMBLER_CG_EN_2ND_MASK                     0x1 | 
 | #define CCI_SCRAMBLER_CG_EN_2ND_MASK_SFT                 (0x1 << 11) | 
 | #define CCI_LCH_INV_2ND_SFT                              10 | 
 | #define CCI_LCH_INV_2ND_MASK                             0x1 | 
 | #define CCI_LCH_INV_2ND_MASK_SFT                         (0x1 << 10) | 
 | #define CCI_RAND_EN_2ND_SFT                              9 | 
 | #define CCI_RAND_EN_2ND_MASK                             0x1 | 
 | #define CCI_RAND_EN_2ND_MASK_SFT                         (0x1 << 9) | 
 | #define CCI_SPLT_SCRMB_CLK_ON_2ND_SFT                    8 | 
 | #define CCI_SPLT_SCRMB_CLK_ON_2ND_MASK                   0x1 | 
 | #define CCI_SPLT_SCRMB_CLK_ON_2ND_MASK_SFT               (0x1 << 8) | 
 | #define CCI_SPLT_SCRMB_ON_2ND_SFT                        7 | 
 | #define CCI_SPLT_SCRMB_ON_2ND_MASK                       0x1 | 
 | #define CCI_SPLT_SCRMB_ON_2ND_MASK_SFT                   (0x1 << 7) | 
 | #define CCI_AUD_IDAC_TEST_EN_2ND_SFT                     6 | 
 | #define CCI_AUD_IDAC_TEST_EN_2ND_MASK                    0x1 | 
 | #define CCI_AUD_IDAC_TEST_EN_2ND_MASK_SFT                (0x1 << 6) | 
 | #define CCI_ZERO_PAD_DISABLE_2ND_SFT                     5 | 
 | #define CCI_ZERO_PAD_DISABLE_2ND_MASK                    0x1 | 
 | #define CCI_ZERO_PAD_DISABLE_2ND_MASK_SFT                (0x1 << 5) | 
 | #define CCI_AUD_SPLIT_TEST_EN_2ND_SFT                    4 | 
 | #define CCI_AUD_SPLIT_TEST_EN_2ND_MASK                   0x1 | 
 | #define CCI_AUD_SPLIT_TEST_EN_2ND_MASK_SFT               (0x1 << 4) | 
 | #define CCI_AUD_SDM_MUTEL_2ND_SFT                        3 | 
 | #define CCI_AUD_SDM_MUTEL_2ND_MASK                       0x1 | 
 | #define CCI_AUD_SDM_MUTEL_2ND_MASK_SFT                   (0x1 << 3) | 
 | #define CCI_AUD_SDM_MUTER_2ND_SFT                        2 | 
 | #define CCI_AUD_SDM_MUTER_2ND_MASK                       0x1 | 
 | #define CCI_AUD_SDM_MUTER_2ND_MASK_SFT                   (0x1 << 2) | 
 | #define CCI_AUD_SDM_7BIT_SEL_2ND_SFT                     1 | 
 | #define CCI_AUD_SDM_7BIT_SEL_2ND_MASK                    0x1 | 
 | #define CCI_AUD_SDM_7BIT_SEL_2ND_MASK_SFT                (0x1 << 1) | 
 | #define CCI_SCRAMBLER_EN_2ND_SFT                         0 | 
 | #define CCI_SCRAMBLER_EN_2ND_MASK                        0x1 | 
 | #define CCI_SCRAMBLER_EN_2ND_MASK_SFT                    (0x1 << 0) | 
 |  | 
 | /* AFUNC_AUD_CON10 */ | 
 | #define AUD_SDM_TEST_L_2ND_SFT                           8 | 
 | #define AUD_SDM_TEST_L_2ND_MASK                          0xff | 
 | #define AUD_SDM_TEST_L_2ND_MASK_SFT                      (0xff << 8) | 
 | #define AUD_SDM_TEST_R_2ND_SFT                           0 | 
 | #define AUD_SDM_TEST_R_2ND_MASK                          0xff | 
 | #define AUD_SDM_TEST_R_2ND_MASK_SFT                      (0xff << 0) | 
 |  | 
 | /* AFUNC_AUD_CON11 */ | 
 | #define CCI_AUD_DAC_ANA_MUTE_2ND_SFT                     7 | 
 | #define CCI_AUD_DAC_ANA_MUTE_2ND_MASK                    0x1 | 
 | #define CCI_AUD_DAC_ANA_MUTE_2ND_MASK_SFT                (0x1 << 7) | 
 | #define CCI_AUD_DAC_ANA_RSTB_SEL_2ND_SFT                 6 | 
 | #define CCI_AUD_DAC_ANA_RSTB_SEL_2ND_MASK                0x1 | 
 | #define CCI_AUD_DAC_ANA_RSTB_SEL_2ND_MASK_SFT            (0x1 << 6) | 
 | #define CCI_AUDIO_FIFO_CLKIN_INV_2ND_SFT                 4 | 
 | #define CCI_AUDIO_FIFO_CLKIN_INV_2ND_MASK                0x1 | 
 | #define CCI_AUDIO_FIFO_CLKIN_INV_2ND_MASK_SFT            (0x1 << 4) | 
 | #define CCI_AUDIO_FIFO_ENABLE_2ND_SFT                    3 | 
 | #define CCI_AUDIO_FIFO_ENABLE_2ND_MASK                   0x1 | 
 | #define CCI_AUDIO_FIFO_ENABLE_2ND_MASK_SFT               (0x1 << 3) | 
 | #define CCI_ACD_MODE_2ND_SFT                             2 | 
 | #define CCI_ACD_MODE_2ND_MASK                            0x1 | 
 | #define CCI_ACD_MODE_2ND_MASK_SFT                        (0x1 << 2) | 
 | #define CCI_AFIFO_CLK_PWDB_2ND_SFT                       1 | 
 | #define CCI_AFIFO_CLK_PWDB_2ND_MASK                      0x1 | 
 | #define CCI_AFIFO_CLK_PWDB_2ND_MASK_SFT                  (0x1 << 1) | 
 | #define CCI_ACD_FUNC_RSTB_2ND_SFT                        0 | 
 | #define CCI_ACD_FUNC_RSTB_2ND_MASK                       0x1 | 
 | #define CCI_ACD_FUNC_RSTB_2ND_MASK_SFT                   (0x1 << 0) | 
 |  | 
 | /* AFUNC_AUD_CON12 */ | 
 | #define SPLITTER2_DITHER_EN_2ND_SFT                      9 | 
 | #define SPLITTER2_DITHER_EN_2ND_MASK                     0x1 | 
 | #define SPLITTER2_DITHER_EN_2ND_MASK_SFT                 (0x1 << 9) | 
 | #define SPLITTER1_DITHER_EN_2ND_SFT                      8 | 
 | #define SPLITTER1_DITHER_EN_2ND_MASK                     0x1 | 
 | #define SPLITTER1_DITHER_EN_2ND_MASK_SFT                 (0x1 << 8) | 
 | #define SPLITTER2_DITHER_GAIN_2ND_SFT                    4 | 
 | #define SPLITTER2_DITHER_GAIN_2ND_MASK                   0xf | 
 | #define SPLITTER2_DITHER_GAIN_2ND_MASK_SFT               (0xf << 4) | 
 | #define SPLITTER1_DITHER_GAIN_2ND_SFT                    0 | 
 | #define SPLITTER1_DITHER_GAIN_2ND_MASK                   0xf | 
 | #define SPLITTER1_DITHER_GAIN_2ND_MASK_SFT               (0xf << 0) | 
 |  | 
 | /* AFUNC_AUD_MON0 */ | 
 | #define AUD_SCR_OUT_L_SFT                                8 | 
 | #define AUD_SCR_OUT_L_MASK                               0xff | 
 | #define AUD_SCR_OUT_L_MASK_SFT                           (0xff << 8) | 
 | #define AUD_SCR_OUT_R_SFT                                0 | 
 | #define AUD_SCR_OUT_R_MASK                               0xff | 
 | #define AUD_SCR_OUT_R_MASK_SFT                           (0xff << 0) | 
 |  | 
 | /* AFUNC_AUD_MON1 */ | 
 | #define AUD_SCR_OUT_L_2ND_SFT                            8 | 
 | #define AUD_SCR_OUT_L_2ND_MASK                           0xff | 
 | #define AUD_SCR_OUT_L_2ND_MASK_SFT                       (0xff << 8) | 
 | #define AUD_SCR_OUT_R_2ND_SFT                            0 | 
 | #define AUD_SCR_OUT_R_2ND_MASK                           0xff | 
 | #define AUD_SCR_OUT_R_2ND_MASK_SFT                       (0xff << 0) | 
 |  | 
 | /* AUDRC_TUNE_MON0 */ | 
 | #define ASYNC_TEST_OUT_BCK_SFT                           15 | 
 | #define ASYNC_TEST_OUT_BCK_MASK                          0x1 | 
 | #define ASYNC_TEST_OUT_BCK_MASK_SFT                      (0x1 << 15) | 
 | #define RGS_AUDRCTUNE1READ_SFT                           8 | 
 | #define RGS_AUDRCTUNE1READ_MASK                          0x1f | 
 | #define RGS_AUDRCTUNE1READ_MASK_SFT                      (0x1f << 8) | 
 | #define RGS_AUDRCTUNE0READ_SFT                           0 | 
 | #define RGS_AUDRCTUNE0READ_MASK                          0x1f | 
 | #define RGS_AUDRCTUNE0READ_MASK_SFT                      (0x1f << 0) | 
 |  | 
 | /* AFE_ADDA_MTKAIF_FIFO_CFG0 */ | 
 | #define AFE_RESERVED_SFT                                 1 | 
 | #define AFE_RESERVED_MASK                                0x7fff | 
 | #define AFE_RESERVED_MASK_SFT                            (0x7fff << 1) | 
 | #define RG_MTKAIF_RXIF_FIFO_INTEN_SFT                    0 | 
 | #define RG_MTKAIF_RXIF_FIFO_INTEN_MASK                   0x1 | 
 | #define RG_MTKAIF_RXIF_FIFO_INTEN_MASK_SFT               (0x1 << 0) | 
 |  | 
 | /* AFE_ADDA_MTKAIF_FIFO_LOG_MON1 */ | 
 | #define MTKAIF_RXIF_WR_FULL_STATUS_SFT                   1 | 
 | #define MTKAIF_RXIF_WR_FULL_STATUS_MASK                  0x1 | 
 | #define MTKAIF_RXIF_WR_FULL_STATUS_MASK_SFT              (0x1 << 1) | 
 | #define MTKAIF_RXIF_RD_EMPTY_STATUS_SFT                  0 | 
 | #define MTKAIF_RXIF_RD_EMPTY_STATUS_MASK                 0x1 | 
 | #define MTKAIF_RXIF_RD_EMPTY_STATUS_MASK_SFT             (0x1 << 0) | 
 |  | 
 | /* AFE_ADDA_MTKAIF_MON0 */ | 
 | #define MTKAIFTX_V3_SYNC_OUT_SFT                         15 | 
 | #define MTKAIFTX_V3_SYNC_OUT_MASK                        0x1 | 
 | #define MTKAIFTX_V3_SYNC_OUT_MASK_SFT                    (0x1 << 15) | 
 | #define MTKAIFTX_V3_SDATA_OUT3_SFT                       14 | 
 | #define MTKAIFTX_V3_SDATA_OUT3_MASK                      0x1 | 
 | #define MTKAIFTX_V3_SDATA_OUT3_MASK_SFT                  (0x1 << 14) | 
 | #define MTKAIFTX_V3_SDATA_OUT2_SFT                       13 | 
 | #define MTKAIFTX_V3_SDATA_OUT2_MASK                      0x1 | 
 | #define MTKAIFTX_V3_SDATA_OUT2_MASK_SFT                  (0x1 << 13) | 
 | #define MTKAIFTX_V3_SDATA_OUT1_SFT                       12 | 
 | #define MTKAIFTX_V3_SDATA_OUT1_MASK                      0x1 | 
 | #define MTKAIFTX_V3_SDATA_OUT1_MASK_SFT                  (0x1 << 12) | 
 | #define MTKAIF_RXIF_FIFO_STATUS_SFT                      0 | 
 | #define MTKAIF_RXIF_FIFO_STATUS_MASK                     0xfff | 
 | #define MTKAIF_RXIF_FIFO_STATUS_MASK_SFT                 (0xfff << 0) | 
 |  | 
 | /* AFE_ADDA_MTKAIF_MON1 */ | 
 | #define MTKAIFRX_V3_SYNC_IN_SFT                          15 | 
 | #define MTKAIFRX_V3_SYNC_IN_MASK                         0x1 | 
 | #define MTKAIFRX_V3_SYNC_IN_MASK_SFT                     (0x1 << 15) | 
 | #define MTKAIFRX_V3_SDATA_IN3_SFT                        14 | 
 | #define MTKAIFRX_V3_SDATA_IN3_MASK                       0x1 | 
 | #define MTKAIFRX_V3_SDATA_IN3_MASK_SFT                   (0x1 << 14) | 
 | #define MTKAIFRX_V3_SDATA_IN2_SFT                        13 | 
 | #define MTKAIFRX_V3_SDATA_IN2_MASK                       0x1 | 
 | #define MTKAIFRX_V3_SDATA_IN2_MASK_SFT                   (0x1 << 13) | 
 | #define MTKAIFRX_V3_SDATA_IN1_SFT                        12 | 
 | #define MTKAIFRX_V3_SDATA_IN1_MASK                       0x1 | 
 | #define MTKAIFRX_V3_SDATA_IN1_MASK_SFT                   (0x1 << 12) | 
 | #define MTKAIF_RXIF_SEARCH_FAIL_FLAG_SFT                 11 | 
 | #define MTKAIF_RXIF_SEARCH_FAIL_FLAG_MASK                0x1 | 
 | #define MTKAIF_RXIF_SEARCH_FAIL_FLAG_MASK_SFT            (0x1 << 11) | 
 | #define MTKAIF_RXIF_INVALID_FLAG_SFT                     8 | 
 | #define MTKAIF_RXIF_INVALID_FLAG_MASK                    0x1 | 
 | #define MTKAIF_RXIF_INVALID_FLAG_MASK_SFT                (0x1 << 8) | 
 | #define MTKAIF_RXIF_INVALID_CYCLE_SFT                    0 | 
 | #define MTKAIF_RXIF_INVALID_CYCLE_MASK                   0xff | 
 | #define MTKAIF_RXIF_INVALID_CYCLE_MASK_SFT               (0xff << 0) | 
 |  | 
 | /* AFE_ADDA_MTKAIF_MON2 */ | 
 | #define MTKAIF_TXIF_IN_CH2_SFT                           8 | 
 | #define MTKAIF_TXIF_IN_CH2_MASK                          0xff | 
 | #define MTKAIF_TXIF_IN_CH2_MASK_SFT                      (0xff << 8) | 
 | #define MTKAIF_TXIF_IN_CH1_SFT                           0 | 
 | #define MTKAIF_TXIF_IN_CH1_MASK                          0xff | 
 | #define MTKAIF_TXIF_IN_CH1_MASK_SFT                      (0xff << 0) | 
 |  | 
 | /* AFE_ADDA6_MTKAIF_MON3 */ | 
 | #define ADDA6_MTKAIF_TXIF_IN_CH2_SFT                     8 | 
 | #define ADDA6_MTKAIF_TXIF_IN_CH2_MASK                    0xff | 
 | #define ADDA6_MTKAIF_TXIF_IN_CH2_MASK_SFT                (0xff << 8) | 
 | #define ADDA6_MTKAIF_TXIF_IN_CH1_SFT                     0 | 
 | #define ADDA6_MTKAIF_TXIF_IN_CH1_MASK                    0xff | 
 | #define ADDA6_MTKAIF_TXIF_IN_CH1_MASK_SFT                (0xff << 0) | 
 |  | 
 | /* AFE_ADDA_MTKAIF_MON4 */ | 
 | #define MTKAIF_RXIF_OUT_CH2_SFT                          8 | 
 | #define MTKAIF_RXIF_OUT_CH2_MASK                         0xff | 
 | #define MTKAIF_RXIF_OUT_CH2_MASK_SFT                     (0xff << 8) | 
 | #define MTKAIF_RXIF_OUT_CH1_SFT                          0 | 
 | #define MTKAIF_RXIF_OUT_CH1_MASK                         0xff | 
 | #define MTKAIF_RXIF_OUT_CH1_MASK_SFT                     (0xff << 0) | 
 |  | 
 | /* AFE_ADDA_MTKAIF_MON5 */ | 
 | #define MTKAIF_RXIF_OUT_CH3_SFT                          0 | 
 | #define MTKAIF_RXIF_OUT_CH3_MASK                         0xff | 
 | #define MTKAIF_RXIF_OUT_CH3_MASK_SFT                     (0xff << 0) | 
 |  | 
 | /* AFE_ADDA_MTKAIF_CFG0 */ | 
 | #define RG_MTKAIF_RXIF_CLKINV_SFT                        15 | 
 | #define RG_MTKAIF_RXIF_CLKINV_MASK                       0x1 | 
 | #define RG_MTKAIF_RXIF_CLKINV_MASK_SFT                   (0x1 << 15) | 
 | #define RG_ADDA6_MTKAIF_TXIF_PROTOCOL2_SFT               9 | 
 | #define RG_ADDA6_MTKAIF_TXIF_PROTOCOL2_MASK              0x1 | 
 | #define RG_ADDA6_MTKAIF_TXIF_PROTOCOL2_MASK_SFT          (0x1 << 9) | 
 | #define RG_MTKAIF_RXIF_PROTOCOL2_SFT                     8 | 
 | #define RG_MTKAIF_RXIF_PROTOCOL2_MASK                    0x1 | 
 | #define RG_MTKAIF_RXIF_PROTOCOL2_MASK_SFT                (0x1 << 8) | 
 | #define RG_MTKAIF_BYPASS_SRC_MODE_SFT                    6 | 
 | #define RG_MTKAIF_BYPASS_SRC_MODE_MASK                   0x3 | 
 | #define RG_MTKAIF_BYPASS_SRC_MODE_MASK_SFT               (0x3 << 6) | 
 | #define RG_MTKAIF_BYPASS_SRC_TEST_SFT                    5 | 
 | #define RG_MTKAIF_BYPASS_SRC_TEST_MASK                   0x1 | 
 | #define RG_MTKAIF_BYPASS_SRC_TEST_MASK_SFT               (0x1 << 5) | 
 | #define RG_MTKAIF_TXIF_PROTOCOL2_SFT                     4 | 
 | #define RG_MTKAIF_TXIF_PROTOCOL2_MASK                    0x1 | 
 | #define RG_MTKAIF_TXIF_PROTOCOL2_MASK_SFT                (0x1 << 4) | 
 | #define RG_ADDA6_MTKAIF_PMIC_TXIF_8TO5_SFT               3 | 
 | #define RG_ADDA6_MTKAIF_PMIC_TXIF_8TO5_MASK              0x1 | 
 | #define RG_ADDA6_MTKAIF_PMIC_TXIF_8TO5_MASK_SFT          (0x1 << 3) | 
 | #define RG_MTKAIF_PMIC_TXIF_8TO5_SFT                     2 | 
 | #define RG_MTKAIF_PMIC_TXIF_8TO5_MASK                    0x1 | 
 | #define RG_MTKAIF_PMIC_TXIF_8TO5_MASK_SFT                (0x1 << 2) | 
 | #define RG_MTKAIF_LOOPBACK_TEST2_SFT                     1 | 
 | #define RG_MTKAIF_LOOPBACK_TEST2_MASK                    0x1 | 
 | #define RG_MTKAIF_LOOPBACK_TEST2_MASK_SFT                (0x1 << 1) | 
 | #define RG_MTKAIF_LOOPBACK_TEST1_SFT                     0 | 
 | #define RG_MTKAIF_LOOPBACK_TEST1_MASK                    0x1 | 
 | #define RG_MTKAIF_LOOPBACK_TEST1_MASK_SFT                (0x1 << 0) | 
 |  | 
 | /* AFE_ADDA_MTKAIF_RX_CFG0 */ | 
 | #define RG_MTKAIF_RXIF_VOICE_MODE_SFT                    12 | 
 | #define RG_MTKAIF_RXIF_VOICE_MODE_MASK                   0xf | 
 | #define RG_MTKAIF_RXIF_VOICE_MODE_MASK_SFT               (0xf << 12) | 
 | #define RG_MTKAIF_RXIF_DATA_BIT_SFT                      8 | 
 | #define RG_MTKAIF_RXIF_DATA_BIT_MASK                     0x7 | 
 | #define RG_MTKAIF_RXIF_DATA_BIT_MASK_SFT                 (0x7 << 8) | 
 | #define RG_MTKAIF_RXIF_FIFO_RSP_SFT                      4 | 
 | #define RG_MTKAIF_RXIF_FIFO_RSP_MASK                     0x7 | 
 | #define RG_MTKAIF_RXIF_FIFO_RSP_MASK_SFT                 (0x7 << 4) | 
 | #define RG_MTKAIF_RXIF_DETECT_ON_SFT                     3 | 
 | #define RG_MTKAIF_RXIF_DETECT_ON_MASK                    0x1 | 
 | #define RG_MTKAIF_RXIF_DETECT_ON_MASK_SFT                (0x1 << 3) | 
 | #define RG_MTKAIF_RXIF_DATA_MODE_SFT                     0 | 
 | #define RG_MTKAIF_RXIF_DATA_MODE_MASK                    0x1 | 
 | #define RG_MTKAIF_RXIF_DATA_MODE_MASK_SFT                (0x1 << 0) | 
 |  | 
 | /* AFE_ADDA_MTKAIF_RX_CFG1 */ | 
 | #define RG_MTKAIF_RXIF_SYNC_SEARCH_TABLE_SFT             12 | 
 | #define RG_MTKAIF_RXIF_SYNC_SEARCH_TABLE_MASK            0xf | 
 | #define RG_MTKAIF_RXIF_SYNC_SEARCH_TABLE_MASK_SFT        (0xf << 12) | 
 | #define RG_MTKAIF_RXIF_INVALID_SYNC_CHECK_ROUND_SFT      8 | 
 | #define RG_MTKAIF_RXIF_INVALID_SYNC_CHECK_ROUND_MASK     0xf | 
 | #define RG_MTKAIF_RXIF_INVALID_SYNC_CHECK_ROUND_MASK_SFT (0xf << 8) | 
 | #define RG_MTKAIF_RXIF_SYNC_CHECK_ROUND_SFT              4 | 
 | #define RG_MTKAIF_RXIF_SYNC_CHECK_ROUND_MASK             0xf | 
 | #define RG_MTKAIF_RXIF_SYNC_CHECK_ROUND_MASK_SFT         (0xf << 4) | 
 | #define RG_MTKAIF_RXIF_VOICE_MODE_PROTOCOL2_SFT          0 | 
 | #define RG_MTKAIF_RXIF_VOICE_MODE_PROTOCOL2_MASK         0xf | 
 | #define RG_MTKAIF_RXIF_VOICE_MODE_PROTOCOL2_MASK_SFT     (0xf << 0) | 
 |  | 
 | /* AFE_ADDA_MTKAIF_RX_CFG2 */ | 
 | #define RG_MTKAIF_RXIF_P2_INPUT_SEL_SFT                  15 | 
 | #define RG_MTKAIF_RXIF_P2_INPUT_SEL_MASK                 0x1 | 
 | #define RG_MTKAIF_RXIF_P2_INPUT_SEL_MASK_SFT             (0x1 << 15) | 
 | #define RG_MTKAIF_RXIF_SYNC_WORD2_DISABLE_SFT            14 | 
 | #define RG_MTKAIF_RXIF_SYNC_WORD2_DISABLE_MASK           0x1 | 
 | #define RG_MTKAIF_RXIF_SYNC_WORD2_DISABLE_MASK_SFT       (0x1 << 14) | 
 | #define RG_MTKAIF_RXIF_SYNC_WORD1_DISABLE_SFT            13 | 
 | #define RG_MTKAIF_RXIF_SYNC_WORD1_DISABLE_MASK           0x1 | 
 | #define RG_MTKAIF_RXIF_SYNC_WORD1_DISABLE_MASK_SFT       (0x1 << 13) | 
 | #define RG_MTKAIF_RXIF_CLEAR_SYNC_FAIL_SFT               12 | 
 | #define RG_MTKAIF_RXIF_CLEAR_SYNC_FAIL_MASK              0x1 | 
 | #define RG_MTKAIF_RXIF_CLEAR_SYNC_FAIL_MASK_SFT          (0x1 << 12) | 
 | #define RG_MTKAIF_RXIF_SYNC_CNT_TABLE_SFT                0 | 
 | #define RG_MTKAIF_RXIF_SYNC_CNT_TABLE_MASK               0xfff | 
 | #define RG_MTKAIF_RXIF_SYNC_CNT_TABLE_MASK_SFT           (0xfff << 0) | 
 |  | 
 | /* AFE_ADDA_MTKAIF_RX_CFG3 */ | 
 | #define RG_MTKAIF_RXIF_LOOPBACK_USE_NLE_SFT              7 | 
 | #define RG_MTKAIF_RXIF_LOOPBACK_USE_NLE_MASK             0x1 | 
 | #define RG_MTKAIF_RXIF_LOOPBACK_USE_NLE_MASK_SFT         (0x1 << 7) | 
 | #define RG_MTKAIF_RXIF_FIFO_RSP_PROTOCOL2_SFT            4 | 
 | #define RG_MTKAIF_RXIF_FIFO_RSP_PROTOCOL2_MASK           0x7 | 
 | #define RG_MTKAIF_RXIF_FIFO_RSP_PROTOCOL2_MASK_SFT       (0x7 << 4) | 
 | #define RG_MTKAIF_RXIF_DETECT_ON_PROTOCOL2_SFT           3 | 
 | #define RG_MTKAIF_RXIF_DETECT_ON_PROTOCOL2_MASK          0x1 | 
 | #define RG_MTKAIF_RXIF_DETECT_ON_PROTOCOL2_MASK_SFT      (0x1 << 3) | 
 |  | 
 | /* AFE_ADDA_MTKAIF_SYNCWORD_CFG0 */ | 
 | #define RG_MTKAIF_RX_SYNC_WORD2_SFT                      4 | 
 | #define RG_MTKAIF_RX_SYNC_WORD2_MASK                     0x7 | 
 | #define RG_MTKAIF_RX_SYNC_WORD2_MASK_SFT                 (0x7 << 4) | 
 | #define RG_MTKAIF_RX_SYNC_WORD1_SFT                      0 | 
 | #define RG_MTKAIF_RX_SYNC_WORD1_MASK                     0x7 | 
 | #define RG_MTKAIF_RX_SYNC_WORD1_MASK_SFT                 (0x7 << 0) | 
 |  | 
 | /* AFE_ADDA_MTKAIF_SYNCWORD_CFG1 */ | 
 | #define RG_ADDA6_MTKAIF_TX_SYNC_WORD2_SFT                12 | 
 | #define RG_ADDA6_MTKAIF_TX_SYNC_WORD2_MASK               0x7 | 
 | #define RG_ADDA6_MTKAIF_TX_SYNC_WORD2_MASK_SFT           (0x7 << 12) | 
 | #define RG_ADDA6_MTKAIF_TX_SYNC_WORD1_SFT                8 | 
 | #define RG_ADDA6_MTKAIF_TX_SYNC_WORD1_MASK               0x7 | 
 | #define RG_ADDA6_MTKAIF_TX_SYNC_WORD1_MASK_SFT           (0x7 << 8) | 
 | #define RG_ADDA_MTKAIF_TX_SYNC_WORD2_SFT                 4 | 
 | #define RG_ADDA_MTKAIF_TX_SYNC_WORD2_MASK                0x7 | 
 | #define RG_ADDA_MTKAIF_TX_SYNC_WORD2_MASK_SFT            (0x7 << 4) | 
 | #define RG_ADDA_MTKAIF_TX_SYNC_WORD1_SFT                 0 | 
 | #define RG_ADDA_MTKAIF_TX_SYNC_WORD1_MASK                0x7 | 
 | #define RG_ADDA_MTKAIF_TX_SYNC_WORD1_MASK_SFT            (0x7 << 0) | 
 |  | 
 | /* AFE_SGEN_CFG0 */ | 
 | #define SGEN_AMP_DIV_CH1_CTL_SFT                         12 | 
 | #define SGEN_AMP_DIV_CH1_CTL_MASK                        0xf | 
 | #define SGEN_AMP_DIV_CH1_CTL_MASK_SFT                    (0xf << 12) | 
 | #define SGEN_DAC_EN_CTL_SFT                              7 | 
 | #define SGEN_DAC_EN_CTL_MASK                             0x1 | 
 | #define SGEN_DAC_EN_CTL_MASK_SFT                         (0x1 << 7) | 
 | #define SGEN_MUTE_SW_CTL_SFT                             6 | 
 | #define SGEN_MUTE_SW_CTL_MASK                            0x1 | 
 | #define SGEN_MUTE_SW_CTL_MASK_SFT                        (0x1 << 6) | 
 | #define R_AUD_SDM_MUTE_L_SFT                             5 | 
 | #define R_AUD_SDM_MUTE_L_MASK                            0x1 | 
 | #define R_AUD_SDM_MUTE_L_MASK_SFT                        (0x1 << 5) | 
 | #define R_AUD_SDM_MUTE_R_SFT                             4 | 
 | #define R_AUD_SDM_MUTE_R_MASK                            0x1 | 
 | #define R_AUD_SDM_MUTE_R_MASK_SFT                        (0x1 << 4) | 
 | #define R_AUD_SDM_MUTE_L_2ND_SFT                         3 | 
 | #define R_AUD_SDM_MUTE_L_2ND_MASK                        0x1 | 
 | #define R_AUD_SDM_MUTE_L_2ND_MASK_SFT                    (0x1 << 3) | 
 | #define R_AUD_SDM_MUTE_R_2ND_SFT                         2 | 
 | #define R_AUD_SDM_MUTE_R_2ND_MASK                        0x1 | 
 | #define R_AUD_SDM_MUTE_R_2ND_MASK_SFT                    (0x1 << 2) | 
 |  | 
 | /* AFE_SGEN_CFG1 */ | 
 | #define C_SGEN_RCH_INV_5BIT_SFT                          15 | 
 | #define C_SGEN_RCH_INV_5BIT_MASK                         0x1 | 
 | #define C_SGEN_RCH_INV_5BIT_MASK_SFT                     (0x1 << 15) | 
 | #define C_SGEN_RCH_INV_8BIT_SFT                          14 | 
 | #define C_SGEN_RCH_INV_8BIT_MASK                         0x1 | 
 | #define C_SGEN_RCH_INV_8BIT_MASK_SFT                     (0x1 << 14) | 
 | #define SGEN_FREQ_DIV_CH1_CTL_SFT                        0 | 
 | #define SGEN_FREQ_DIV_CH1_CTL_MASK                       0x1f | 
 | #define SGEN_FREQ_DIV_CH1_CTL_MASK_SFT                   (0x1f << 0) | 
 |  | 
 | /* AFE_ADC_ASYNC_FIFO_CFG */ | 
 | #define RG_UL_ASYNC_FIFO_SOFT_RST_EN_SFT                 5 | 
 | #define RG_UL_ASYNC_FIFO_SOFT_RST_EN_MASK                0x1 | 
 | #define RG_UL_ASYNC_FIFO_SOFT_RST_EN_MASK_SFT            (0x1 << 5) | 
 | #define RG_UL_ASYNC_FIFO_SOFT_RST_SFT                    4 | 
 | #define RG_UL_ASYNC_FIFO_SOFT_RST_MASK                   0x1 | 
 | #define RG_UL_ASYNC_FIFO_SOFT_RST_MASK_SFT               (0x1 << 4) | 
 | #define RG_AMIC_UL_ADC_CLK_SEL_SFT                       1 | 
 | #define RG_AMIC_UL_ADC_CLK_SEL_MASK                      0x1 | 
 | #define RG_AMIC_UL_ADC_CLK_SEL_MASK_SFT                  (0x1 << 1) | 
 |  | 
 | /* AFE_ADC_ASYNC_FIFO_CFG1 */ | 
 | #define RG_UL2_ASYNC_FIFO_SOFT_RST_EN_SFT                5 | 
 | #define RG_UL2_ASYNC_FIFO_SOFT_RST_EN_MASK               0x1 | 
 | #define RG_UL2_ASYNC_FIFO_SOFT_RST_EN_MASK_SFT           (0x1 << 5) | 
 | #define RG_UL2_ASYNC_FIFO_SOFT_RST_SFT                   4 | 
 | #define RG_UL2_ASYNC_FIFO_SOFT_RST_MASK                  0x1 | 
 | #define RG_UL2_ASYNC_FIFO_SOFT_RST_MASK_SFT              (0x1 << 4) | 
 |  | 
 | /* AFE_DCCLK_CFG0 */ | 
 | #define DCCLK_DIV_SFT                                    5 | 
 | #define DCCLK_DIV_MASK                                   0x7ff | 
 | #define DCCLK_DIV_MASK_SFT                               (0x7ff << 5) | 
 | #define DCCLK_INV_SFT                                    4 | 
 | #define DCCLK_INV_MASK                                   0x1 | 
 | #define DCCLK_INV_MASK_SFT                               (0x1 << 4) | 
 | #define DCCLK_REF_CK_SEL_SFT                             2 | 
 | #define DCCLK_REF_CK_SEL_MASK                            0x3 | 
 | #define DCCLK_REF_CK_SEL_MASK_SFT                        (0x3 << 2) | 
 | #define DCCLK_PDN_SFT                                    1 | 
 | #define DCCLK_PDN_MASK                                   0x1 | 
 | #define DCCLK_PDN_MASK_SFT                               (0x1 << 1) | 
 | #define DCCLK_GEN_ON_SFT                                 0 | 
 | #define DCCLK_GEN_ON_MASK                                0x1 | 
 | #define DCCLK_GEN_ON_MASK_SFT                            (0x1 << 0) | 
 |  | 
 | /* AFE_DCCLK_CFG1 */ | 
 | #define RESYNC_SRC_SEL_SFT                               10 | 
 | #define RESYNC_SRC_SEL_MASK                              0x3 | 
 | #define RESYNC_SRC_SEL_MASK_SFT                          (0x3 << 10) | 
 | #define RESYNC_SRC_CK_INV_SFT                            9 | 
 | #define RESYNC_SRC_CK_INV_MASK                           0x1 | 
 | #define RESYNC_SRC_CK_INV_MASK_SFT                       (0x1 << 9) | 
 | #define DCCLK_RESYNC_BYPASS_SFT                          8 | 
 | #define DCCLK_RESYNC_BYPASS_MASK                         0x1 | 
 | #define DCCLK_RESYNC_BYPASS_MASK_SFT                     (0x1 << 8) | 
 | #define DCCLK_PHASE_SEL_SFT                              4 | 
 | #define DCCLK_PHASE_SEL_MASK                             0xf | 
 | #define DCCLK_PHASE_SEL_MASK_SFT                         (0xf << 4) | 
 |  | 
 | /* AUDIO_DIG_CFG */ | 
 | #define RG_AUD_PAD_TOP_DAT_MISO2_LOOPBACK_SFT            15 | 
 | #define RG_AUD_PAD_TOP_DAT_MISO2_LOOPBACK_MASK           0x1 | 
 | #define RG_AUD_PAD_TOP_DAT_MISO2_LOOPBACK_MASK_SFT       (0x1 << 15) | 
 | #define RG_AUD_PAD_TOP_PHASE_MODE2_SFT                   8 | 
 | #define RG_AUD_PAD_TOP_PHASE_MODE2_MASK                  0x7f | 
 | #define RG_AUD_PAD_TOP_PHASE_MODE2_MASK_SFT              (0x7f << 8) | 
 | #define RG_AUD_PAD_TOP_DAT_MISO_LOOPBACK_SFT             7 | 
 | #define RG_AUD_PAD_TOP_DAT_MISO_LOOPBACK_MASK            0x1 | 
 | #define RG_AUD_PAD_TOP_DAT_MISO_LOOPBACK_MASK_SFT        (0x1 << 7) | 
 | #define RG_AUD_PAD_TOP_PHASE_MODE_SFT                    0 | 
 | #define RG_AUD_PAD_TOP_PHASE_MODE_MASK                   0x7f | 
 | #define RG_AUD_PAD_TOP_PHASE_MODE_MASK_SFT               (0x7f << 0) | 
 |  | 
 | /* AUDIO_DIG_CFG1 */ | 
 | #define RG_AUD_PAD_TOP_DAT_MISO3_LOOPBACK_SFT            7 | 
 | #define RG_AUD_PAD_TOP_DAT_MISO3_LOOPBACK_MASK           0x1 | 
 | #define RG_AUD_PAD_TOP_DAT_MISO3_LOOPBACK_MASK_SFT       (0x1 << 7) | 
 | #define RG_AUD_PAD_TOP_PHASE_MODE3_SFT                   0 | 
 | #define RG_AUD_PAD_TOP_PHASE_MODE3_MASK                  0x7f | 
 | #define RG_AUD_PAD_TOP_PHASE_MODE3_MASK_SFT              (0x7f << 0) | 
 |  | 
 | /* AFE_AUD_PAD_TOP */ | 
 | #define RG_AUD_PAD_TOP_TX_FIFO_RSP_SFT                   12 | 
 | #define RG_AUD_PAD_TOP_TX_FIFO_RSP_MASK                  0x7 | 
 | #define RG_AUD_PAD_TOP_TX_FIFO_RSP_MASK_SFT              (0x7 << 12) | 
 | #define RG_AUD_PAD_TOP_MTKAIF_CLK_PROTOCOL2_SFT          11 | 
 | #define RG_AUD_PAD_TOP_MTKAIF_CLK_PROTOCOL2_MASK         0x1 | 
 | #define RG_AUD_PAD_TOP_MTKAIF_CLK_PROTOCOL2_MASK_SFT     (0x1 << 11) | 
 | #define RG_AUD_PAD_TOP_TX_FIFO_ON_SFT                    8 | 
 | #define RG_AUD_PAD_TOP_TX_FIFO_ON_MASK                   0x1 | 
 | #define RG_AUD_PAD_TOP_TX_FIFO_ON_MASK_SFT               (0x1 << 8) | 
 |  | 
 | /* AFE_AUD_PAD_TOP_MON */ | 
 | #define ADDA_AUD_PAD_TOP_MON_SFT                         0 | 
 | #define ADDA_AUD_PAD_TOP_MON_MASK                        0xffff | 
 | #define ADDA_AUD_PAD_TOP_MON_MASK_SFT                    (0xffff << 0) | 
 |  | 
 | /* AFE_AUD_PAD_TOP_MON1 */ | 
 | #define ADDA_AUD_PAD_TOP_MON1_SFT                        0 | 
 | #define ADDA_AUD_PAD_TOP_MON1_MASK                       0xffff | 
 | #define ADDA_AUD_PAD_TOP_MON1_MASK_SFT                   (0xffff << 0) | 
 |  | 
 | /* AFE_AUD_PAD_TOP_MON2 */ | 
 | #define ADDA_AUD_PAD_TOP_MON2_SFT                        0 | 
 | #define ADDA_AUD_PAD_TOP_MON2_MASK                       0xffff | 
 | #define ADDA_AUD_PAD_TOP_MON2_MASK_SFT                   (0xffff << 0) | 
 |  | 
 | /* AFE_DL_NLE_CFG */ | 
 | #define NLE_RCH_HPGAIN_SEL_SFT                           10 | 
 | #define NLE_RCH_HPGAIN_SEL_MASK                          0x1 | 
 | #define NLE_RCH_HPGAIN_SEL_MASK_SFT                      (0x1 << 10) | 
 | #define NLE_RCH_CH_SEL_SFT                               9 | 
 | #define NLE_RCH_CH_SEL_MASK                              0x1 | 
 | #define NLE_RCH_CH_SEL_MASK_SFT                          (0x1 << 9) | 
 | #define NLE_RCH_ON_SFT                                   8 | 
 | #define NLE_RCH_ON_MASK                                  0x1 | 
 | #define NLE_RCH_ON_MASK_SFT                              (0x1 << 8) | 
 | #define NLE_LCH_HPGAIN_SEL_SFT                           2 | 
 | #define NLE_LCH_HPGAIN_SEL_MASK                          0x1 | 
 | #define NLE_LCH_HPGAIN_SEL_MASK_SFT                      (0x1 << 2) | 
 | #define NLE_LCH_CH_SEL_SFT                               1 | 
 | #define NLE_LCH_CH_SEL_MASK                              0x1 | 
 | #define NLE_LCH_CH_SEL_MASK_SFT                          (0x1 << 1) | 
 | #define NLE_LCH_ON_SFT                                   0 | 
 | #define NLE_LCH_ON_MASK                                  0x1 | 
 | #define NLE_LCH_ON_MASK_SFT                              (0x1 << 0) | 
 |  | 
 | /* AFE_DL_NLE_MON */ | 
 | #define NLE_MONITOR_SFT                                  0 | 
 | #define NLE_MONITOR_MASK                                 0x3fff | 
 | #define NLE_MONITOR_MASK_SFT                             (0x3fff << 0) | 
 |  | 
 | /* AFE_CG_EN_MON */ | 
 | #define CK_CG_EN_MON_SFT                                 0 | 
 | #define CK_CG_EN_MON_MASK                                0x3f | 
 | #define CK_CG_EN_MON_MASK_SFT                            (0x3f << 0) | 
 |  | 
 | /* AFE_MIC_ARRAY_CFG */ | 
 | #define RG_AMIC_ADC1_SOURCE_SEL_SFT                      10 | 
 | #define RG_AMIC_ADC1_SOURCE_SEL_MASK                     0x3 | 
 | #define RG_AMIC_ADC1_SOURCE_SEL_MASK_SFT                 (0x3 << 10) | 
 | #define RG_AMIC_ADC2_SOURCE_SEL_SFT                      8 | 
 | #define RG_AMIC_ADC2_SOURCE_SEL_MASK                     0x3 | 
 | #define RG_AMIC_ADC2_SOURCE_SEL_MASK_SFT                 (0x3 << 8) | 
 | #define RG_AMIC_ADC3_SOURCE_SEL_SFT                      6 | 
 | #define RG_AMIC_ADC3_SOURCE_SEL_MASK                     0x3 | 
 | #define RG_AMIC_ADC3_SOURCE_SEL_MASK_SFT                 (0x3 << 6) | 
 | #define RG_DMIC_ADC1_SOURCE_SEL_SFT                      4 | 
 | #define RG_DMIC_ADC1_SOURCE_SEL_MASK                     0x3 | 
 | #define RG_DMIC_ADC1_SOURCE_SEL_MASK_SFT                 (0x3 << 4) | 
 | #define RG_DMIC_ADC2_SOURCE_SEL_SFT                      2 | 
 | #define RG_DMIC_ADC2_SOURCE_SEL_MASK                     0x3 | 
 | #define RG_DMIC_ADC2_SOURCE_SEL_MASK_SFT                 (0x3 << 2) | 
 | #define RG_DMIC_ADC3_SOURCE_SEL_SFT                      0 | 
 | #define RG_DMIC_ADC3_SOURCE_SEL_MASK                     0x3 | 
 | #define RG_DMIC_ADC3_SOURCE_SEL_MASK_SFT                 (0x3 << 0) | 
 |  | 
 | /* AFE_CHOP_CFG0 */ | 
 | #define RG_CHOP_DIV_SEL_SFT                              4 | 
 | #define RG_CHOP_DIV_SEL_MASK                             0x1f | 
 | #define RG_CHOP_DIV_SEL_MASK_SFT                         (0x1f << 4) | 
 | #define RG_CHOP_DIV_EN_SFT                               0 | 
 | #define RG_CHOP_DIV_EN_MASK                              0x1 | 
 | #define RG_CHOP_DIV_EN_MASK_SFT                          (0x1 << 0) | 
 |  | 
 | /* AFE_MTKAIF_MUX_CFG */ | 
 | #define RG_ADDA6_EN_SEL_SFT                              12 | 
 | #define RG_ADDA6_EN_SEL_MASK                             0x1 | 
 | #define RG_ADDA6_EN_SEL_MASK_SFT                         (0x1 << 12) | 
 | #define RG_ADDA6_CH2_SEL_SFT                             10 | 
 | #define RG_ADDA6_CH2_SEL_MASK                            0x3 | 
 | #define RG_ADDA6_CH2_SEL_MASK_SFT                        (0x3 << 10) | 
 | #define RG_ADDA6_CH1_SEL_SFT                             8 | 
 | #define RG_ADDA6_CH1_SEL_MASK                            0x3 | 
 | #define RG_ADDA6_CH1_SEL_MASK_SFT                        (0x3 << 8) | 
 | #define RG_ADDA_EN_SEL_SFT                               4 | 
 | #define RG_ADDA_EN_SEL_MASK                              0x1 | 
 | #define RG_ADDA_EN_SEL_MASK_SFT                          (0x1 << 4) | 
 | #define RG_ADDA_CH2_SEL_SFT                              2 | 
 | #define RG_ADDA_CH2_SEL_MASK                             0x3 | 
 | #define RG_ADDA_CH2_SEL_MASK_SFT                         (0x3 << 2) | 
 | #define RG_ADDA_CH1_SEL_SFT                              0 | 
 | #define RG_ADDA_CH1_SEL_MASK                             0x3 | 
 | #define RG_ADDA_CH1_SEL_MASK_SFT                         (0x3 << 0) | 
 |  | 
 | /* AFE_PMIC_NEWIF_CFG3 */ | 
 | #define RG_UP8X_SYNC_WORD_SFT                0 | 
 | #define RG_UP8X_SYNC_WORD_MASK               0xffff | 
 | #define RG_UP8X_SYNC_WORD_MASK_SFT           (0xffff << 0) | 
 |  | 
 | /* AFE_VOW_TOP_CON0 */ | 
 | #define PDN_VOW_SFT                          15 | 
 | #define PDN_VOW_MASK                         0x1 | 
 | #define PDN_VOW_MASK_SFT                     (0x1 << 15) | 
 | #define VOW_DMIC_CK_SEL_SFT                  13 | 
 | #define VOW_DMIC_CK_SEL_MASK                 0x3 | 
 | #define VOW_DMIC_CK_SEL_MASK_SFT             (0x3 << 13) | 
 | #define MAIN_DMIC_CK_VOW_SEL_SFT             12 | 
 | #define MAIN_DMIC_CK_VOW_SEL_MASK            0x1 | 
 | #define MAIN_DMIC_CK_VOW_SEL_MASK_SFT        (0x1 << 12) | 
 | #define VOW_CIC_MODE_SEL_SFT                 10 | 
 | #define VOW_CIC_MODE_SEL_MASK                0x3 | 
 | #define VOW_CIC_MODE_SEL_MASK_SFT            (0x3 << 10) | 
 | #define VOW_SDM_3_LEVEL_SFT                  9 | 
 | #define VOW_SDM_3_LEVEL_MASK                 0x1 | 
 | #define VOW_SDM_3_LEVEL_MASK_SFT             (0x1 << 9) | 
 | #define VOW_LOOP_BACK_MODE_SFT               8 | 
 | #define VOW_LOOP_BACK_MODE_MASK              0x1 | 
 | #define VOW_LOOP_BACK_MODE_MASK_SFT          (0x1 << 8) | 
 | #define VOW_INTR_SW_MODE_SFT                 7 | 
 | #define VOW_INTR_SW_MODE_MASK                0x1 | 
 | #define VOW_INTR_SW_MODE_MASK_SFT            (0x1 << 7) | 
 | #define VOW_INTR_SW_VAL_SFT                  6 | 
 | #define VOW_INTR_SW_VAL_MASK                 0x1 | 
 | #define VOW_INTR_SW_VAL_MASK_SFT             (0x1 << 6) | 
 | #define RG_VOW_INTR_MODE_SEL_SFT             2 | 
 | #define RG_VOW_INTR_MODE_SEL_MASK            0x3 | 
 | #define RG_VOW_INTR_MODE_SEL_MASK_SFT        (0x3 << 2) | 
 |  | 
 | /* AFE_VOW_TOP_CON1 */ | 
 | #define VOW_DMIC0_CK_PDN_SFT                 15 | 
 | #define VOW_DMIC0_CK_PDN_MASK                0x1 | 
 | #define VOW_DMIC0_CK_PDN_MASK_SFT            (0x1 << 15) | 
 | #define VOW_DIGMIC_ON_CH1_SFT                14 | 
 | #define VOW_DIGMIC_ON_CH1_MASK               0x1 | 
 | #define VOW_DIGMIC_ON_CH1_MASK_SFT           (0x1 << 14) | 
 | #define VOW_CK_DIV_RST_CH1_SFT               13 | 
 | #define VOW_CK_DIV_RST_CH1_MASK              0x1 | 
 | #define VOW_CK_DIV_RST_CH1_MASK_SFT          (0x1 << 13) | 
 | #define VOW_ADC_CK_PDN_CH1_SFT               12 | 
 | #define VOW_ADC_CK_PDN_CH1_MASK              0x1 | 
 | #define VOW_ADC_CK_PDN_CH1_MASK_SFT          (0x1 << 12) | 
 | #define VOW_CK_PDN_CH1_SFT                   11 | 
 | #define VOW_CK_PDN_CH1_MASK                  0x1 | 
 | #define VOW_CK_PDN_CH1_MASK_SFT              (0x1 << 11) | 
 | #define VOW_DIGMIC_CK_PHASE_SEL_CH1_SFT      6 | 
 | #define VOW_DIGMIC_CK_PHASE_SEL_CH1_MASK     0x1f | 
 | #define VOW_DIGMIC_CK_PHASE_SEL_CH1_MASK_SFT (0x1f << 6) | 
 | #define VOW_ADC_CLK_INV_CH1_SFT              5 | 
 | #define VOW_ADC_CLK_INV_CH1_MASK             0x1 | 
 | #define VOW_ADC_CLK_INV_CH1_MASK_SFT         (0x1 << 5) | 
 | #define VOW_INTR_SOURCE_SEL_CH1_SFT          4 | 
 | #define VOW_INTR_SOURCE_SEL_CH1_MASK         0x1 | 
 | #define VOW_INTR_SOURCE_SEL_CH1_MASK_SFT     (0x1 << 4) | 
 | #define VOW_INTR_CLR_CH1_SFT                 3 | 
 | #define VOW_INTR_CLR_CH1_MASK                0x1 | 
 | #define VOW_INTR_CLR_CH1_MASK_SFT            (0x1 << 3) | 
 | #define S_N_VALUE_RST_CH1_SFT                2 | 
 | #define S_N_VALUE_RST_CH1_MASK               0x1 | 
 | #define S_N_VALUE_RST_CH1_MASK_SFT           (0x1 << 2) | 
 | #define SAMPLE_BASE_MODE_CH1_SFT             1 | 
 | #define SAMPLE_BASE_MODE_CH1_MASK            0x1 | 
 | #define SAMPLE_BASE_MODE_CH1_MASK_SFT        (0x1 << 1) | 
 | #define VOW_ON_CH1_SFT                       0 | 
 | #define VOW_ON_CH1_MASK                      0x1 | 
 | #define VOW_ON_CH1_MASK_SFT                  (0x1 << 0) | 
 |  | 
 | /* AFE_VOW_TOP_CON2 */ | 
 | #define VOW_DMIC1_CK_PDN_SFT                 15 | 
 | #define VOW_DMIC1_CK_PDN_MASK                0x1 | 
 | #define VOW_DMIC1_CK_PDN_MASK_SFT            (0x1 << 15) | 
 | #define VOW_DIGMIC_ON_CH2_SFT                14 | 
 | #define VOW_DIGMIC_ON_CH2_MASK               0x1 | 
 | #define VOW_DIGMIC_ON_CH2_MASK_SFT           (0x1 << 14) | 
 | #define VOW_CK_DIV_RST_CH2_SFT               13 | 
 | #define VOW_CK_DIV_RST_CH2_MASK              0x1 | 
 | #define VOW_CK_DIV_RST_CH2_MASK_SFT          (0x1 << 13) | 
 | #define VOW_ADC_CK_PDN_CH2_SFT               12 | 
 | #define VOW_ADC_CK_PDN_CH2_MASK              0x1 | 
 | #define VOW_ADC_CK_PDN_CH2_MASK_SFT          (0x1 << 12) | 
 | #define VOW_CK_PDN_CH2_SFT                   11 | 
 | #define VOW_CK_PDN_CH2_MASK                  0x1 | 
 | #define VOW_CK_PDN_CH2_MASK_SFT              (0x1 << 11) | 
 | #define VOW_DIGMIC_CK_PHASE_SEL_CH2_SFT      6 | 
 | #define VOW_DIGMIC_CK_PHASE_SEL_CH2_MASK     0x1f | 
 | #define VOW_DIGMIC_CK_PHASE_SEL_CH2_MASK_SFT (0x1f << 6) | 
 | #define VOW_ADC_CLK_INV_CH2_SFT              5 | 
 | #define VOW_ADC_CLK_INV_CH2_MASK             0x1 | 
 | #define VOW_ADC_CLK_INV_CH2_MASK_SFT         (0x1 << 5) | 
 | #define VOW_INTR_SOURCE_SEL_CH2_SFT          4 | 
 | #define VOW_INTR_SOURCE_SEL_CH2_MASK         0x1 | 
 | #define VOW_INTR_SOURCE_SEL_CH2_MASK_SFT     (0x1 << 4) | 
 | #define VOW_INTR_CLR_CH2_SFT                 3 | 
 | #define VOW_INTR_CLR_CH2_MASK                0x1 | 
 | #define VOW_INTR_CLR_CH2_MASK_SFT            (0x1 << 3) | 
 | #define S_N_VALUE_RST_CH2_SFT                2 | 
 | #define S_N_VALUE_RST_CH2_MASK               0x1 | 
 | #define S_N_VALUE_RST_CH2_MASK_SFT           (0x1 << 2) | 
 | #define SAMPLE_BASE_MODE_CH2_SFT             1 | 
 | #define SAMPLE_BASE_MODE_CH2_MASK            0x1 | 
 | #define SAMPLE_BASE_MODE_CH2_MASK_SFT        (0x1 << 1) | 
 | #define VOW_ON_CH2_SFT                       0 | 
 | #define VOW_ON_CH2_MASK                      0x1 | 
 | #define VOW_ON_CH2_MASK_SFT                  (0x1 << 0) | 
 |  | 
 | /* AFE_VOW_TOP_CON3 */ | 
 | #define VOW_TXIF_SCK_INV_SFT                 15 | 
 | #define VOW_TXIF_SCK_INV_MASK                0x1 | 
 | #define VOW_TXIF_SCK_INV_MASK_SFT            (0x1 << 15) | 
 | #define VOW_ADC_TESTCK_SRC_SEL_SFT           12 | 
 | #define VOW_ADC_TESTCK_SRC_SEL_MASK          0x7 | 
 | #define VOW_ADC_TESTCK_SRC_SEL_MASK_SFT      (0x7 << 12) | 
 | #define VOW_ADC_TESTCK_SEL_SFT               11 | 
 | #define VOW_ADC_TESTCK_SEL_MASK              0x1 | 
 | #define VOW_ADC_TESTCK_SEL_MASK_SFT          (0x1 << 11) | 
 | #define VOW_TXIF_MONO_SFT                    9 | 
 | #define VOW_TXIF_MONO_MASK                   0x1 | 
 | #define VOW_TXIF_MONO_MASK_SFT               (0x1 << 9) | 
 | #define VOW_TXIF_SCK_DIV_SFT                 4 | 
 | #define VOW_TXIF_SCK_DIV_MASK                0x1f | 
 | #define VOW_TXIF_SCK_DIV_MASK_SFT            (0x1f << 4) | 
 | #define VOW_P2_SNRDET_AUTO_PDN_SFT           0 | 
 | #define VOW_P2_SNRDET_AUTO_PDN_MASK          0x1 | 
 | #define VOW_P2_SNRDET_AUTO_PDN_MASK_SFT      (0x1 << 0) | 
 |  | 
 | /* AFE_VOW_TOP_CON4 */ | 
 | #define RG_VOW_AMIC_ADC1_SOURCE_SEL_SFT      4 | 
 | #define RG_VOW_AMIC_ADC1_SOURCE_SEL_MASK     0x3 | 
 | #define RG_VOW_AMIC_ADC1_SOURCE_SEL_MASK_SFT (0x3 << 4) | 
 | #define RG_VOW_AMIC_ADC2_SOURCE_SEL_SFT      0 | 
 | #define RG_VOW_AMIC_ADC2_SOURCE_SEL_MASK     0x3 | 
 | #define RG_VOW_AMIC_ADC2_SOURCE_SEL_MASK_SFT (0x3 << 0) | 
 |  | 
 | /* AFE_VOW_TOP_MON0 */ | 
 | #define BUCK_DVFS_DONE_SFT                   8 | 
 | #define BUCK_DVFS_DONE_MASK                  0x1 | 
 | #define BUCK_DVFS_DONE_MASK_SFT              (0x1 << 8) | 
 | #define VOW_INTR_SFT                         4 | 
 | #define VOW_INTR_MASK                        0x1 | 
 | #define VOW_INTR_MASK_SFT                    (0x1 << 4) | 
 | #define VOW_INTR_FLAG_CH1_SFT                1 | 
 | #define VOW_INTR_FLAG_CH1_MASK               0x1 | 
 | #define VOW_INTR_FLAG_CH1_MASK_SFT           (0x1 << 1) | 
 | #define VOW_INTR_FLAG_CH2_SFT                0 | 
 | #define VOW_INTR_FLAG_CH2_MASK               0x1 | 
 | #define VOW_INTR_FLAG_CH2_MASK_SFT           (0x1 << 0) | 
 |  | 
 | /* AFE_VOW_VAD_CFG0 */ | 
 | #define AMPREF_CH1_SFT                       0 | 
 | #define AMPREF_CH1_MASK                      0xffff | 
 | #define AMPREF_CH1_MASK_SFT                  (0xffff << 0) | 
 |  | 
 | /* AFE_VOW_VAD_CFG1 */ | 
 | #define AMPREF_CH2_SFT                       0 | 
 | #define AMPREF_CH2_MASK                      0xffff | 
 | #define AMPREF_CH2_MASK_SFT                  (0xffff << 0) | 
 |  | 
 | /* AFE_VOW_VAD_CFG2 */ | 
 | #define TIMERINI_CH1_SFT                     0 | 
 | #define TIMERINI_CH1_MASK                    0xffff | 
 | #define TIMERINI_CH1_MASK_SFT                (0xffff << 0) | 
 |  | 
 | /* AFE_VOW_VAD_CFG3 */ | 
 | #define TIMERINI_CH2_SFT                     0 | 
 | #define TIMERINI_CH2_MASK                    0xffff | 
 | #define TIMERINI_CH2_MASK_SFT                (0xffff << 0) | 
 |  | 
 | /* AFE_VOW_VAD_CFG4 */ | 
 | #define VOW_IRQ_LATCH_SNR_EN_CH1_SFT         15 | 
 | #define VOW_IRQ_LATCH_SNR_EN_CH1_MASK        0x1 | 
 | #define VOW_IRQ_LATCH_SNR_EN_CH1_MASK_SFT    (0x1 << 15) | 
 | #define B_DEFAULT_CH1_SFT                    12 | 
 | #define B_DEFAULT_CH1_MASK                   0x7 | 
 | #define B_DEFAULT_CH1_MASK_SFT               (0x7 << 12) | 
 | #define A_DEFAULT_CH1_SFT                    8 | 
 | #define A_DEFAULT_CH1_MASK                   0x7 | 
 | #define A_DEFAULT_CH1_MASK_SFT               (0x7 << 8) | 
 | #define B_INI_CH1_SFT                        4 | 
 | #define B_INI_CH1_MASK                       0x7 | 
 | #define B_INI_CH1_MASK_SFT                   (0x7 << 4) | 
 | #define A_INI_CH1_SFT                        0 | 
 | #define A_INI_CH1_MASK                       0x7 | 
 | #define A_INI_CH1_MASK_SFT                   (0x7 << 0) | 
 |  | 
 | /* AFE_VOW_VAD_CFG5 */ | 
 | #define VOW_IRQ_LATCH_SNR_EN_CH2_SFT         15 | 
 | #define VOW_IRQ_LATCH_SNR_EN_CH2_MASK        0x1 | 
 | #define VOW_IRQ_LATCH_SNR_EN_CH2_MASK_SFT    (0x1 << 15) | 
 | #define B_DEFAULT_CH2_SFT                    12 | 
 | #define B_DEFAULT_CH2_MASK                   0x7 | 
 | #define B_DEFAULT_CH2_MASK_SFT               (0x7 << 12) | 
 | #define A_DEFAULT_CH2_SFT                    8 | 
 | #define A_DEFAULT_CH2_MASK                   0x7 | 
 | #define A_DEFAULT_CH2_MASK_SFT               (0x7 << 8) | 
 | #define B_INI_CH2_SFT                        4 | 
 | #define B_INI_CH2_MASK                       0x7 | 
 | #define B_INI_CH2_MASK_SFT                   (0x7 << 4) | 
 | #define A_INI_CH2_SFT                        0 | 
 | #define A_INI_CH2_MASK                       0x7 | 
 | #define A_INI_CH2_MASK_SFT                   (0x7 << 0) | 
 |  | 
 | /* AFE_VOW_VAD_CFG6 */ | 
 | #define K_BETA_RISE_CH1_SFT                  12 | 
 | #define K_BETA_RISE_CH1_MASK                 0xf | 
 | #define K_BETA_RISE_CH1_MASK_SFT             (0xf << 12) | 
 | #define K_BETA_FALL_CH1_SFT                  8 | 
 | #define K_BETA_FALL_CH1_MASK                 0xf | 
 | #define K_BETA_FALL_CH1_MASK_SFT             (0xf << 8) | 
 | #define K_ALPHA_RISE_CH1_SFT                 4 | 
 | #define K_ALPHA_RISE_CH1_MASK                0xf | 
 | #define K_ALPHA_RISE_CH1_MASK_SFT            (0xf << 4) | 
 | #define K_ALPHA_FALL_CH1_SFT                 0 | 
 | #define K_ALPHA_FALL_CH1_MASK                0xf | 
 | #define K_ALPHA_FALL_CH1_MASK_SFT            (0xf << 0) | 
 |  | 
 | /* AFE_VOW_VAD_CFG7 */ | 
 | #define K_BETA_RISE_CH2_SFT                  12 | 
 | #define K_BETA_RISE_CH2_MASK                 0xf | 
 | #define K_BETA_RISE_CH2_MASK_SFT             (0xf << 12) | 
 | #define K_BETA_FALL_CH2_SFT                  8 | 
 | #define K_BETA_FALL_CH2_MASK                 0xf | 
 | #define K_BETA_FALL_CH2_MASK_SFT             (0xf << 8) | 
 | #define K_ALPHA_RISE_CH2_SFT                 4 | 
 | #define K_ALPHA_RISE_CH2_MASK                0xf | 
 | #define K_ALPHA_RISE_CH2_MASK_SFT            (0xf << 4) | 
 | #define K_ALPHA_FALL_CH2_SFT                 0 | 
 | #define K_ALPHA_FALL_CH2_MASK                0xf | 
 | #define K_ALPHA_FALL_CH2_MASK_SFT            (0xf << 0) | 
 |  | 
 | /* AFE_VOW_VAD_CFG8 */ | 
 | #define N_MIN_CH1_SFT                        0 | 
 | #define N_MIN_CH1_MASK                       0xffff | 
 | #define N_MIN_CH1_MASK_SFT                   (0xffff << 0) | 
 |  | 
 | /* AFE_VOW_VAD_CFG9 */ | 
 | #define N_MIN_CH2_SFT                        0 | 
 | #define N_MIN_CH2_MASK                       0xffff | 
 | #define N_MIN_CH2_MASK_SFT                   (0xffff << 0) | 
 |  | 
 | /* AFE_VOW_VAD_CFG10 */ | 
 | #define VOW_SN_INI_CFG_EN_CH1_SFT            15 | 
 | #define VOW_SN_INI_CFG_EN_CH1_MASK           0x1 | 
 | #define VOW_SN_INI_CFG_EN_CH1_MASK_SFT       (0x1 << 15) | 
 | #define VOW_SN_INI_CFG_VAL_CH1_SFT           0 | 
 | #define VOW_SN_INI_CFG_VAL_CH1_MASK          0x7fff | 
 | #define VOW_SN_INI_CFG_VAL_CH1_MASK_SFT      (0x7fff << 0) | 
 |  | 
 | /* AFE_VOW_VAD_CFG11 */ | 
 | #define VOW_SN_INI_CFG_EN_CH2_SFT            15 | 
 | #define VOW_SN_INI_CFG_EN_CH2_MASK           0x1 | 
 | #define VOW_SN_INI_CFG_EN_CH2_MASK_SFT       (0x1 << 15) | 
 | #define VOW_SN_INI_CFG_VAL_CH2_SFT           0 | 
 | #define VOW_SN_INI_CFG_VAL_CH2_MASK          0x7fff | 
 | #define VOW_SN_INI_CFG_VAL_CH2_MASK_SFT      (0x7fff << 0) | 
 |  | 
 | /* AFE_VOW_VAD_CFG12 */ | 
 | #define K_GAMMA_CH1_SFT                      8 | 
 | #define K_GAMMA_CH1_MASK                     0xf | 
 | #define K_GAMMA_CH1_MASK_SFT                 (0xf << 8) | 
 | #define K_GAMMA_CH2_SFT                      0 | 
 | #define K_GAMMA_CH2_MASK                     0xf | 
 | #define K_GAMMA_CH2_MASK_SFT                 (0xf << 0) | 
 |  | 
 | /* AFE_VOW_VAD_MON0 */ | 
 | #define VOW_DOWNCNT_CH1_SFT                  0 | 
 | #define VOW_DOWNCNT_CH1_MASK                 0xffff | 
 | #define VOW_DOWNCNT_CH1_MASK_SFT             (0xffff << 0) | 
 |  | 
 | /* AFE_VOW_VAD_MON1 */ | 
 | #define VOW_DOWNCNT_CH2_SFT                  0 | 
 | #define VOW_DOWNCNT_CH2_MASK                 0xffff | 
 | #define VOW_DOWNCNT_CH2_MASK_SFT             (0xffff << 0) | 
 |  | 
 | /* AFE_VOW_VAD_MON2 */ | 
 | #define K_TMP_MON_CH1_SFT                    10 | 
 | #define K_TMP_MON_CH1_MASK                   0xf | 
 | #define K_TMP_MON_CH1_MASK_SFT               (0xf << 10) | 
 | #define SLT_COUNTER_MON_CH1_SFT              7 | 
 | #define SLT_COUNTER_MON_CH1_MASK             0x7 | 
 | #define SLT_COUNTER_MON_CH1_MASK_SFT         (0x7 << 7) | 
 | #define VOW_B_CH1_SFT                        4 | 
 | #define VOW_B_CH1_MASK                       0x7 | 
 | #define VOW_B_CH1_MASK_SFT                   (0x7 << 4) | 
 | #define VOW_A_CH1_SFT                        1 | 
 | #define VOW_A_CH1_MASK                       0x7 | 
 | #define VOW_A_CH1_MASK_SFT                   (0x7 << 1) | 
 | #define SECOND_CNT_START_CH1_SFT             0 | 
 | #define SECOND_CNT_START_CH1_MASK            0x1 | 
 | #define SECOND_CNT_START_CH1_MASK_SFT        (0x1 << 0) | 
 |  | 
 | /* AFE_VOW_VAD_MON3 */ | 
 | #define K_TMP_MON_CH2_SFT                    10 | 
 | #define K_TMP_MON_CH2_MASK                   0xf | 
 | #define K_TMP_MON_CH2_MASK_SFT               (0xf << 10) | 
 | #define SLT_COUNTER_MON_CH2_SFT              7 | 
 | #define SLT_COUNTER_MON_CH2_MASK             0x7 | 
 | #define SLT_COUNTER_MON_CH2_MASK_SFT         (0x7 << 7) | 
 | #define VOW_B_CH2_SFT                        4 | 
 | #define VOW_B_CH2_MASK                       0x7 | 
 | #define VOW_B_CH2_MASK_SFT                   (0x7 << 4) | 
 | #define VOW_A_CH2_SFT                        1 | 
 | #define VOW_A_CH2_MASK                       0x7 | 
 | #define VOW_A_CH2_MASK_SFT                   (0x7 << 1) | 
 | #define SECOND_CNT_START_CH2_SFT             0 | 
 | #define SECOND_CNT_START_CH2_MASK            0x1 | 
 | #define SECOND_CNT_START_CH2_MASK_SFT        (0x1 << 0) | 
 |  | 
 | /* AFE_VOW_VAD_MON4 */ | 
 | #define VOW_S_L_CH1_SFT                      0 | 
 | #define VOW_S_L_CH1_MASK                     0xffff | 
 | #define VOW_S_L_CH1_MASK_SFT                 (0xffff << 0) | 
 |  | 
 | /* AFE_VOW_VAD_MON5 */ | 
 | #define VOW_S_L_CH2_SFT                      0 | 
 | #define VOW_S_L_CH2_MASK                     0xffff | 
 | #define VOW_S_L_CH2_MASK_SFT                 (0xffff << 0) | 
 |  | 
 | /* AFE_VOW_VAD_MON6 */ | 
 | #define VOW_S_H_CH1_SFT                      0 | 
 | #define VOW_S_H_CH1_MASK                     0xffff | 
 | #define VOW_S_H_CH1_MASK_SFT                 (0xffff << 0) | 
 |  | 
 | /* AFE_VOW_VAD_MON7 */ | 
 | #define VOW_S_H_CH2_SFT                      0 | 
 | #define VOW_S_H_CH2_MASK                     0xffff | 
 | #define VOW_S_H_CH2_MASK_SFT                 (0xffff << 0) | 
 |  | 
 | /* AFE_VOW_VAD_MON8 */ | 
 | #define VOW_N_L_CH1_SFT                      0 | 
 | #define VOW_N_L_CH1_MASK                     0xffff | 
 | #define VOW_N_L_CH1_MASK_SFT                 (0xffff << 0) | 
 |  | 
 | /* AFE_VOW_VAD_MON9 */ | 
 | #define VOW_N_L_CH2_SFT                      0 | 
 | #define VOW_N_L_CH2_MASK                     0xffff | 
 | #define VOW_N_L_CH2_MASK_SFT                 (0xffff << 0) | 
 |  | 
 | /* AFE_VOW_VAD_MON10 */ | 
 | #define VOW_N_H_CH1_SFT                      0 | 
 | #define VOW_N_H_CH1_MASK                     0xffff | 
 | #define VOW_N_H_CH1_MASK_SFT                 (0xffff << 0) | 
 |  | 
 | /* AFE_VOW_VAD_MON11 */ | 
 | #define VOW_N_H_CH2_SFT                      0 | 
 | #define VOW_N_H_CH2_MASK                     0xffff | 
 | #define VOW_N_H_CH2_MASK_SFT                 (0xffff << 0) | 
 |  | 
 | /* AFE_VOW_TGEN_CFG0 */ | 
 | #define VOW_TGEN_EN_CH1_SFT                  15 | 
 | #define VOW_TGEN_EN_CH1_MASK                 0x1 | 
 | #define VOW_TGEN_EN_CH1_MASK_SFT             (0x1 << 15) | 
 | #define VOW_TGEN_MUTE_SW_CH1_SFT             14 | 
 | #define VOW_TGEN_MUTE_SW_CH1_MASK            0x1 | 
 | #define VOW_TGEN_MUTE_SW_CH1_MASK_SFT        (0x1 << 14) | 
 | #define VOW_TGEN_FREQ_DIV_CH1_SFT            0 | 
 | #define VOW_TGEN_FREQ_DIV_CH1_MASK           0x3fff | 
 | #define VOW_TGEN_FREQ_DIV_CH1_MASK_SFT       (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_TGEN_CFG1 */ | 
 | #define VOW_TGEN_EN_CH2_SFT                  15 | 
 | #define VOW_TGEN_EN_CH2_MASK                 0x1 | 
 | #define VOW_TGEN_EN_CH2_MASK_SFT             (0x1 << 15) | 
 | #define VOW_TGEN_MUTE_SW_CH2_SFT             14 | 
 | #define VOW_TGEN_MUTE_SW_CH2_MASK            0x1 | 
 | #define VOW_TGEN_MUTE_SW_CH2_MASK_SFT        (0x1 << 14) | 
 | #define VOW_TGEN_FREQ_DIV_CH2_SFT            0 | 
 | #define VOW_TGEN_FREQ_DIV_CH2_MASK           0x3fff | 
 | #define VOW_TGEN_FREQ_DIV_CH2_MASK_SFT       (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_HPF_CFG0 */ | 
 | #define VOW_HPF_DC_TEST_CH1_SFT              12 | 
 | #define VOW_HPF_DC_TEST_CH1_MASK             0xf | 
 | #define VOW_HPF_DC_TEST_CH1_MASK_SFT         (0xf << 12) | 
 | #define RG_BASELINE_ALPHA_ORDER_CH1_SFT      4 | 
 | #define RG_BASELINE_ALPHA_ORDER_CH1_MASK     0xf | 
 | #define RG_BASELINE_ALPHA_ORDER_CH1_MASK_SFT (0xf << 4) | 
 | #define RG_MTKAIF_HPF_BYPASS_CH1_SFT         2 | 
 | #define RG_MTKAIF_HPF_BYPASS_CH1_MASK        0x1 | 
 | #define RG_MTKAIF_HPF_BYPASS_CH1_MASK_SFT    (0x1 << 2) | 
 | #define RG_SNRDET_HPF_BYPASS_CH1_SFT         1 | 
 | #define RG_SNRDET_HPF_BYPASS_CH1_MASK        0x1 | 
 | #define RG_SNRDET_HPF_BYPASS_CH1_MASK_SFT    (0x1 << 1) | 
 | #define RG_HPF_ON_CH1_SFT                    0 | 
 | #define RG_HPF_ON_CH1_MASK                   0x1 | 
 | #define RG_HPF_ON_CH1_MASK_SFT               (0x1 << 0) | 
 |  | 
 | /* AFE_VOW_HPF_CFG1 */ | 
 | #define VOW_HPF_DC_TEST_CH2_SFT              12 | 
 | #define VOW_HPF_DC_TEST_CH2_MASK             0xf | 
 | #define VOW_HPF_DC_TEST_CH2_MASK_SFT         (0xf << 12) | 
 | #define RG_BASELINE_ALPHA_ORDER_CH2_SFT      4 | 
 | #define RG_BASELINE_ALPHA_ORDER_CH2_MASK     0xf | 
 | #define RG_BASELINE_ALPHA_ORDER_CH2_MASK_SFT (0xf << 4) | 
 | #define RG_MTKAIF_HPF_BYPASS_CH2_SFT         2 | 
 | #define RG_MTKAIF_HPF_BYPASS_CH2_MASK        0x1 | 
 | #define RG_MTKAIF_HPF_BYPASS_CH2_MASK_SFT    (0x1 << 2) | 
 | #define RG_SNRDET_HPF_BYPASS_CH2_SFT         1 | 
 | #define RG_SNRDET_HPF_BYPASS_CH2_MASK        0x1 | 
 | #define RG_SNRDET_HPF_BYPASS_CH2_MASK_SFT    (0x1 << 1) | 
 | #define RG_HPF_ON_CH2_SFT                    0 | 
 | #define RG_HPF_ON_CH2_MASK                   0x1 | 
 | #define RG_HPF_ON_CH2_MASK_SFT               (0x1 << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG0 */ | 
 | #define RG_PERIODIC_EN_SFT                                15 | 
 | #define RG_PERIODIC_EN_MASK                               0x1 | 
 | #define RG_PERIODIC_EN_MASK_SFT                           (0x1 << 15) | 
 | #define RG_PERIODIC_CNT_CLR_SFT                           14 | 
 | #define RG_PERIODIC_CNT_CLR_MASK                          0x1 | 
 | #define RG_PERIODIC_CNT_CLR_MASK_SFT                      (0x1 << 14) | 
 | #define RG_PERIODIC_CNT_PERIOD_SFT                        0 | 
 | #define RG_PERIODIC_CNT_PERIOD_MASK                       0x3fff | 
 | #define RG_PERIODIC_CNT_PERIOD_MASK_SFT                   (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG1 */ | 
 | #define RG_PERIODIC_CNT_SET_SFT                           15 | 
 | #define RG_PERIODIC_CNT_SET_MASK                          0x1 | 
 | #define RG_PERIODIC_CNT_SET_MASK_SFT                      (0x1 << 15) | 
 | #define RG_PERIODIC_CNT_PAUSE_SFT                         14 | 
 | #define RG_PERIODIC_CNT_PAUSE_MASK                        0x1 | 
 | #define RG_PERIODIC_CNT_PAUSE_MASK_SFT                    (0x1 << 14) | 
 | #define RG_PERIODIC_CNT_SET_VALUE_SFT                     0 | 
 | #define RG_PERIODIC_CNT_SET_VALUE_MASK                    0x3fff | 
 | #define RG_PERIODIC_CNT_SET_VALUE_MASK_SFT                (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG2 */ | 
 | #define AUDPREAMPLON_PERIODIC_MODE_SFT                    15 | 
 | #define AUDPREAMPLON_PERIODIC_MODE_MASK                   0x1 | 
 | #define AUDPREAMPLON_PERIODIC_MODE_MASK_SFT               (0x1 << 15) | 
 | #define AUDPREAMPLON_PERIODIC_INVERSE_SFT                 14 | 
 | #define AUDPREAMPLON_PERIODIC_INVERSE_MASK                0x1 | 
 | #define AUDPREAMPLON_PERIODIC_INVERSE_MASK_SFT            (0x1 << 14) | 
 | #define AUDPREAMPLON_PERIODIC_ON_CYCLE_SFT                0 | 
 | #define AUDPREAMPLON_PERIODIC_ON_CYCLE_MASK               0x3fff | 
 | #define AUDPREAMPLON_PERIODIC_ON_CYCLE_MASK_SFT           (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG3 */ | 
 | #define AUDPREAMPLDCPRECHARGE_PERIODIC_MODE_SFT           15 | 
 | #define AUDPREAMPLDCPRECHARGE_PERIODIC_MODE_MASK          0x1 | 
 | #define AUDPREAMPLDCPRECHARGE_PERIODIC_MODE_MASK_SFT      (0x1 << 15) | 
 | #define AUDPREAMPLDCPRECHARGE_PERIODIC_INVERSE_SFT        14 | 
 | #define AUDPREAMPLDCPRECHARGE_PERIODIC_INVERSE_MASK       0x1 | 
 | #define AUDPREAMPLDCPRECHARGE_PERIODIC_INVERSE_MASK_SFT   (0x1 << 14) | 
 | #define AUDPREAMPLDCPRECHARGE_PERIODIC_ON_CYCLE_SFT       0 | 
 | #define AUDPREAMPLDCPRECHARGE_PERIODIC_ON_CYCLE_MASK      0x3fff | 
 | #define AUDPREAMPLDCPRECHARGE_PERIODIC_ON_CYCLE_MASK_SFT  (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG4 */ | 
 | #define AUDADCLPWRUP_PERIODIC_MODE_SFT                    15 | 
 | #define AUDADCLPWRUP_PERIODIC_MODE_MASK                   0x1 | 
 | #define AUDADCLPWRUP_PERIODIC_MODE_MASK_SFT               (0x1 << 15) | 
 | #define AUDADCLPWRUP_PERIODIC_INVERSE_SFT                 14 | 
 | #define AUDADCLPWRUP_PERIODIC_INVERSE_MASK                0x1 | 
 | #define AUDADCLPWRUP_PERIODIC_INVERSE_MASK_SFT            (0x1 << 14) | 
 | #define AUDADCLPWRUP_PERIODIC_ON_CYCLE_SFT                0 | 
 | #define AUDADCLPWRUP_PERIODIC_ON_CYCLE_MASK               0x3fff | 
 | #define AUDADCLPWRUP_PERIODIC_ON_CYCLE_MASK_SFT           (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG5 */ | 
 | #define AUDGLBVOWLPWEN_PERIODIC_MODE_SFT                  15 | 
 | #define AUDGLBVOWLPWEN_PERIODIC_MODE_MASK                 0x1 | 
 | #define AUDGLBVOWLPWEN_PERIODIC_MODE_MASK_SFT             (0x1 << 15) | 
 | #define AUDGLBVOWLPWEN_PERIODIC_INVERSE_SFT               14 | 
 | #define AUDGLBVOWLPWEN_PERIODIC_INVERSE_MASK              0x1 | 
 | #define AUDGLBVOWLPWEN_PERIODIC_INVERSE_MASK_SFT          (0x1 << 14) | 
 | #define AUDGLBVOWLPWEN_PERIODIC_ON_CYCLE_SFT              0 | 
 | #define AUDGLBVOWLPWEN_PERIODIC_ON_CYCLE_MASK             0x3fff | 
 | #define AUDGLBVOWLPWEN_PERIODIC_ON_CYCLE_MASK_SFT         (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG6 */ | 
 | #define AUDDIGMICEN_PERIODIC_MODE_SFT                     15 | 
 | #define AUDDIGMICEN_PERIODIC_MODE_MASK                    0x1 | 
 | #define AUDDIGMICEN_PERIODIC_MODE_MASK_SFT                (0x1 << 15) | 
 | #define AUDDIGMICEN_PERIODIC_INVERSE_SFT                  14 | 
 | #define AUDDIGMICEN_PERIODIC_INVERSE_MASK                 0x1 | 
 | #define AUDDIGMICEN_PERIODIC_INVERSE_MASK_SFT             (0x1 << 14) | 
 | #define AUDDIGMICEN_PERIODIC_ON_CYCLE_SFT                 0 | 
 | #define AUDDIGMICEN_PERIODIC_ON_CYCLE_MASK                0x3fff | 
 | #define AUDDIGMICEN_PERIODIC_ON_CYCLE_MASK_SFT            (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG7 */ | 
 | #define AUDPWDBMICBIAS0_PERIODIC_MODE_SFT                 15 | 
 | #define AUDPWDBMICBIAS0_PERIODIC_MODE_MASK                0x1 | 
 | #define AUDPWDBMICBIAS0_PERIODIC_MODE_MASK_SFT            (0x1 << 15) | 
 | #define AUDPWDBMICBIAS0_PERIODIC_INVERSE_SFT              14 | 
 | #define AUDPWDBMICBIAS0_PERIODIC_INVERSE_MASK             0x1 | 
 | #define AUDPWDBMICBIAS0_PERIODIC_INVERSE_MASK_SFT         (0x1 << 14) | 
 | #define AUDPWDBMICBIAS0_PERIODIC_ON_CYCLE_SFT             0 | 
 | #define AUDPWDBMICBIAS0_PERIODIC_ON_CYCLE_MASK            0x3fff | 
 | #define AUDPWDBMICBIAS0_PERIODIC_ON_CYCLE_MASK_SFT        (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG8 */ | 
 | #define AUDPWDBMICBIAS1_PERIODIC_MODE_SFT                 15 | 
 | #define AUDPWDBMICBIAS1_PERIODIC_MODE_MASK                0x1 | 
 | #define AUDPWDBMICBIAS1_PERIODIC_MODE_MASK_SFT            (0x1 << 15) | 
 | #define AUDPWDBMICBIAS1_PERIODIC_INVERSE_SFT              14 | 
 | #define AUDPWDBMICBIAS1_PERIODIC_INVERSE_MASK             0x1 | 
 | #define AUDPWDBMICBIAS1_PERIODIC_INVERSE_MASK_SFT         (0x1 << 14) | 
 | #define AUDPWDBMICBIAS1_PERIODIC_ON_CYCLE_SFT             0 | 
 | #define AUDPWDBMICBIAS1_PERIODIC_ON_CYCLE_MASK            0x3fff | 
 | #define AUDPWDBMICBIAS1_PERIODIC_ON_CYCLE_MASK_SFT        (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG9 */ | 
 | #define XO_VOW_CK_EN_PERIODIC_MODE_SFT                    15 | 
 | #define XO_VOW_CK_EN_PERIODIC_MODE_MASK                   0x1 | 
 | #define XO_VOW_CK_EN_PERIODIC_MODE_MASK_SFT               (0x1 << 15) | 
 | #define XO_VOW_CK_EN_PERIODIC_INVERSE_SFT                 14 | 
 | #define XO_VOW_CK_EN_PERIODIC_INVERSE_MASK                0x1 | 
 | #define XO_VOW_CK_EN_PERIODIC_INVERSE_MASK_SFT            (0x1 << 14) | 
 | #define XO_VOW_CK_EN_PERIODIC_ON_CYCLE_SFT                0 | 
 | #define XO_VOW_CK_EN_PERIODIC_ON_CYCLE_MASK               0x3fff | 
 | #define XO_VOW_CK_EN_PERIODIC_ON_CYCLE_MASK_SFT           (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG10 */ | 
 | #define AUDGLB_PWRDN_PERIODIC_MODE_SFT                    15 | 
 | #define AUDGLB_PWRDN_PERIODIC_MODE_MASK                   0x1 | 
 | #define AUDGLB_PWRDN_PERIODIC_MODE_MASK_SFT               (0x1 << 15) | 
 | #define AUDGLB_PWRDN_PERIODIC_INVERSE_SFT                 14 | 
 | #define AUDGLB_PWRDN_PERIODIC_INVERSE_MASK                0x1 | 
 | #define AUDGLB_PWRDN_PERIODIC_INVERSE_MASK_SFT            (0x1 << 14) | 
 | #define AUDGLB_PWRDN_PERIODIC_ON_CYCLE_SFT                0 | 
 | #define AUDGLB_PWRDN_PERIODIC_ON_CYCLE_MASK               0x3fff | 
 | #define AUDGLB_PWRDN_PERIODIC_ON_CYCLE_MASK_SFT           (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG11 */ | 
 | #define VOW_ON_CH1_PERIODIC_MODE_SFT                      15 | 
 | #define VOW_ON_CH1_PERIODIC_MODE_MASK                     0x1 | 
 | #define VOW_ON_CH1_PERIODIC_MODE_MASK_SFT                 (0x1 << 15) | 
 | #define VOW_ON_CH1_PERIODIC_INVERSE_SFT                   14 | 
 | #define VOW_ON_CH1_PERIODIC_INVERSE_MASK                  0x1 | 
 | #define VOW_ON_CH1_PERIODIC_INVERSE_MASK_SFT              (0x1 << 14) | 
 | #define VOW_ON_CH1_PERIODIC_ON_CYCLE_SFT                  0 | 
 | #define VOW_ON_CH1_PERIODIC_ON_CYCLE_MASK                 0x3fff | 
 | #define VOW_ON_CH1_PERIODIC_ON_CYCLE_MASK_SFT             (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG12 */ | 
 | #define DMIC_ON_CH1_PERIODIC_MODE_SFT                     15 | 
 | #define DMIC_ON_CH1_PERIODIC_MODE_MASK                    0x1 | 
 | #define DMIC_ON_CH1_PERIODIC_MODE_MASK_SFT                (0x1 << 15) | 
 | #define DMIC_ON_CH1_PERIODIC_INVERSE_SFT                  14 | 
 | #define DMIC_ON_CH1_PERIODIC_INVERSE_MASK                 0x1 | 
 | #define DMIC_ON_CH1_PERIODIC_INVERSE_MASK_SFT             (0x1 << 14) | 
 | #define DMIC_ON_CH1_PERIODIC_ON_CYCLE_SFT                 0 | 
 | #define DMIC_ON_CH1_PERIODIC_ON_CYCLE_MASK                0x3fff | 
 | #define DMIC_ON_CH1_PERIODIC_ON_CYCLE_MASK_SFT            (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG13 */ | 
 | #define PDN_VOW_F32K_CK_SFT                               15 | 
 | #define PDN_VOW_F32K_CK_MASK                              0x1 | 
 | #define PDN_VOW_F32K_CK_MASK_SFT                          (0x1 << 15) | 
 | #define AUDPREAMPLON_PERIODIC_OFF_CYCLE_SFT               0 | 
 | #define AUDPREAMPLON_PERIODIC_OFF_CYCLE_MASK              0x3fff | 
 | #define AUDPREAMPLON_PERIODIC_OFF_CYCLE_MASK_SFT          (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG14 */ | 
 | #define VOW_SNRDET_PERIODIC_CFG_SFT                       15 | 
 | #define VOW_SNRDET_PERIODIC_CFG_MASK                      0x1 | 
 | #define VOW_SNRDET_PERIODIC_CFG_MASK_SFT                  (0x1 << 15) | 
 | #define AUDPREAMPLDCPRECHARGE_PERIODIC_OFF_CYCLE_SFT      0 | 
 | #define AUDPREAMPLDCPRECHARGE_PERIODIC_OFF_CYCLE_MASK     0x3fff | 
 | #define AUDPREAMPLDCPRECHARGE_PERIODIC_OFF_CYCLE_MASK_SFT (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG15 */ | 
 | #define AUDADCLPWRUP_PERIODIC_OFF_CYCLE_SFT               0 | 
 | #define AUDADCLPWRUP_PERIODIC_OFF_CYCLE_MASK              0x3fff | 
 | #define AUDADCLPWRUP_PERIODIC_OFF_CYCLE_MASK_SFT          (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG16 */ | 
 | #define AUDGLBVOWLPWEN_PERIODIC_OFF_CYCLE_SFT             0 | 
 | #define AUDGLBVOWLPWEN_PERIODIC_OFF_CYCLE_MASK            0x3fff | 
 | #define AUDGLBVOWLPWEN_PERIODIC_OFF_CYCLE_MASK_SFT        (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG17 */ | 
 | #define AUDDIGMICEN_PERIODIC_OFF_CYCLE_SFT                0 | 
 | #define AUDDIGMICEN_PERIODIC_OFF_CYCLE_MASK               0x3fff | 
 | #define AUDDIGMICEN_PERIODIC_OFF_CYCLE_MASK_SFT           (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG18 */ | 
 | #define AUDPWDBMICBIAS0_PERIODIC_OFF_CYCLE_SFT            0 | 
 | #define AUDPWDBMICBIAS0_PERIODIC_OFF_CYCLE_MASK           0x3fff | 
 | #define AUDPWDBMICBIAS0_PERIODIC_OFF_CYCLE_MASK_SFT       (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG19 */ | 
 | #define AUDPWDBMICBIAS1_PERIODIC_OFF_CYCLE_SFT            0 | 
 | #define AUDPWDBMICBIAS1_PERIODIC_OFF_CYCLE_MASK           0x3fff | 
 | #define AUDPWDBMICBIAS1_PERIODIC_OFF_CYCLE_MASK_SFT       (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG20 */ | 
 | #define CLKSQ_EN_VOW_PERIODIC_MODE_SFT                    15 | 
 | #define CLKSQ_EN_VOW_PERIODIC_MODE_MASK                   0x1 | 
 | #define CLKSQ_EN_VOW_PERIODIC_MODE_MASK_SFT               (0x1 << 15) | 
 | #define XO_VOW_CK_EN_PERIODIC_OFF_CYCLE_SFT               0 | 
 | #define XO_VOW_CK_EN_PERIODIC_OFF_CYCLE_MASK              0x3fff | 
 | #define XO_VOW_CK_EN_PERIODIC_OFF_CYCLE_MASK_SFT          (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG21 */ | 
 | #define AUDGLB_PWRDN_PERIODIC_OFF_CYCLE_SFT               0 | 
 | #define AUDGLB_PWRDN_PERIODIC_OFF_CYCLE_MASK              0x3fff | 
 | #define AUDGLB_PWRDN_PERIODIC_OFF_CYCLE_MASK_SFT          (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG22 */ | 
 | #define VOW_ON_CH1_PERIODIC_OFF_CYCLE_SFT                 0 | 
 | #define VOW_ON_CH1_PERIODIC_OFF_CYCLE_MASK                0x3fff | 
 | #define VOW_ON_CH1_PERIODIC_OFF_CYCLE_MASK_SFT            (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG23 */ | 
 | #define DMIC_ON_CH1_PERIODIC_OFF_CYCLE_SFT                0 | 
 | #define DMIC_ON_CH1_PERIODIC_OFF_CYCLE_MASK               0x3fff | 
 | #define DMIC_ON_CH1_PERIODIC_OFF_CYCLE_MASK_SFT           (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG24 */ | 
 | #define AUDPREAMPRON_PERIODIC_MODE_SFT                    15 | 
 | #define AUDPREAMPRON_PERIODIC_MODE_MASK                   0x1 | 
 | #define AUDPREAMPRON_PERIODIC_MODE_MASK_SFT               (0x1 << 15) | 
 | #define AUDPREAMPRON_PERIODIC_INVERSE_SFT                 14 | 
 | #define AUDPREAMPRON_PERIODIC_INVERSE_MASK                0x1 | 
 | #define AUDPREAMPRON_PERIODIC_INVERSE_MASK_SFT            (0x1 << 14) | 
 | #define AUDPREAMPRON_PERIODIC_ON_CYCLE_SFT                0 | 
 | #define AUDPREAMPRON_PERIODIC_ON_CYCLE_MASK               0x3fff | 
 | #define AUDPREAMPRON_PERIODIC_ON_CYCLE_MASK_SFT           (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG25 */ | 
 | #define AUDPREAMPRDCPRECHARGE_PERIODIC_MODE_SFT           15 | 
 | #define AUDPREAMPRDCPRECHARGE_PERIODIC_MODE_MASK          0x1 | 
 | #define AUDPREAMPRDCPRECHARGE_PERIODIC_MODE_MASK_SFT      (0x1 << 15) | 
 | #define AUDPREAMPRDCPRECHARGE_PERIODIC_INVERSE_SFT        14 | 
 | #define AUDPREAMPRDCPRECHARGE_PERIODIC_INVERSE_MASK       0x1 | 
 | #define AUDPREAMPRDCPRECHARGE_PERIODIC_INVERSE_MASK_SFT   (0x1 << 14) | 
 | #define AUDPREAMPRDCPRECHARGE_PERIODIC_ON_CYCLE_SFT       0 | 
 | #define AUDPREAMPRDCPRECHARGE_PERIODIC_ON_CYCLE_MASK      0x3fff | 
 | #define AUDPREAMPRDCPRECHARGE_PERIODIC_ON_CYCLE_MASK_SFT  (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG26 */ | 
 | #define AUDADCRPWRUP_PERIODIC_MODE_SFT                    15 | 
 | #define AUDADCRPWRUP_PERIODIC_MODE_MASK                   0x1 | 
 | #define AUDADCRPWRUP_PERIODIC_MODE_MASK_SFT               (0x1 << 15) | 
 | #define AUDADCRPWRUP_PERIODIC_INVERSE_SFT                 14 | 
 | #define AUDADCRPWRUP_PERIODIC_INVERSE_MASK                0x1 | 
 | #define AUDADCRPWRUP_PERIODIC_INVERSE_MASK_SFT            (0x1 << 14) | 
 | #define AUDADCRPWRUP_PERIODIC_ON_CYCLE_SFT                0 | 
 | #define AUDADCRPWRUP_PERIODIC_ON_CYCLE_MASK               0x3fff | 
 | #define AUDADCRPWRUP_PERIODIC_ON_CYCLE_MASK_SFT           (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG27 */ | 
 | #define AUDGLBRVOWLPWEN_PERIODIC_MODE_SFT                 15 | 
 | #define AUDGLBRVOWLPWEN_PERIODIC_MODE_MASK                0x1 | 
 | #define AUDGLBRVOWLPWEN_PERIODIC_MODE_MASK_SFT            (0x1 << 15) | 
 | #define AUDGLBRVOWLPWEN_PERIODIC_INVERSE_SFT              14 | 
 | #define AUDGLBRVOWLPWEN_PERIODIC_INVERSE_MASK             0x1 | 
 | #define AUDGLBRVOWLPWEN_PERIODIC_INVERSE_MASK_SFT         (0x1 << 14) | 
 | #define AUDGLBRVOWLPWEN_PERIODIC_ON_CYCLE_SFT             0 | 
 | #define AUDGLBRVOWLPWEN_PERIODIC_ON_CYCLE_MASK            0x3fff | 
 | #define AUDGLBRVOWLPWEN_PERIODIC_ON_CYCLE_MASK_SFT        (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG28 */ | 
 | #define AUDDIGMIC1EN_PERIODIC_MODE_SFT                    15 | 
 | #define AUDDIGMIC1EN_PERIODIC_MODE_MASK                   0x1 | 
 | #define AUDDIGMIC1EN_PERIODIC_MODE_MASK_SFT               (0x1 << 15) | 
 | #define AUDDIGMIC1EN_PERIODIC_INVERSE_SFT                 14 | 
 | #define AUDDIGMIC1EN_PERIODIC_INVERSE_MASK                0x1 | 
 | #define AUDDIGMIC1EN_PERIODIC_INVERSE_MASK_SFT            (0x1 << 14) | 
 | #define AUDDIGMIC1EN_PERIODIC_ON_CYCLE_SFT                0 | 
 | #define AUDDIGMIC1EN_PERIODIC_ON_CYCLE_MASK               0x3fff | 
 | #define AUDDIGMIC1EN_PERIODIC_ON_CYCLE_MASK_SFT           (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG29 */ | 
 | #define AUDPWDBMICBIAS2_PERIODIC_MODE_SFT                 15 | 
 | #define AUDPWDBMICBIAS2_PERIODIC_MODE_MASK                0x1 | 
 | #define AUDPWDBMICBIAS2_PERIODIC_MODE_MASK_SFT            (0x1 << 15) | 
 | #define AUDPWDBMICBIAS2_PERIODIC_INVERSE_SFT              14 | 
 | #define AUDPWDBMICBIAS2_PERIODIC_INVERSE_MASK             0x1 | 
 | #define AUDPWDBMICBIAS2_PERIODIC_INVERSE_MASK_SFT         (0x1 << 14) | 
 | #define AUDPWDBMICBIAS2_PERIODIC_ON_CYCLE_SFT             0 | 
 | #define AUDPWDBMICBIAS2_PERIODIC_ON_CYCLE_MASK            0x3fff | 
 | #define AUDPWDBMICBIAS2_PERIODIC_ON_CYCLE_MASK_SFT        (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG30 */ | 
 | #define VOW_ON_CH2_PERIODIC_MODE_SFT                      15 | 
 | #define VOW_ON_CH2_PERIODIC_MODE_MASK                     0x1 | 
 | #define VOW_ON_CH2_PERIODIC_MODE_MASK_SFT                 (0x1 << 15) | 
 | #define VOW_ON_CH2_PERIODIC_INVERSE_SFT                   14 | 
 | #define VOW_ON_CH2_PERIODIC_INVERSE_MASK                  0x1 | 
 | #define VOW_ON_CH2_PERIODIC_INVERSE_MASK_SFT              (0x1 << 14) | 
 | #define VOW_ON_CH2_PERIODIC_ON_CYCLE_SFT                  0 | 
 | #define VOW_ON_CH2_PERIODIC_ON_CYCLE_MASK                 0x3fff | 
 | #define VOW_ON_CH2_PERIODIC_ON_CYCLE_MASK_SFT             (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG31 */ | 
 | #define DMIC_ON_CH2_PERIODIC_MODE_SFT                     15 | 
 | #define DMIC_ON_CH2_PERIODIC_MODE_MASK                    0x1 | 
 | #define DMIC_ON_CH2_PERIODIC_MODE_MASK_SFT                (0x1 << 15) | 
 | #define DMIC_ON_CH2_PERIODIC_INVERSE_SFT                  14 | 
 | #define DMIC_ON_CH2_PERIODIC_INVERSE_MASK                 0x1 | 
 | #define DMIC_ON_CH2_PERIODIC_INVERSE_MASK_SFT             (0x1 << 14) | 
 | #define DMIC_ON_CH2_PERIODIC_ON_CYCLE_SFT                 0 | 
 | #define DMIC_ON_CH2_PERIODIC_ON_CYCLE_MASK                0x3fff | 
 | #define DMIC_ON_CH2_PERIODIC_ON_CYCLE_MASK_SFT            (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG32 */ | 
 | #define AUDPREAMPRON_PERIODIC_OFF_CYCLE_SFT               0 | 
 | #define AUDPREAMPRON_PERIODIC_OFF_CYCLE_MASK              0x3fff | 
 | #define AUDPREAMPRON_PERIODIC_OFF_CYCLE_MASK_SFT          (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG33 */ | 
 | #define AUDPREAMPRDCPRECHARGE_PERIODIC_OFF_CYCLE_SFT      0 | 
 | #define AUDPREAMPRDCPRECHARGE_PERIODIC_OFF_CYCLE_MASK     0x3fff | 
 | #define AUDPREAMPRDCPRECHARGE_PERIODIC_OFF_CYCLE_MASK_SFT (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG34 */ | 
 | #define AUDADCRPWRUP_PERIODIC_OFF_CYCLE_SFT               0 | 
 | #define AUDADCRPWRUP_PERIODIC_OFF_CYCLE_MASK              0x3fff | 
 | #define AUDADCRPWRUP_PERIODIC_OFF_CYCLE_MASK_SFT          (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG35 */ | 
 | #define AUDGLBRVOWLPWEN_PERIODIC_OFF_CYCLE_SFT            0 | 
 | #define AUDGLBRVOWLPWEN_PERIODIC_OFF_CYCLE_MASK           0x3fff | 
 | #define AUDGLBRVOWLPWEN_PERIODIC_OFF_CYCLE_MASK_SFT       (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG36 */ | 
 | #define AUDDIGMIC1EN_PERIODIC_OFF_CYCLE_SFT               0 | 
 | #define AUDDIGMIC1EN_PERIODIC_OFF_CYCLE_MASK              0x3fff | 
 | #define AUDDIGMIC1EN_PERIODIC_OFF_CYCLE_MASK_SFT          (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG37 */ | 
 | #define AUDPWDBMICBIAS2_PERIODIC_OFF_CYCLE_SFT            0 | 
 | #define AUDPWDBMICBIAS2_PERIODIC_OFF_CYCLE_MASK           0x3fff | 
 | #define AUDPWDBMICBIAS2_PERIODIC_OFF_CYCLE_MASK_SFT       (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG38 */ | 
 | #define VOW_ON_CH2_PERIODIC_OFF_CYCLE_SFT                 0 | 
 | #define VOW_ON_CH2_PERIODIC_OFF_CYCLE_MASK                0x3fff | 
 | #define VOW_ON_CH2_PERIODIC_OFF_CYCLE_MASK_SFT            (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_CFG39 */ | 
 | #define DMIC_ON_CH2_PERIODIC_OFF_CYCLE_SFT                0 | 
 | #define DMIC_ON_CH2_PERIODIC_OFF_CYCLE_MASK               0x3fff | 
 | #define DMIC_ON_CH2_PERIODIC_OFF_CYCLE_MASK_SFT           (0x3fff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_MON0 */ | 
 | #define VOW_PERIODIC_MON0_SFT                             0 | 
 | #define VOW_PERIODIC_MON0_MASK                            0xffff | 
 | #define VOW_PERIODIC_MON0_MASK_SFT                        (0xffff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_MON1 */ | 
 | #define VOW_PERIODIC_MON1_SFT                             0 | 
 | #define VOW_PERIODIC_MON1_MASK                            0xffff | 
 | #define VOW_PERIODIC_MON1_MASK_SFT                        (0xffff << 0) | 
 |  | 
 | /* AFE_VOW_PERIODIC_MON2 */ | 
 | #define VOW_PERIODIC_COUNT_MON_SFT                        0 | 
 | #define VOW_PERIODIC_COUNT_MON_MASK                       0xffff | 
 | #define VOW_PERIODIC_COUNT_MON_MASK_SFT                   (0xffff << 0) | 
 |  | 
 | /* AFE_NCP_CFG0 */ | 
 | #define  RG_NCP_CK1_VALID_CNT_SFT                         9 | 
 | #define  RG_NCP_CK1_VALID_CNT_MASK                        0x7f | 
 | #define  RG_NCP_CK1_VALID_CNT_MASK_SFT                    (0x7f << 9) | 
 | #define RG_NCP_ADITH_SFT                                  8 | 
 | #define RG_NCP_ADITH_MASK                                 0x1 | 
 | #define RG_NCP_ADITH_MASK_SFT                             (0x1 << 8) | 
 | #define RG_NCP_DITHER_EN_SFT                              7 | 
 | #define RG_NCP_DITHER_EN_MASK                             0x1 | 
 | #define RG_NCP_DITHER_EN_MASK_SFT                         (0x1 << 7) | 
 | #define RG_NCP_DITHER_FIXED_CK0_ACK1_2P_SFT               4 | 
 | #define RG_NCP_DITHER_FIXED_CK0_ACK1_2P_MASK              0x7 | 
 | #define RG_NCP_DITHER_FIXED_CK0_ACK1_2P_MASK_SFT          (0x7 << 4) | 
 | #define RG_NCP_DITHER_FIXED_CK0_ACK2_2P_SFT               1 | 
 | #define RG_NCP_DITHER_FIXED_CK0_ACK2_2P_MASK              0x7 | 
 | #define RG_NCP_DITHER_FIXED_CK0_ACK2_2P_MASK_SFT          (0x7 << 1) | 
 | #define RG_NCP_ON_SFT                                     0 | 
 | #define RG_NCP_ON_MASK                                    0x1 | 
 | #define RG_NCP_ON_MASK_SFT                                (0x1 << 0) | 
 |  | 
 | /* AFE_NCP_CFG1 */ | 
 | #define RG_XY_VAL_CFG_EN_SFT                              15 | 
 | #define RG_XY_VAL_CFG_EN_MASK                             0x1 | 
 | #define RG_XY_VAL_CFG_EN_MASK_SFT                         (0x1 << 15) | 
 | #define RG_X_VAL_CFG_SFT                                  8 | 
 | #define RG_X_VAL_CFG_MASK                                 0x7f | 
 | #define RG_X_VAL_CFG_MASK_SFT                             (0x7f << 8) | 
 | #define RG_Y_VAL_CFG_SFT                                  0 | 
 | #define RG_Y_VAL_CFG_MASK                                 0x7f | 
 | #define RG_Y_VAL_CFG_MASK_SFT                             (0x7f << 0) | 
 |  | 
 | /* AFE_NCP_CFG2 */ | 
 | #define RG_NCP_NONCLK_SET_SFT                             1 | 
 | #define RG_NCP_NONCLK_SET_MASK                            0x1 | 
 | #define RG_NCP_NONCLK_SET_MASK_SFT                        (0x1 << 1) | 
 | #define RG_NCP_PDDIS_EN_SFT                               0 | 
 | #define RG_NCP_PDDIS_EN_MASK                              0x1 | 
 | #define RG_NCP_PDDIS_EN_MASK_SFT                          (0x1 << 0) | 
 |  | 
 | /* AUDENC_ANA_CON0 */ | 
 | #define RG_AUDPREAMPLON_SFT                  0 | 
 | #define RG_AUDPREAMPLON_MASK                 0x1 | 
 | #define RG_AUDPREAMPLON_MASK_SFT             (0x1 << 0) | 
 | #define RG_AUDPREAMPLDCCEN_SFT               1 | 
 | #define RG_AUDPREAMPLDCCEN_MASK              0x1 | 
 | #define RG_AUDPREAMPLDCCEN_MASK_SFT          (0x1 << 1) | 
 | #define RG_AUDPREAMPLDCPRECHARGE_SFT         2 | 
 | #define RG_AUDPREAMPLDCPRECHARGE_MASK        0x1 | 
 | #define RG_AUDPREAMPLDCPRECHARGE_MASK_SFT    (0x1 << 2) | 
 | #define RG_AUDPREAMPLPGATEST_SFT             3 | 
 | #define RG_AUDPREAMPLPGATEST_MASK            0x1 | 
 | #define RG_AUDPREAMPLPGATEST_MASK_SFT        (0x1 << 3) | 
 | #define RG_AUDPREAMPLVSCALE_SFT              4 | 
 | #define RG_AUDPREAMPLVSCALE_MASK             0x3 | 
 | #define RG_AUDPREAMPLVSCALE_MASK_SFT         (0x3 << 4) | 
 | #define RG_AUDPREAMPLINPUTSEL_SFT            6 | 
 | #define RG_AUDPREAMPLINPUTSEL_MASK           0x3 | 
 | #define RG_AUDPREAMPLINPUTSEL_MASK_SFT       (0x3 << 6) | 
 | #define RG_AUDPREAMPLGAIN_SFT                8 | 
 | #define RG_AUDPREAMPLGAIN_MASK               0x7 | 
 | #define RG_AUDPREAMPLGAIN_MASK_SFT           (0x7 << 8) | 
 | #define RG_BULKL_VCM_EN_SFT                  11 | 
 | #define RG_BULKL_VCM_EN_MASK                 0x1 | 
 | #define RG_BULKL_VCM_EN_MASK_SFT             (0x1 << 11) | 
 | #define RG_AUDADCLPWRUP_SFT                  12 | 
 | #define RG_AUDADCLPWRUP_MASK                 0x1 | 
 | #define RG_AUDADCLPWRUP_MASK_SFT             (0x1 << 12) | 
 | #define RG_AUDADCLINPUTSEL_SFT               13 | 
 | #define RG_AUDADCLINPUTSEL_MASK              0x3 | 
 | #define RG_AUDADCLINPUTSEL_MASK_SFT          (0x3 << 13) | 
 |  | 
 | /* AUDENC_ANA_CON1 */ | 
 | #define RG_AUDPREAMPRON_SFT                  0 | 
 | #define RG_AUDPREAMPRON_MASK                 0x1 | 
 | #define RG_AUDPREAMPRON_MASK_SFT             (0x1 << 0) | 
 | #define RG_AUDPREAMPRDCCEN_SFT               1 | 
 | #define RG_AUDPREAMPRDCCEN_MASK              0x1 | 
 | #define RG_AUDPREAMPRDCCEN_MASK_SFT          (0x1 << 1) | 
 | #define RG_AUDPREAMPRDCPRECHARGE_SFT         2 | 
 | #define RG_AUDPREAMPRDCPRECHARGE_MASK        0x1 | 
 | #define RG_AUDPREAMPRDCPRECHARGE_MASK_SFT    (0x1 << 2) | 
 | #define RG_AUDPREAMPRPGATEST_SFT             3 | 
 | #define RG_AUDPREAMPRPGATEST_MASK            0x1 | 
 | #define RG_AUDPREAMPRPGATEST_MASK_SFT        (0x1 << 3) | 
 | #define RG_AUDPREAMPRVSCALE_SFT              4 | 
 | #define RG_AUDPREAMPRVSCALE_MASK             0x3 | 
 | #define RG_AUDPREAMPRVSCALE_MASK_SFT         (0x3 << 4) | 
 | #define RG_AUDPREAMPRINPUTSEL_SFT            6 | 
 | #define RG_AUDPREAMPRINPUTSEL_MASK           0x3 | 
 | #define RG_AUDPREAMPRINPUTSEL_MASK_SFT       (0x3 << 6) | 
 | #define RG_AUDPREAMPRGAIN_SFT                8 | 
 | #define RG_AUDPREAMPRGAIN_MASK               0x7 | 
 | #define RG_AUDPREAMPRGAIN_MASK_SFT           (0x7 << 8) | 
 | #define RG_BULKR_VCM_EN_SFT                  11 | 
 | #define RG_BULKR_VCM_EN_MASK                 0x1 | 
 | #define RG_BULKR_VCM_EN_MASK_SFT             (0x1 << 11) | 
 | #define RG_AUDADCRPWRUP_SFT                  12 | 
 | #define RG_AUDADCRPWRUP_MASK                 0x1 | 
 | #define RG_AUDADCRPWRUP_MASK_SFT             (0x1 << 12) | 
 | #define RG_AUDADCRINPUTSEL_SFT               13 | 
 | #define RG_AUDADCRINPUTSEL_MASK              0x3 | 
 | #define RG_AUDADCRINPUTSEL_MASK_SFT          (0x3 << 13) | 
 |  | 
 | /* AUDENC_ANA_CON2 */ | 
 | #define RG_AUDPREAMP3ON_SFT                  0 | 
 | #define RG_AUDPREAMP3ON_MASK                 0x1 | 
 | #define RG_AUDPREAMP3ON_MASK_SFT             (0x1 << 0) | 
 | #define RG_AUDPREAMP3DCCEN_SFT               1 | 
 | #define RG_AUDPREAMP3DCCEN_MASK              0x1 | 
 | #define RG_AUDPREAMP3DCCEN_MASK_SFT          (0x1 << 1) | 
 | #define RG_AUDPREAMP3DCPRECHARGE_SFT         2 | 
 | #define RG_AUDPREAMP3DCPRECHARGE_MASK        0x1 | 
 | #define RG_AUDPREAMP3DCPRECHARGE_MASK_SFT    (0x1 << 2) | 
 | #define RG_AUDPREAMP3PGATEST_SFT             3 | 
 | #define RG_AUDPREAMP3PGATEST_MASK            0x1 | 
 | #define RG_AUDPREAMP3PGATEST_MASK_SFT        (0x1 << 3) | 
 | #define RG_AUDPREAMP3VSCALE_SFT              4 | 
 | #define RG_AUDPREAMP3VSCALE_MASK             0x3 | 
 | #define RG_AUDPREAMP3VSCALE_MASK_SFT         (0x3 << 4) | 
 | #define RG_AUDPREAMP3INPUTSEL_SFT            6 | 
 | #define RG_AUDPREAMP3INPUTSEL_MASK           0x3 | 
 | #define RG_AUDPREAMP3INPUTSEL_MASK_SFT       (0x3 << 6) | 
 | #define RG_AUDPREAMP3GAIN_SFT                8 | 
 | #define RG_AUDPREAMP3GAIN_MASK               0x7 | 
 | #define RG_AUDPREAMP3GAIN_MASK_SFT           (0x7 << 8) | 
 | #define RG_BULK3_VCM_EN_SFT                  11 | 
 | #define RG_BULK3_VCM_EN_MASK                 0x1 | 
 | #define RG_BULK3_VCM_EN_MASK_SFT             (0x1 << 11) | 
 | #define RG_AUDADC3PWRUP_SFT                  12 | 
 | #define RG_AUDADC3PWRUP_MASK                 0x1 | 
 | #define RG_AUDADC3PWRUP_MASK_SFT             (0x1 << 12) | 
 | #define RG_AUDADC3INPUTSEL_SFT               13 | 
 | #define RG_AUDADC3INPUTSEL_MASK              0x3 | 
 | #define RG_AUDADC3INPUTSEL_MASK_SFT          (0x3 << 13) | 
 |  | 
 | /* AUDENC_ANA_CON3 */ | 
 | #define RG_AUDULHALFBIAS_SFT                 0 | 
 | #define RG_AUDULHALFBIAS_MASK                0x1 | 
 | #define RG_AUDULHALFBIAS_MASK_SFT            (0x1 << 0) | 
 | #define RG_AUDGLBVOWLPWEN_SFT                1 | 
 | #define RG_AUDGLBVOWLPWEN_MASK               0x1 | 
 | #define RG_AUDGLBVOWLPWEN_MASK_SFT           (0x1 << 1) | 
 | #define RG_AUDPREAMPLPEN_SFT                 2 | 
 | #define RG_AUDPREAMPLPEN_MASK                0x1 | 
 | #define RG_AUDPREAMPLPEN_MASK_SFT            (0x1 << 2) | 
 | #define RG_AUDADC1STSTAGELPEN_SFT            3 | 
 | #define RG_AUDADC1STSTAGELPEN_MASK           0x1 | 
 | #define RG_AUDADC1STSTAGELPEN_MASK_SFT       (0x1 << 3) | 
 | #define RG_AUDADC2NDSTAGELPEN_SFT            4 | 
 | #define RG_AUDADC2NDSTAGELPEN_MASK           0x1 | 
 | #define RG_AUDADC2NDSTAGELPEN_MASK_SFT       (0x1 << 4) | 
 | #define RG_AUDADCFLASHLPEN_SFT               5 | 
 | #define RG_AUDADCFLASHLPEN_MASK              0x1 | 
 | #define RG_AUDADCFLASHLPEN_MASK_SFT          (0x1 << 5) | 
 | #define RG_AUDPREAMPIDDTEST_SFT              6 | 
 | #define RG_AUDPREAMPIDDTEST_MASK             0x3 | 
 | #define RG_AUDPREAMPIDDTEST_MASK_SFT         (0x3 << 6) | 
 | #define RG_AUDADC1STSTAGEIDDTEST_SFT         8 | 
 | #define RG_AUDADC1STSTAGEIDDTEST_MASK        0x3 | 
 | #define RG_AUDADC1STSTAGEIDDTEST_MASK_SFT    (0x3 << 8) | 
 | #define RG_AUDADC2NDSTAGEIDDTEST_SFT         10 | 
 | #define RG_AUDADC2NDSTAGEIDDTEST_MASK        0x3 | 
 | #define RG_AUDADC2NDSTAGEIDDTEST_MASK_SFT    (0x3 << 10) | 
 | #define RG_AUDADCREFBUFIDDTEST_SFT           12 | 
 | #define RG_AUDADCREFBUFIDDTEST_MASK          0x3 | 
 | #define RG_AUDADCREFBUFIDDTEST_MASK_SFT      (0x3 << 12) | 
 | #define RG_AUDADCFLASHIDDTEST_SFT            14 | 
 | #define RG_AUDADCFLASHIDDTEST_MASK           0x3 | 
 | #define RG_AUDADCFLASHIDDTEST_MASK_SFT       (0x3 << 14) | 
 |  | 
 | /* AUDENC_ANA_CON4 */ | 
 | #define RG_AUDRULHALFBIAS_SFT                0 | 
 | #define RG_AUDRULHALFBIAS_MASK               0x1 | 
 | #define RG_AUDRULHALFBIAS_MASK_SFT           (0x1 << 0) | 
 | #define RG_AUDGLBRVOWLPWEN_SFT               1 | 
 | #define RG_AUDGLBRVOWLPWEN_MASK              0x1 | 
 | #define RG_AUDGLBRVOWLPWEN_MASK_SFT          (0x1 << 1) | 
 | #define RG_AUDRPREAMPLPEN_SFT                2 | 
 | #define RG_AUDRPREAMPLPEN_MASK               0x1 | 
 | #define RG_AUDRPREAMPLPEN_MASK_SFT           (0x1 << 2) | 
 | #define RG_AUDRADC1STSTAGELPEN_SFT           3 | 
 | #define RG_AUDRADC1STSTAGELPEN_MASK          0x1 | 
 | #define RG_AUDRADC1STSTAGELPEN_MASK_SFT      (0x1 << 3) | 
 | #define RG_AUDRADC2NDSTAGELPEN_SFT           4 | 
 | #define RG_AUDRADC2NDSTAGELPEN_MASK          0x1 | 
 | #define RG_AUDRADC2NDSTAGELPEN_MASK_SFT      (0x1 << 4) | 
 | #define RG_AUDRADCFLASHLPEN_SFT              5 | 
 | #define RG_AUDRADCFLASHLPEN_MASK             0x1 | 
 | #define RG_AUDRADCFLASHLPEN_MASK_SFT         (0x1 << 5) | 
 | #define RG_AUDRPREAMPIDDTEST_SFT             6 | 
 | #define RG_AUDRPREAMPIDDTEST_MASK            0x3 | 
 | #define RG_AUDRPREAMPIDDTEST_MASK_SFT        (0x3 << 6) | 
 | #define RG_AUDRADC1STSTAGEIDDTEST_SFT        8 | 
 | #define RG_AUDRADC1STSTAGEIDDTEST_MASK       0x3 | 
 | #define RG_AUDRADC1STSTAGEIDDTEST_MASK_SFT   (0x3 << 8) | 
 | #define RG_AUDRADC2NDSTAGEIDDTEST_SFT        10 | 
 | #define RG_AUDRADC2NDSTAGEIDDTEST_MASK       0x3 | 
 | #define RG_AUDRADC2NDSTAGEIDDTEST_MASK_SFT   (0x3 << 10) | 
 | #define RG_AUDRADCREFBUFIDDTEST_SFT          12 | 
 | #define RG_AUDRADCREFBUFIDDTEST_MASK         0x3 | 
 | #define RG_AUDRADCREFBUFIDDTEST_MASK_SFT     (0x3 << 12) | 
 | #define RG_AUDRADCFLASHIDDTEST_SFT           14 | 
 | #define RG_AUDRADCFLASHIDDTEST_MASK          0x3 | 
 | #define RG_AUDRADCFLASHIDDTEST_MASK_SFT      (0x3 << 14) | 
 |  | 
 | /* AUDENC_ANA_CON5 */ | 
 | #define RG_AUDADCCLKRSTB_SFT                 0 | 
 | #define RG_AUDADCCLKRSTB_MASK                0x1 | 
 | #define RG_AUDADCCLKRSTB_MASK_SFT            (0x1 << 0) | 
 | #define RG_AUDADCCLKSEL_SFT                  1 | 
 | #define RG_AUDADCCLKSEL_MASK                 0x3 | 
 | #define RG_AUDADCCLKSEL_MASK_SFT             (0x3 << 1) | 
 | #define RG_AUDADCCLKSOURCE_SFT               3 | 
 | #define RG_AUDADCCLKSOURCE_MASK              0x3 | 
 | #define RG_AUDADCCLKSOURCE_MASK_SFT          (0x3 << 3) | 
 | #define RG_AUDADCCLKGENMODE_SFT              5 | 
 | #define RG_AUDADCCLKGENMODE_MASK             0x3 | 
 | #define RG_AUDADCCLKGENMODE_MASK_SFT         (0x3 << 5) | 
 | #define RG_AUDPREAMP_ACCFS_SFT               7 | 
 | #define RG_AUDPREAMP_ACCFS_MASK              0x1 | 
 | #define RG_AUDPREAMP_ACCFS_MASK_SFT          (0x1 << 7) | 
 | #define RG_AUDPREAMPAAFEN_SFT                8 | 
 | #define RG_AUDPREAMPAAFEN_MASK               0x1 | 
 | #define RG_AUDPREAMPAAFEN_MASK_SFT           (0x1 << 8) | 
 | #define RG_DCCVCMBUFLPMODSEL_SFT             9 | 
 | #define RG_DCCVCMBUFLPMODSEL_MASK            0x1 | 
 | #define RG_DCCVCMBUFLPMODSEL_MASK_SFT        (0x1 << 9) | 
 | #define RG_DCCVCMBUFLPSWEN_SFT               10 | 
 | #define RG_DCCVCMBUFLPSWEN_MASK              0x1 | 
 | #define RG_DCCVCMBUFLPSWEN_MASK_SFT          (0x1 << 10) | 
 | #define RG_AUDSPAREPGA_SFT                   11 | 
 | #define RG_AUDSPAREPGA_MASK                  0x1f | 
 | #define RG_AUDSPAREPGA_MASK_SFT              (0x1f << 11) | 
 |  | 
 | /* AUDENC_ANA_CON6 */ | 
 | #define RG_AUDADC1STSTAGESDENB_SFT           0 | 
 | #define RG_AUDADC1STSTAGESDENB_MASK          0x1 | 
 | #define RG_AUDADC1STSTAGESDENB_MASK_SFT      (0x1 << 0) | 
 | #define RG_AUDADC2NDSTAGERESET_SFT           1 | 
 | #define RG_AUDADC2NDSTAGERESET_MASK          0x1 | 
 | #define RG_AUDADC2NDSTAGERESET_MASK_SFT      (0x1 << 1) | 
 | #define RG_AUDADC3RDSTAGERESET_SFT           2 | 
 | #define RG_AUDADC3RDSTAGERESET_MASK          0x1 | 
 | #define RG_AUDADC3RDSTAGERESET_MASK_SFT      (0x1 << 2) | 
 | #define RG_AUDADCFSRESET_SFT                 3 | 
 | #define RG_AUDADCFSRESET_MASK                0x1 | 
 | #define RG_AUDADCFSRESET_MASK_SFT            (0x1 << 3) | 
 | #define RG_AUDADCWIDECM_SFT                  4 | 
 | #define RG_AUDADCWIDECM_MASK                 0x1 | 
 | #define RG_AUDADCWIDECM_MASK_SFT             (0x1 << 4) | 
 | #define RG_AUDADCNOPATEST_SFT                5 | 
 | #define RG_AUDADCNOPATEST_MASK               0x1 | 
 | #define RG_AUDADCNOPATEST_MASK_SFT           (0x1 << 5) | 
 | #define RG_AUDADCBYPASS_SFT                  6 | 
 | #define RG_AUDADCBYPASS_MASK                 0x1 | 
 | #define RG_AUDADCBYPASS_MASK_SFT             (0x1 << 6) | 
 | #define RG_AUDADCFFBYPASS_SFT                7 | 
 | #define RG_AUDADCFFBYPASS_MASK               0x1 | 
 | #define RG_AUDADCFFBYPASS_MASK_SFT           (0x1 << 7) | 
 | #define RG_AUDADCDACFBCURRENT_SFT            8 | 
 | #define RG_AUDADCDACFBCURRENT_MASK           0x1 | 
 | #define RG_AUDADCDACFBCURRENT_MASK_SFT       (0x1 << 8) | 
 | #define RG_AUDADCDACIDDTEST_SFT              9 | 
 | #define RG_AUDADCDACIDDTEST_MASK             0x3 | 
 | #define RG_AUDADCDACIDDTEST_MASK_SFT         (0x3 << 9) | 
 | #define RG_AUDADCDACNRZ_SFT                  11 | 
 | #define RG_AUDADCDACNRZ_MASK                 0x1 | 
 | #define RG_AUDADCDACNRZ_MASK_SFT             (0x1 << 11) | 
 | #define RG_AUDADCNODEM_SFT                   12 | 
 | #define RG_AUDADCNODEM_MASK                  0x1 | 
 | #define RG_AUDADCNODEM_MASK_SFT              (0x1 << 12) | 
 | #define RG_AUDADCDACTEST_SFT                 13 | 
 | #define RG_AUDADCDACTEST_MASK                0x1 | 
 | #define RG_AUDADCDACTEST_MASK_SFT            (0x1 << 13) | 
 | #define RG_AUDADCDAC0P25FS_SFT               14 | 
 | #define RG_AUDADCDAC0P25FS_MASK              0x1 | 
 | #define RG_AUDADCDAC0P25FS_MASK_SFT          (0x1 << 14) | 
 | #define RG_AUDADCRDAC0P25FS_SFT              15 | 
 | #define RG_AUDADCRDAC0P25FS_MASK             0x1 | 
 | #define RG_AUDADCRDAC0P25FS_MASK_SFT         (0x1 << 15) | 
 |  | 
 | /* AUDENC_ANA_CON7 */ | 
 | #define RG_AUDADCTESTDATA_SFT                0 | 
 | #define RG_AUDADCTESTDATA_MASK               0xffff | 
 | #define RG_AUDADCTESTDATA_MASK_SFT           (0xffff << 0) | 
 |  | 
 | /* AUDENC_ANA_CON8 */ | 
 | #define RG_AUDRCTUNEL_SFT                    0 | 
 | #define RG_AUDRCTUNEL_MASK                   0x1f | 
 | #define RG_AUDRCTUNEL_MASK_SFT               (0x1f << 0) | 
 | #define RG_AUDRCTUNELSEL_SFT                 5 | 
 | #define RG_AUDRCTUNELSEL_MASK                0x1 | 
 | #define RG_AUDRCTUNELSEL_MASK_SFT            (0x1 << 5) | 
 | #define RG_AUDRCTUNER_SFT                    8 | 
 | #define RG_AUDRCTUNER_MASK                   0x1f | 
 | #define RG_AUDRCTUNER_MASK_SFT               (0x1f << 8) | 
 | #define RG_AUDRCTUNERSEL_SFT                 13 | 
 | #define RG_AUDRCTUNERSEL_MASK                0x1 | 
 | #define RG_AUDRCTUNERSEL_MASK_SFT            (0x1 << 13) | 
 |  | 
 | /* AUDENC_ANA_CON9 */ | 
 | #define RG_AUD3CTUNEL_SFT                    0 | 
 | #define RG_AUD3CTUNEL_MASK                   0x1f | 
 | #define RG_AUD3CTUNEL_MASK_SFT               (0x1f << 0) | 
 | #define RG_AUD3CTUNELSEL_SFT                 5 | 
 | #define RG_AUD3CTUNELSEL_MASK                0x1 | 
 | #define RG_AUD3CTUNELSEL_MASK_SFT            (0x1 << 5) | 
 | #define RGS_AUDRCTUNE3READ_SFT               6 | 
 | #define RGS_AUDRCTUNE3READ_MASK              0x1f | 
 | #define RGS_AUDRCTUNE3READ_MASK_SFT          (0x1f << 6) | 
 | #define RG_AUD3SPARE_SFT                     11 | 
 | #define RG_AUD3SPARE_MASK                    0x1f | 
 | #define RG_AUD3SPARE_MASK_SFT                (0x1f << 11) | 
 |  | 
 | /* AUDENC_ANA_CON10 */ | 
 | #define RGS_AUDRCTUNELREAD_SFT               0 | 
 | #define RGS_AUDRCTUNELREAD_MASK              0x1f | 
 | #define RGS_AUDRCTUNELREAD_MASK_SFT          (0x1f << 0) | 
 | #define RGS_AUDRCTUNERREAD_SFT               8 | 
 | #define RGS_AUDRCTUNERREAD_MASK              0x1f | 
 | #define RGS_AUDRCTUNERREAD_MASK_SFT          (0x1f << 8) | 
 |  | 
 | /* AUDENC_ANA_CON11 */ | 
 | #define RG_AUDSPAREVA30_SFT                  0 | 
 | #define RG_AUDSPAREVA30_MASK                 0xff | 
 | #define RG_AUDSPAREVA30_MASK_SFT             (0xff << 0) | 
 | #define RG_AUDSPAREVA18_SFT                  8 | 
 | #define RG_AUDSPAREVA18_MASK                 0xff | 
 | #define RG_AUDSPAREVA18_MASK_SFT             (0xff << 8) | 
 |  | 
 | /* AUDENC_ANA_CON12 */ | 
 | #define RG_AUDPGA_DECAP_SFT                  0 | 
 | #define RG_AUDPGA_DECAP_MASK                 0x1 | 
 | #define RG_AUDPGA_DECAP_MASK_SFT             (0x1 << 0) | 
 | #define RG_AUDPGA_CAPRA_SFT                  1 | 
 | #define RG_AUDPGA_CAPRA_MASK                 0x1 | 
 | #define RG_AUDPGA_CAPRA_MASK_SFT             (0x1 << 1) | 
 | #define RG_AUDPGA_ACCCMP_SFT                 2 | 
 | #define RG_AUDPGA_ACCCMP_MASK                0x1 | 
 | #define RG_AUDPGA_ACCCMP_MASK_SFT            (0x1 << 2) | 
 | #define RG_AUDENC_SPARE2_SFT                 3 | 
 | #define RG_AUDENC_SPARE2_MASK                0x1fff | 
 | #define RG_AUDENC_SPARE2_MASK_SFT            (0x1fff << 3) | 
 |  | 
 | /* AUDENC_ANA_CON13 */ | 
 | #define RG_AUDDIGMICEN_SFT                   0 | 
 | #define RG_AUDDIGMICEN_MASK                  0x1 | 
 | #define RG_AUDDIGMICEN_MASK_SFT              (0x1 << 0) | 
 | #define RG_AUDDIGMICBIAS_SFT                 1 | 
 | #define RG_AUDDIGMICBIAS_MASK                0x3 | 
 | #define RG_AUDDIGMICBIAS_MASK_SFT            (0x3 << 1) | 
 | #define RG_DMICHPCLKEN_SFT                   3 | 
 | #define RG_DMICHPCLKEN_MASK                  0x1 | 
 | #define RG_DMICHPCLKEN_MASK_SFT              (0x1 << 3) | 
 | #define RG_AUDDIGMICPDUTY_SFT                4 | 
 | #define RG_AUDDIGMICPDUTY_MASK               0x3 | 
 | #define RG_AUDDIGMICPDUTY_MASK_SFT           (0x3 << 4) | 
 | #define RG_AUDDIGMICNDUTY_SFT                6 | 
 | #define RG_AUDDIGMICNDUTY_MASK               0x3 | 
 | #define RG_AUDDIGMICNDUTY_MASK_SFT           (0x3 << 6) | 
 | #define RG_DMICMONEN_SFT                     8 | 
 | #define RG_DMICMONEN_MASK                    0x1 | 
 | #define RG_DMICMONEN_MASK_SFT                (0x1 << 8) | 
 | #define RG_DMICMONSEL_SFT                    9 | 
 | #define RG_DMICMONSEL_MASK                   0x7 | 
 | #define RG_DMICMONSEL_MASK_SFT               (0x7 << 9) | 
 |  | 
 | /* AUDENC_ANA_CON14 */ | 
 | #define RG_AUDDIGMIC1EN_SFT                  0 | 
 | #define RG_AUDDIGMIC1EN_MASK                 0x1 | 
 | #define RG_AUDDIGMIC1EN_MASK_SFT             (0x1 << 0) | 
 | #define RG_AUDDIGMICBIAS1_SFT                1 | 
 | #define RG_AUDDIGMICBIAS1_MASK               0x3 | 
 | #define RG_AUDDIGMICBIAS1_MASK_SFT           (0x3 << 1) | 
 | #define RG_DMIC1HPCLKEN_SFT                  3 | 
 | #define RG_DMIC1HPCLKEN_MASK                 0x1 | 
 | #define RG_DMIC1HPCLKEN_MASK_SFT             (0x1 << 3) | 
 | #define RG_AUDDIGMIC1PDUTY_SFT               4 | 
 | #define RG_AUDDIGMIC1PDUTY_MASK              0x3 | 
 | #define RG_AUDDIGMIC1PDUTY_MASK_SFT          (0x3 << 4) | 
 | #define RG_AUDDIGMIC1NDUTY_SFT               6 | 
 | #define RG_AUDDIGMIC1NDUTY_MASK              0x3 | 
 | #define RG_AUDDIGMIC1NDUTY_MASK_SFT          (0x3 << 6) | 
 | #define RG_DMIC1MONEN_SFT                    8 | 
 | #define RG_DMIC1MONEN_MASK                   0x1 | 
 | #define RG_DMIC1MONEN_MASK_SFT               (0x1 << 8) | 
 | #define RG_DMIC1MONSEL_SFT                   9 | 
 | #define RG_DMIC1MONSEL_MASK                  0x7 | 
 | #define RG_DMIC1MONSEL_MASK_SFT              (0x7 << 9) | 
 | #define RG_AUDSPAREVMIC_SFT                  12 | 
 | #define RG_AUDSPAREVMIC_MASK                 0xf | 
 | #define RG_AUDSPAREVMIC_MASK_SFT             (0xf << 12) | 
 |  | 
 | /* AUDENC_ANA_CON15 */ | 
 | #define RG_AUDPWDBMICBIAS0_SFT               0 | 
 | #define RG_AUDPWDBMICBIAS0_MASK              0x1 | 
 | #define RG_AUDPWDBMICBIAS0_MASK_SFT          (0x1 << 0) | 
 | #define RG_AUDMICBIAS0BYPASSEN_SFT           1 | 
 | #define RG_AUDMICBIAS0BYPASSEN_MASK          0x1 | 
 | #define RG_AUDMICBIAS0BYPASSEN_MASK_SFT      (0x1 << 1) | 
 | #define RG_AUDMICBIAS0LOWPEN_SFT             2 | 
 | #define RG_AUDMICBIAS0LOWPEN_MASK            0x1 | 
 | #define RG_AUDMICBIAS0LOWPEN_MASK_SFT        (0x1 << 2) | 
 | #define RG_AUDPWDBMICBIAS3_SFT               3 | 
 | #define RG_AUDPWDBMICBIAS3_MASK              0x1 | 
 | #define RG_AUDPWDBMICBIAS3_MASK_SFT          (0x1 << 3) | 
 | #define RG_AUDMICBIAS0VREF_SFT               4 | 
 | #define RG_AUDMICBIAS0VREF_MASK              0x7 | 
 | #define RG_AUDMICBIAS0VREF_MASK_SFT          (0x7 << 4) | 
 | #define RG_AUDMICBIAS0DCSW0P1EN_SFT          8 | 
 | #define RG_AUDMICBIAS0DCSW0P1EN_MASK         0x1 | 
 | #define RG_AUDMICBIAS0DCSW0P1EN_MASK_SFT     (0x1 << 8) | 
 | #define RG_AUDMICBIAS0DCSW0P2EN_SFT          9 | 
 | #define RG_AUDMICBIAS0DCSW0P2EN_MASK         0x1 | 
 | #define RG_AUDMICBIAS0DCSW0P2EN_MASK_SFT     (0x1 << 9) | 
 | #define RG_AUDMICBIAS0DCSW0NEN_SFT           10 | 
 | #define RG_AUDMICBIAS0DCSW0NEN_MASK          0x1 | 
 | #define RG_AUDMICBIAS0DCSW0NEN_MASK_SFT      (0x1 << 10) | 
 | #define RG_AUDMICBIAS0DCSW2P1EN_SFT          12 | 
 | #define RG_AUDMICBIAS0DCSW2P1EN_MASK         0x1 | 
 | #define RG_AUDMICBIAS0DCSW2P1EN_MASK_SFT     (0x1 << 12) | 
 | #define RG_AUDMICBIAS0DCSW2P2EN_SFT          13 | 
 | #define RG_AUDMICBIAS0DCSW2P2EN_MASK         0x1 | 
 | #define RG_AUDMICBIAS0DCSW2P2EN_MASK_SFT     (0x1 << 13) | 
 | #define RG_AUDMICBIAS0DCSW2NEN_SFT           14 | 
 | #define RG_AUDMICBIAS0DCSW2NEN_MASK          0x1 | 
 | #define RG_AUDMICBIAS0DCSW2NEN_MASK_SFT      (0x1 << 14) | 
 |  | 
 | /* AUDENC_ANA_CON16 */ | 
 | #define RG_AUDPWDBMICBIAS1_SFT               0 | 
 | #define RG_AUDPWDBMICBIAS1_MASK              0x1 | 
 | #define RG_AUDPWDBMICBIAS1_MASK_SFT          (0x1 << 0) | 
 | #define RG_AUDMICBIAS1BYPASSEN_SFT           1 | 
 | #define RG_AUDMICBIAS1BYPASSEN_MASK          0x1 | 
 | #define RG_AUDMICBIAS1BYPASSEN_MASK_SFT      (0x1 << 1) | 
 | #define RG_AUDMICBIAS1LOWPEN_SFT             2 | 
 | #define RG_AUDMICBIAS1LOWPEN_MASK            0x1 | 
 | #define RG_AUDMICBIAS1LOWPEN_MASK_SFT        (0x1 << 2) | 
 | #define RG_AUDMICBIAS1VREF_SFT               4 | 
 | #define RG_AUDMICBIAS1VREF_MASK              0x7 | 
 | #define RG_AUDMICBIAS1VREF_MASK_SFT          (0x7 << 4) | 
 | #define RG_AUDMICBIAS1DCSW1PEN_SFT           8 | 
 | #define RG_AUDMICBIAS1DCSW1PEN_MASK          0x1 | 
 | #define RG_AUDMICBIAS1DCSW1PEN_MASK_SFT      (0x1 << 8) | 
 | #define RG_AUDMICBIAS1DCSW1NEN_SFT           9 | 
 | #define RG_AUDMICBIAS1DCSW1NEN_MASK          0x1 | 
 | #define RG_AUDMICBIAS1DCSW1NEN_MASK_SFT      (0x1 << 9) | 
 | #define RG_BANDGAPGEN_SFT                    10 | 
 | #define RG_BANDGAPGEN_MASK                   0x1 | 
 | #define RG_BANDGAPGEN_MASK_SFT               (0x1 << 10) | 
 | #define RG_AUDMICBIAS1HVEN_SFT               12 | 
 | #define RG_AUDMICBIAS1HVEN_MASK              0x1 | 
 | #define RG_AUDMICBIAS1HVEN_MASK_SFT          (0x1 << 12) | 
 | #define RG_AUDMICBIAS1HVVREF_SFT             13 | 
 | #define RG_AUDMICBIAS1HVVREF_MASK            0x1 | 
 | #define RG_AUDMICBIAS1HVVREF_MASK_SFT        (0x1 << 13) | 
 |  | 
 | /* AUDENC_ANA_CON17 */ | 
 | #define RG_AUDPWDBMICBIAS2_SFT               0 | 
 | #define RG_AUDPWDBMICBIAS2_MASK              0x1 | 
 | #define RG_AUDPWDBMICBIAS2_MASK_SFT          (0x1 << 0) | 
 | #define RG_AUDMICBIAS2BYPASSEN_SFT           1 | 
 | #define RG_AUDMICBIAS2BYPASSEN_MASK          0x1 | 
 | #define RG_AUDMICBIAS2BYPASSEN_MASK_SFT      (0x1 << 1) | 
 | #define RG_AUDMICBIAS2LOWPEN_SFT             2 | 
 | #define RG_AUDMICBIAS2LOWPEN_MASK            0x1 | 
 | #define RG_AUDMICBIAS2LOWPEN_MASK_SFT        (0x1 << 2) | 
 | #define RG_AUDMICBIAS2VREF_SFT               4 | 
 | #define RG_AUDMICBIAS2VREF_MASK              0x7 | 
 | #define RG_AUDMICBIAS2VREF_MASK_SFT          (0x7 << 4) | 
 | #define RG_AUDMICBIAS2DCSW3P1EN_SFT          8 | 
 | #define RG_AUDMICBIAS2DCSW3P1EN_MASK         0x1 | 
 | #define RG_AUDMICBIAS2DCSW3P1EN_MASK_SFT     (0x1 << 8) | 
 | #define RG_AUDMICBIAS2DCSW3P2EN_SFT          9 | 
 | #define RG_AUDMICBIAS2DCSW3P2EN_MASK         0x1 | 
 | #define RG_AUDMICBIAS2DCSW3P2EN_MASK_SFT     (0x1 << 9) | 
 | #define RG_AUDMICBIAS2DCSW3NEN_SFT           10 | 
 | #define RG_AUDMICBIAS2DCSW3NEN_MASK          0x1 | 
 | #define RG_AUDMICBIAS2DCSW3NEN_MASK_SFT      (0x1 << 10) | 
 | #define RG_AUDMICBIASSPARE_SFT               12 | 
 | #define RG_AUDMICBIASSPARE_MASK              0xf | 
 | #define RG_AUDMICBIASSPARE_MASK_SFT          (0xf << 12) | 
 |  | 
 | /* AUDENC_ANA_CON18 */ | 
 | #define RG_AUDACCDETMICBIAS0PULLLOW_SFT      0 | 
 | #define RG_AUDACCDETMICBIAS0PULLLOW_MASK     0x1 | 
 | #define RG_AUDACCDETMICBIAS0PULLLOW_MASK_SFT (0x1 << 0) | 
 | #define RG_AUDACCDETMICBIAS1PULLLOW_SFT      1 | 
 | #define RG_AUDACCDETMICBIAS1PULLLOW_MASK     0x1 | 
 | #define RG_AUDACCDETMICBIAS1PULLLOW_MASK_SFT (0x1 << 1) | 
 | #define RG_AUDACCDETMICBIAS2PULLLOW_SFT      2 | 
 | #define RG_AUDACCDETMICBIAS2PULLLOW_MASK     0x1 | 
 | #define RG_AUDACCDETMICBIAS2PULLLOW_MASK_SFT (0x1 << 2) | 
 | #define RG_AUDACCDETVIN1PULLLOW_SFT          3 | 
 | #define RG_AUDACCDETVIN1PULLLOW_MASK         0x1 | 
 | #define RG_AUDACCDETVIN1PULLLOW_MASK_SFT     (0x1 << 3) | 
 | #define RG_AUDACCDETVTHACAL_SFT              4 | 
 | #define RG_AUDACCDETVTHACAL_MASK             0x1 | 
 | #define RG_AUDACCDETVTHACAL_MASK_SFT         (0x1 << 4) | 
 | #define RG_AUDACCDETVTHBCAL_SFT              5 | 
 | #define RG_AUDACCDETVTHBCAL_MASK             0x1 | 
 | #define RG_AUDACCDETVTHBCAL_MASK_SFT         (0x1 << 5) | 
 | #define RG_AUDACCDETTVDET_SFT                6 | 
 | #define RG_AUDACCDETTVDET_MASK               0x1 | 
 | #define RG_AUDACCDETTVDET_MASK_SFT           (0x1 << 6) | 
 | #define RG_ACCDETSEL_SFT                     7 | 
 | #define RG_ACCDETSEL_MASK                    0x1 | 
 | #define RG_ACCDETSEL_MASK_SFT                (0x1 << 7) | 
 | #define RG_SWBUFMODSEL_SFT                   8 | 
 | #define RG_SWBUFMODSEL_MASK                  0x1 | 
 | #define RG_SWBUFMODSEL_MASK_SFT              (0x1 << 8) | 
 | #define RG_SWBUFSWEN_SFT                     9 | 
 | #define RG_SWBUFSWEN_MASK                    0x1 | 
 | #define RG_SWBUFSWEN_MASK_SFT                (0x1 << 9) | 
 | #define RG_EINT0NOHYS_SFT                    10 | 
 | #define RG_EINT0NOHYS_MASK                   0x1 | 
 | #define RG_EINT0NOHYS_MASK_SFT               (0x1 << 10) | 
 | #define RG_EINT0CONFIGACCDET_SFT             11 | 
 | #define RG_EINT0CONFIGACCDET_MASK            0x1 | 
 | #define RG_EINT0CONFIGACCDET_MASK_SFT        (0x1 << 11) | 
 | #define RG_EINT0HIRENB_SFT                   12 | 
 | #define RG_EINT0HIRENB_MASK                  0x1 | 
 | #define RG_EINT0HIRENB_MASK_SFT              (0x1 << 12) | 
 | #define RG_ACCDET2AUXRESBYPASS_SFT           13 | 
 | #define RG_ACCDET2AUXRESBYPASS_MASK          0x1 | 
 | #define RG_ACCDET2AUXRESBYPASS_MASK_SFT      (0x1 << 13) | 
 | #define RG_ACCDET2AUXSWEN_SFT                14 | 
 | #define RG_ACCDET2AUXSWEN_MASK               0x1 | 
 | #define RG_ACCDET2AUXSWEN_MASK_SFT           (0x1 << 14) | 
 | #define RG_AUDACCDETMICBIAS3PULLLOW_SFT      15 | 
 | #define RG_AUDACCDETMICBIAS3PULLLOW_MASK     0x1 | 
 | #define RG_AUDACCDETMICBIAS3PULLLOW_MASK_SFT (0x1 << 15) | 
 |  | 
 | /* AUDENC_ANA_CON19 */ | 
 | #define RG_EINT1CONFIGACCDET_SFT             0 | 
 | #define RG_EINT1CONFIGACCDET_MASK            0x1 | 
 | #define RG_EINT1CONFIGACCDET_MASK_SFT        (0x1 << 0) | 
 | #define RG_EINT1HIRENB_SFT                   1 | 
 | #define RG_EINT1HIRENB_MASK                  0x1 | 
 | #define RG_EINT1HIRENB_MASK_SFT              (0x1 << 1) | 
 | #define RG_EINT1NOHYS_SFT                    2 | 
 | #define RG_EINT1NOHYS_MASK                   0x1 | 
 | #define RG_EINT1NOHYS_MASK_SFT               (0x1 << 2) | 
 | #define RG_EINTCOMPVTH_SFT                   4 | 
 | #define RG_EINTCOMPVTH_MASK                  0xf | 
 | #define RG_EINTCOMPVTH_MASK_SFT              (0xf << 4) | 
 | #define RG_MTEST_EN_SFT                      8 | 
 | #define RG_MTEST_EN_MASK                     0x1 | 
 | #define RG_MTEST_EN_MASK_SFT                 (0x1 << 8) | 
 | #define RG_MTEST_SEL_SFT                     9 | 
 | #define RG_MTEST_SEL_MASK                    0x1 | 
 | #define RG_MTEST_SEL_MASK_SFT                (0x1 << 9) | 
 | #define RG_MTEST_CURRENT_SFT                 10 | 
 | #define RG_MTEST_CURRENT_MASK                0x1 | 
 | #define RG_MTEST_CURRENT_MASK_SFT            (0x1 << 10) | 
 | #define RG_ANALOGFDEN_SFT                    12 | 
 | #define RG_ANALOGFDEN_MASK                   0x1 | 
 | #define RG_ANALOGFDEN_MASK_SFT               (0x1 << 12) | 
 | #define RG_FDVIN1PPULLLOW_SFT                13 | 
 | #define RG_FDVIN1PPULLLOW_MASK               0x1 | 
 | #define RG_FDVIN1PPULLLOW_MASK_SFT           (0x1 << 13) | 
 | #define RG_FDEINT0TYPE_SFT                   14 | 
 | #define RG_FDEINT0TYPE_MASK                  0x1 | 
 | #define RG_FDEINT0TYPE_MASK_SFT              (0x1 << 14) | 
 | #define RG_FDEINT1TYPE_SFT                   15 | 
 | #define RG_FDEINT1TYPE_MASK                  0x1 | 
 | #define RG_FDEINT1TYPE_MASK_SFT              (0x1 << 15) | 
 |  | 
 | /* AUDENC_ANA_CON20 */ | 
 | #define RG_EINT0CMPEN_SFT                    0 | 
 | #define RG_EINT0CMPEN_MASK                   0x1 | 
 | #define RG_EINT0CMPEN_MASK_SFT               (0x1 << 0) | 
 | #define RG_EINT0CMPMEN_SFT                   1 | 
 | #define RG_EINT0CMPMEN_MASK                  0x1 | 
 | #define RG_EINT0CMPMEN_MASK_SFT              (0x1 << 1) | 
 | #define RG_EINT0EN_SFT                       2 | 
 | #define RG_EINT0EN_MASK                      0x1 | 
 | #define RG_EINT0EN_MASK_SFT                  (0x1 << 2) | 
 | #define RG_EINT0CEN_SFT                      3 | 
 | #define RG_EINT0CEN_MASK                     0x1 | 
 | #define RG_EINT0CEN_MASK_SFT                 (0x1 << 3) | 
 | #define RG_EINT0INVEN_SFT                    4 | 
 | #define RG_EINT0INVEN_MASK                   0x1 | 
 | #define RG_EINT0INVEN_MASK_SFT               (0x1 << 4) | 
 | #define RG_EINT0CTURBO_SFT                   5 | 
 | #define RG_EINT0CTURBO_MASK                  0x7 | 
 | #define RG_EINT0CTURBO_MASK_SFT              (0x7 << 5) | 
 | #define RG_EINT1CMPEN_SFT                    8 | 
 | #define RG_EINT1CMPEN_MASK                   0x1 | 
 | #define RG_EINT1CMPEN_MASK_SFT               (0x1 << 8) | 
 | #define RG_EINT1CMPMEN_SFT                   9 | 
 | #define RG_EINT1CMPMEN_MASK                  0x1 | 
 | #define RG_EINT1CMPMEN_MASK_SFT              (0x1 << 9) | 
 | #define RG_EINT1EN_SFT                       10 | 
 | #define RG_EINT1EN_MASK                      0x1 | 
 | #define RG_EINT1EN_MASK_SFT                  (0x1 << 10) | 
 | #define RG_EINT1CEN_SFT                      11 | 
 | #define RG_EINT1CEN_MASK                     0x1 | 
 | #define RG_EINT1CEN_MASK_SFT                 (0x1 << 11) | 
 | #define RG_EINT1INVEN_SFT                    12 | 
 | #define RG_EINT1INVEN_MASK                   0x1 | 
 | #define RG_EINT1INVEN_MASK_SFT               (0x1 << 12) | 
 | #define RG_EINT1CTURBO_SFT                   13 | 
 | #define RG_EINT1CTURBO_MASK                  0x7 | 
 | #define RG_EINT1CTURBO_MASK_SFT              (0x7 << 13) | 
 |  | 
 | /* AUDENC_ANA_CON21 */ | 
 | #define RG_ACCDETSPARE_SFT                   0 | 
 | #define RG_ACCDETSPARE_MASK                  0xffff | 
 | #define RG_ACCDETSPARE_MASK_SFT              (0xffff << 0) | 
 |  | 
 | /* AUDENC_ANA_CON22 */ | 
 | #define RG_AUDENCSPAREVA30_SFT               0 | 
 | #define RG_AUDENCSPAREVA30_MASK              0xff | 
 | #define RG_AUDENCSPAREVA30_MASK_SFT          (0xff << 0) | 
 | #define RG_AUDENCSPAREVA18_SFT               8 | 
 | #define RG_AUDENCSPAREVA18_MASK              0xff | 
 | #define RG_AUDENCSPAREVA18_MASK_SFT          (0xff << 8) | 
 |  | 
 | /* AUDENC_ANA_CON23 */ | 
 | #define RG_CLKSQ_EN_SFT                      0 | 
 | #define RG_CLKSQ_EN_MASK                     0x1 | 
 | #define RG_CLKSQ_EN_MASK_SFT                 (0x1 << 0) | 
 | #define RG_CLKSQ_IN_SEL_TEST_SFT             1 | 
 | #define RG_CLKSQ_IN_SEL_TEST_MASK            0x1 | 
 | #define RG_CLKSQ_IN_SEL_TEST_MASK_SFT        (0x1 << 1) | 
 | #define RG_CM_REFGENSEL_SFT                  2 | 
 | #define RG_CM_REFGENSEL_MASK                 0x1 | 
 | #define RG_CM_REFGENSEL_MASK_SFT             (0x1 << 2) | 
 | #define RG_AUDIO_VOW_EN_SFT                  3 | 
 | #define RG_AUDIO_VOW_EN_MASK                 0x1 | 
 | #define RG_AUDIO_VOW_EN_MASK_SFT             (0x1 << 3) | 
 | #define RG_CLKSQ_EN_VOW_SFT                  4 | 
 | #define RG_CLKSQ_EN_VOW_MASK                 0x1 | 
 | #define RG_CLKSQ_EN_VOW_MASK_SFT             (0x1 << 4) | 
 | #define RG_CLKAND_EN_VOW_SFT                 5 | 
 | #define RG_CLKAND_EN_VOW_MASK                0x1 | 
 | #define RG_CLKAND_EN_VOW_MASK_SFT            (0x1 << 5) | 
 | #define RG_VOWCLK_SEL_EN_VOW_SFT             6 | 
 | #define RG_VOWCLK_SEL_EN_VOW_MASK            0x1 | 
 | #define RG_VOWCLK_SEL_EN_VOW_MASK_SFT        (0x1 << 6) | 
 | #define RG_SPARE_VOW_SFT                     7 | 
 | #define RG_SPARE_VOW_MASK                    0x7 | 
 | #define RG_SPARE_VOW_MASK_SFT                (0x7 << 7) | 
 |  | 
 | /* AUDDEC_ANA_CON0 */ | 
 | #define RG_AUDDACLPWRUP_VAUDP32_SFT                  0 | 
 | #define RG_AUDDACLPWRUP_VAUDP32_MASK                 0x1 | 
 | #define RG_AUDDACLPWRUP_VAUDP32_MASK_SFT             (0x1 << 0) | 
 | #define RG_AUDDACRPWRUP_VAUDP32_SFT                  1 | 
 | #define RG_AUDDACRPWRUP_VAUDP32_MASK                 0x1 | 
 | #define RG_AUDDACRPWRUP_VAUDP32_MASK_SFT             (0x1 << 1) | 
 | #define RG_AUD_DAC_PWR_UP_VA32_SFT                   2 | 
 | #define RG_AUD_DAC_PWR_UP_VA32_MASK                  0x1 | 
 | #define RG_AUD_DAC_PWR_UP_VA32_MASK_SFT              (0x1 << 2) | 
 | #define RG_AUD_DAC_PWL_UP_VA32_SFT                   3 | 
 | #define RG_AUD_DAC_PWL_UP_VA32_MASK                  0x1 | 
 | #define RG_AUD_DAC_PWL_UP_VA32_MASK_SFT              (0x1 << 3) | 
 | #define RG_AUDHPLPWRUP_VAUDP32_SFT                   4 | 
 | #define RG_AUDHPLPWRUP_VAUDP32_MASK                  0x1 | 
 | #define RG_AUDHPLPWRUP_VAUDP32_MASK_SFT              (0x1 << 4) | 
 | #define RG_AUDHPRPWRUP_VAUDP32_SFT                   5 | 
 | #define RG_AUDHPRPWRUP_VAUDP32_MASK                  0x1 | 
 | #define RG_AUDHPRPWRUP_VAUDP32_MASK_SFT              (0x1 << 5) | 
 | #define RG_AUDHPLPWRUP_IBIAS_VAUDP32_SFT             6 | 
 | #define RG_AUDHPLPWRUP_IBIAS_VAUDP32_MASK            0x1 | 
 | #define RG_AUDHPLPWRUP_IBIAS_VAUDP32_MASK_SFT        (0x1 << 6) | 
 | #define RG_AUDHPRPWRUP_IBIAS_VAUDP32_SFT             7 | 
 | #define RG_AUDHPRPWRUP_IBIAS_VAUDP32_MASK            0x1 | 
 | #define RG_AUDHPRPWRUP_IBIAS_VAUDP32_MASK_SFT        (0x1 << 7) | 
 | #define RG_AUDHPLMUXINPUTSEL_VAUDP32_SFT             8 | 
 | #define RG_AUDHPLMUXINPUTSEL_VAUDP32_MASK            0x3 | 
 | #define RG_AUDHPLMUXINPUTSEL_VAUDP32_MASK_SFT        (0x3 << 8) | 
 | #define RG_AUDHPRMUXINPUTSEL_VAUDP32_SFT             10 | 
 | #define RG_AUDHPRMUXINPUTSEL_VAUDP32_MASK            0x3 | 
 | #define RG_AUDHPRMUXINPUTSEL_VAUDP32_MASK_SFT        (0x3 << 10) | 
 | #define RG_AUDHPLSCDISABLE_VAUDP32_SFT               12 | 
 | #define RG_AUDHPLSCDISABLE_VAUDP32_MASK              0x1 | 
 | #define RG_AUDHPLSCDISABLE_VAUDP32_MASK_SFT          (0x1 << 12) | 
 | #define RG_AUDHPRSCDISABLE_VAUDP32_SFT               13 | 
 | #define RG_AUDHPRSCDISABLE_VAUDP32_MASK              0x1 | 
 | #define RG_AUDHPRSCDISABLE_VAUDP32_MASK_SFT          (0x1 << 13) | 
 | #define RG_AUDHPLBSCCURRENT_VAUDP32_SFT              14 | 
 | #define RG_AUDHPLBSCCURRENT_VAUDP32_MASK             0x1 | 
 | #define RG_AUDHPLBSCCURRENT_VAUDP32_MASK_SFT         (0x1 << 14) | 
 | #define RG_AUDHPRBSCCURRENT_VAUDP32_SFT              15 | 
 | #define RG_AUDHPRBSCCURRENT_VAUDP32_MASK             0x1 | 
 | #define RG_AUDHPRBSCCURRENT_VAUDP32_MASK_SFT         (0x1 << 15) | 
 |  | 
 | /* AUDDEC_ANA_CON1 */ | 
 | #define RG_AUDHPLOUTPWRUP_VAUDP32_SFT                0 | 
 | #define RG_AUDHPLOUTPWRUP_VAUDP32_MASK               0x1 | 
 | #define RG_AUDHPLOUTPWRUP_VAUDP32_MASK_SFT           (0x1 << 0) | 
 | #define RG_AUDHPROUTPWRUP_VAUDP32_SFT                1 | 
 | #define RG_AUDHPROUTPWRUP_VAUDP32_MASK               0x1 | 
 | #define RG_AUDHPROUTPWRUP_VAUDP32_MASK_SFT           (0x1 << 1) | 
 | #define RG_AUDHPLOUTAUXPWRUP_VAUDP32_SFT             2 | 
 | #define RG_AUDHPLOUTAUXPWRUP_VAUDP32_MASK            0x1 | 
 | #define RG_AUDHPLOUTAUXPWRUP_VAUDP32_MASK_SFT        (0x1 << 2) | 
 | #define RG_AUDHPROUTAUXPWRUP_VAUDP32_SFT             3 | 
 | #define RG_AUDHPROUTAUXPWRUP_VAUDP32_MASK            0x1 | 
 | #define RG_AUDHPROUTAUXPWRUP_VAUDP32_MASK_SFT        (0x1 << 3) | 
 | #define RG_HPLAUXFBRSW_EN_VAUDP32_SFT                4 | 
 | #define RG_HPLAUXFBRSW_EN_VAUDP32_MASK               0x1 | 
 | #define RG_HPLAUXFBRSW_EN_VAUDP32_MASK_SFT           (0x1 << 4) | 
 | #define RG_HPRAUXFBRSW_EN_VAUDP32_SFT                5 | 
 | #define RG_HPRAUXFBRSW_EN_VAUDP32_MASK               0x1 | 
 | #define RG_HPRAUXFBRSW_EN_VAUDP32_MASK_SFT           (0x1 << 5) | 
 | #define RG_HPLSHORT2HPLAUX_EN_VAUDP32_SFT            6 | 
 | #define RG_HPLSHORT2HPLAUX_EN_VAUDP32_MASK           0x1 | 
 | #define RG_HPLSHORT2HPLAUX_EN_VAUDP32_MASK_SFT       (0x1 << 6) | 
 | #define RG_HPRSHORT2HPRAUX_EN_VAUDP32_SFT            7 | 
 | #define RG_HPRSHORT2HPRAUX_EN_VAUDP32_MASK           0x1 | 
 | #define RG_HPRSHORT2HPRAUX_EN_VAUDP32_MASK_SFT       (0x1 << 7) | 
 | #define RG_HPLOUTSTGCTRL_VAUDP32_SFT                 8 | 
 | #define RG_HPLOUTSTGCTRL_VAUDP32_MASK                0x7 | 
 | #define RG_HPLOUTSTGCTRL_VAUDP32_MASK_SFT            (0x7 << 8) | 
 | #define RG_HPROUTSTGCTRL_VAUDP32_SFT                 12 | 
 | #define RG_HPROUTSTGCTRL_VAUDP32_MASK                0x7 | 
 | #define RG_HPROUTSTGCTRL_VAUDP32_MASK_SFT            (0x7 << 12) | 
 |  | 
 | /* AUDDEC_ANA_CON2 */ | 
 | #define RG_HPLOUTPUTSTBENH_VAUDP32_SFT               0 | 
 | #define RG_HPLOUTPUTSTBENH_VAUDP32_MASK              0x7 | 
 | #define RG_HPLOUTPUTSTBENH_VAUDP32_MASK_SFT          (0x7 << 0) | 
 | #define RG_HPROUTPUTSTBENH_VAUDP32_SFT               4 | 
 | #define RG_HPROUTPUTSTBENH_VAUDP32_MASK              0x7 | 
 | #define RG_HPROUTPUTSTBENH_VAUDP32_MASK_SFT          (0x7 << 4) | 
 | #define RG_AUDHPSTARTUP_VAUDP32_SFT                  7 | 
 | #define RG_AUDHPSTARTUP_VAUDP32_MASK                 0x1 | 
 | #define RG_AUDHPSTARTUP_VAUDP32_MASK_SFT             (0x1 << 7) | 
 | #define RG_AUDREFN_DERES_EN_VAUDP32_SFT              8 | 
 | #define RG_AUDREFN_DERES_EN_VAUDP32_MASK             0x1 | 
 | #define RG_AUDREFN_DERES_EN_VAUDP32_MASK_SFT         (0x1 << 8) | 
 | #define RG_HPINPUTSTBENH_VAUDP32_SFT                 9 | 
 | #define RG_HPINPUTSTBENH_VAUDP32_MASK                0x1 | 
 | #define RG_HPINPUTSTBENH_VAUDP32_MASK_SFT            (0x1 << 9) | 
 | #define RG_HPINPUTRESET0_VAUDP32_SFT                 10 | 
 | #define RG_HPINPUTRESET0_VAUDP32_MASK                0x1 | 
 | #define RG_HPINPUTRESET0_VAUDP32_MASK_SFT            (0x1 << 10) | 
 | #define RG_HPOUTPUTRESET0_VAUDP32_SFT                11 | 
 | #define RG_HPOUTPUTRESET0_VAUDP32_MASK               0x1 | 
 | #define RG_HPOUTPUTRESET0_VAUDP32_MASK_SFT           (0x1 << 11) | 
 | #define RG_HPPSHORT2VCM_VAUDP32_SFT                  12 | 
 | #define RG_HPPSHORT2VCM_VAUDP32_MASK                 0x7 | 
 | #define RG_HPPSHORT2VCM_VAUDP32_MASK_SFT             (0x7 << 12) | 
 | #define RG_AUDHPTRIM_EN_VAUDP32_SFT                  15 | 
 | #define RG_AUDHPTRIM_EN_VAUDP32_MASK                 0x1 | 
 | #define RG_AUDHPTRIM_EN_VAUDP32_MASK_SFT             (0x1 << 15) | 
 |  | 
 | /* AUDDEC_ANA_CON3 */ | 
 | #define RG_AUDHPLTRIM_VAUDP32_SFT                    0 | 
 | #define RG_AUDHPLTRIM_VAUDP32_MASK                   0x1f | 
 | #define RG_AUDHPLTRIM_VAUDP32_MASK_SFT               (0x1f << 0) | 
 | #define RG_AUDHPLFINETRIM_VAUDP32_SFT                5 | 
 | #define RG_AUDHPLFINETRIM_VAUDP32_MASK               0x7 | 
 | #define RG_AUDHPLFINETRIM_VAUDP32_MASK_SFT           (0x7 << 5) | 
 | #define RG_AUDHPRTRIM_VAUDP32_SFT                    8 | 
 | #define RG_AUDHPRTRIM_VAUDP32_MASK                   0x1f | 
 | #define RG_AUDHPRTRIM_VAUDP32_MASK_SFT               (0x1f << 8) | 
 | #define RG_AUDHPRFINETRIM_VAUDP32_SFT                13 | 
 | #define RG_AUDHPRFINETRIM_VAUDP32_MASK               0x7 | 
 | #define RG_AUDHPRFINETRIM_VAUDP32_MASK_SFT           (0x7 << 13) | 
 |  | 
 | /* AUDDEC_ANA_CON4 */ | 
 | #define RG_AUDHPDIFFINPBIASADJ_VAUDP32_SFT           0 | 
 | #define RG_AUDHPDIFFINPBIASADJ_VAUDP32_MASK          0x7 | 
 | #define RG_AUDHPDIFFINPBIASADJ_VAUDP32_MASK_SFT      (0x7 << 0) | 
 | #define RG_AUDHPLFCOMPRESSEL_VAUDP32_SFT             4 | 
 | #define RG_AUDHPLFCOMPRESSEL_VAUDP32_MASK            0x7 | 
 | #define RG_AUDHPLFCOMPRESSEL_VAUDP32_MASK_SFT        (0x7 << 4) | 
 | #define RG_AUDHPHFCOMPRESSEL_VAUDP32_SFT             8 | 
 | #define RG_AUDHPHFCOMPRESSEL_VAUDP32_MASK            0x7 | 
 | #define RG_AUDHPHFCOMPRESSEL_VAUDP32_MASK_SFT        (0x7 << 8) | 
 | #define RG_AUDHPHFCOMPBUFGAINSEL_VAUDP32_SFT         12 | 
 | #define RG_AUDHPHFCOMPBUFGAINSEL_VAUDP32_MASK        0x3 | 
 | #define RG_AUDHPHFCOMPBUFGAINSEL_VAUDP32_MASK_SFT    (0x3 << 12) | 
 | #define RG_AUDHPCOMP_EN_VAUDP32_SFT                  15 | 
 | #define RG_AUDHPCOMP_EN_VAUDP32_MASK                 0x1 | 
 | #define RG_AUDHPCOMP_EN_VAUDP32_MASK_SFT             (0x1 << 15) | 
 |  | 
 | /* AUDDEC_ANA_CON5 */ | 
 | #define RG_AUDHPDECMGAINADJ_VAUDP32_SFT              0 | 
 | #define RG_AUDHPDECMGAINADJ_VAUDP32_MASK             0x7 | 
 | #define RG_AUDHPDECMGAINADJ_VAUDP32_MASK_SFT         (0x7 << 0) | 
 | #define RG_AUDHPDEDMGAINADJ_VAUDP32_SFT              4 | 
 | #define RG_AUDHPDEDMGAINADJ_VAUDP32_MASK             0x7 | 
 | #define RG_AUDHPDEDMGAINADJ_VAUDP32_MASK_SFT         (0x7 << 4) | 
 |  | 
 | /* AUDDEC_ANA_CON6 */ | 
 | #define RG_AUDHSPWRUP_VAUDP32_SFT                    0 | 
 | #define RG_AUDHSPWRUP_VAUDP32_MASK                   0x1 | 
 | #define RG_AUDHSPWRUP_VAUDP32_MASK_SFT               (0x1 << 0) | 
 | #define RG_AUDHSPWRUP_IBIAS_VAUDP32_SFT              1 | 
 | #define RG_AUDHSPWRUP_IBIAS_VAUDP32_MASK             0x1 | 
 | #define RG_AUDHSPWRUP_IBIAS_VAUDP32_MASK_SFT         (0x1 << 1) | 
 | #define RG_AUDHSMUXINPUTSEL_VAUDP32_SFT              2 | 
 | #define RG_AUDHSMUXINPUTSEL_VAUDP32_MASK             0x3 | 
 | #define RG_AUDHSMUXINPUTSEL_VAUDP32_MASK_SFT         (0x3 << 2) | 
 | #define RG_AUDHSSCDISABLE_VAUDP32_SFT                4 | 
 | #define RG_AUDHSSCDISABLE_VAUDP32_MASK               0x1 | 
 | #define RG_AUDHSSCDISABLE_VAUDP32_MASK_SFT           (0x1 << 4) | 
 | #define RG_AUDHSBSCCURRENT_VAUDP32_SFT               5 | 
 | #define RG_AUDHSBSCCURRENT_VAUDP32_MASK              0x1 | 
 | #define RG_AUDHSBSCCURRENT_VAUDP32_MASK_SFT          (0x1 << 5) | 
 | #define RG_AUDHSSTARTUP_VAUDP32_SFT                  6 | 
 | #define RG_AUDHSSTARTUP_VAUDP32_MASK                 0x1 | 
 | #define RG_AUDHSSTARTUP_VAUDP32_MASK_SFT             (0x1 << 6) | 
 | #define RG_HSOUTPUTSTBENH_VAUDP32_SFT                7 | 
 | #define RG_HSOUTPUTSTBENH_VAUDP32_MASK               0x1 | 
 | #define RG_HSOUTPUTSTBENH_VAUDP32_MASK_SFT           (0x1 << 7) | 
 | #define RG_HSINPUTSTBENH_VAUDP32_SFT                 8 | 
 | #define RG_HSINPUTSTBENH_VAUDP32_MASK                0x1 | 
 | #define RG_HSINPUTSTBENH_VAUDP32_MASK_SFT            (0x1 << 8) | 
 | #define RG_HSINPUTRESET0_VAUDP32_SFT                 9 | 
 | #define RG_HSINPUTRESET0_VAUDP32_MASK                0x1 | 
 | #define RG_HSINPUTRESET0_VAUDP32_MASK_SFT            (0x1 << 9) | 
 | #define RG_HSOUTPUTRESET0_VAUDP32_SFT                10 | 
 | #define RG_HSOUTPUTRESET0_VAUDP32_MASK               0x1 | 
 | #define RG_HSOUTPUTRESET0_VAUDP32_MASK_SFT           (0x1 << 10) | 
 | #define RG_HSOUT_SHORTVCM_VAUDP32_SFT                11 | 
 | #define RG_HSOUT_SHORTVCM_VAUDP32_MASK               0x1 | 
 | #define RG_HSOUT_SHORTVCM_VAUDP32_MASK_SFT           (0x1 << 11) | 
 |  | 
 | /* AUDDEC_ANA_CON7 */ | 
 | #define RG_AUDLOLPWRUP_VAUDP32_SFT                   0 | 
 | #define RG_AUDLOLPWRUP_VAUDP32_MASK                  0x1 | 
 | #define RG_AUDLOLPWRUP_VAUDP32_MASK_SFT              (0x1 << 0) | 
 | #define RG_AUDLOLPWRUP_IBIAS_VAUDP32_SFT             1 | 
 | #define RG_AUDLOLPWRUP_IBIAS_VAUDP32_MASK            0x1 | 
 | #define RG_AUDLOLPWRUP_IBIAS_VAUDP32_MASK_SFT        (0x1 << 1) | 
 | #define RG_AUDLOLMUXINPUTSEL_VAUDP32_SFT             2 | 
 | #define RG_AUDLOLMUXINPUTSEL_VAUDP32_MASK            0x3 | 
 | #define RG_AUDLOLMUXINPUTSEL_VAUDP32_MASK_SFT        (0x3 << 2) | 
 | #define RG_AUDLOLSCDISABLE_VAUDP32_SFT               4 | 
 | #define RG_AUDLOLSCDISABLE_VAUDP32_MASK              0x1 | 
 | #define RG_AUDLOLSCDISABLE_VAUDP32_MASK_SFT          (0x1 << 4) | 
 | #define RG_AUDLOLBSCCURRENT_VAUDP32_SFT              5 | 
 | #define RG_AUDLOLBSCCURRENT_VAUDP32_MASK             0x1 | 
 | #define RG_AUDLOLBSCCURRENT_VAUDP32_MASK_SFT         (0x1 << 5) | 
 | #define RG_AUDLOSTARTUP_VAUDP32_SFT                  6 | 
 | #define RG_AUDLOSTARTUP_VAUDP32_MASK                 0x1 | 
 | #define RG_AUDLOSTARTUP_VAUDP32_MASK_SFT             (0x1 << 6) | 
 | #define RG_LOINPUTSTBENH_VAUDP32_SFT                 7 | 
 | #define RG_LOINPUTSTBENH_VAUDP32_MASK                0x1 | 
 | #define RG_LOINPUTSTBENH_VAUDP32_MASK_SFT            (0x1 << 7) | 
 | #define RG_LOOUTPUTSTBENH_VAUDP32_SFT                8 | 
 | #define RG_LOOUTPUTSTBENH_VAUDP32_MASK               0x1 | 
 | #define RG_LOOUTPUTSTBENH_VAUDP32_MASK_SFT           (0x1 << 8) | 
 | #define RG_LOINPUTRESET0_VAUDP32_SFT                 9 | 
 | #define RG_LOINPUTRESET0_VAUDP32_MASK                0x1 | 
 | #define RG_LOINPUTRESET0_VAUDP32_MASK_SFT            (0x1 << 9) | 
 | #define RG_LOOUTPUTRESET0_VAUDP32_SFT                10 | 
 | #define RG_LOOUTPUTRESET0_VAUDP32_MASK               0x1 | 
 | #define RG_LOOUTPUTRESET0_VAUDP32_MASK_SFT           (0x1 << 10) | 
 | #define RG_LOOUT_SHORTVCM_VAUDP32_SFT                11 | 
 | #define RG_LOOUT_SHORTVCM_VAUDP32_MASK               0x1 | 
 | #define RG_LOOUT_SHORTVCM_VAUDP32_MASK_SFT           (0x1 << 11) | 
 | #define RG_AUDDACTPWRUP_VAUDP32_SFT                  12 | 
 | #define RG_AUDDACTPWRUP_VAUDP32_MASK                 0x1 | 
 | #define RG_AUDDACTPWRUP_VAUDP32_MASK_SFT             (0x1 << 12) | 
 | #define RG_AUD_DAC_PWT_UP_VA32_SFT                   13 | 
 | #define RG_AUD_DAC_PWT_UP_VA32_MASK                  0x1 | 
 | #define RG_AUD_DAC_PWT_UP_VA32_MASK_SFT              (0x1 << 13) | 
 |  | 
 | /* AUDDEC_ANA_CON8 */ | 
 | #define RG_AUDTRIMBUF_INPUTMUXSEL_VAUDP32_SFT        0 | 
 | #define RG_AUDTRIMBUF_INPUTMUXSEL_VAUDP32_MASK       0xf | 
 | #define RG_AUDTRIMBUF_INPUTMUXSEL_VAUDP32_MASK_SFT   (0xf << 0) | 
 | #define RG_AUDTRIMBUF_GAINSEL_VAUDP32_SFT            4 | 
 | #define RG_AUDTRIMBUF_GAINSEL_VAUDP32_MASK           0x3 | 
 | #define RG_AUDTRIMBUF_GAINSEL_VAUDP32_MASK_SFT       (0x3 << 4) | 
 | #define RG_AUDTRIMBUF_EN_VAUDP32_SFT                 6 | 
 | #define RG_AUDTRIMBUF_EN_VAUDP32_MASK                0x1 | 
 | #define RG_AUDTRIMBUF_EN_VAUDP32_MASK_SFT            (0x1 << 6) | 
 | #define RG_AUDHPSPKDET_INPUTMUXSEL_VAUDP32_SFT       8 | 
 | #define RG_AUDHPSPKDET_INPUTMUXSEL_VAUDP32_MASK      0x3 | 
 | #define RG_AUDHPSPKDET_INPUTMUXSEL_VAUDP32_MASK_SFT  (0x3 << 8) | 
 | #define RG_AUDHPSPKDET_OUTPUTMUXSEL_VAUDP32_SFT      10 | 
 | #define RG_AUDHPSPKDET_OUTPUTMUXSEL_VAUDP32_MASK     0x3 | 
 | #define RG_AUDHPSPKDET_OUTPUTMUXSEL_VAUDP32_MASK_SFT (0x3 << 10) | 
 | #define RG_AUDHPSPKDET_EN_VAUDP32_SFT                12 | 
 | #define RG_AUDHPSPKDET_EN_VAUDP32_MASK               0x1 | 
 | #define RG_AUDHPSPKDET_EN_VAUDP32_MASK_SFT           (0x1 << 12) | 
 |  | 
 | /* AUDDEC_ANA_CON9 */ | 
 | #define RG_ABIDEC_RSVD0_VA32_SFT                     0 | 
 | #define RG_ABIDEC_RSVD0_VA32_MASK                    0xff | 
 | #define RG_ABIDEC_RSVD0_VA32_MASK_SFT                (0xff << 0) | 
 | #define RG_ABIDEC_RSVD0_VAUDP32_SFT                  8 | 
 | #define RG_ABIDEC_RSVD0_VAUDP32_MASK                 0xff | 
 | #define RG_ABIDEC_RSVD0_VAUDP32_MASK_SFT             (0xff << 8) | 
 |  | 
 | /* AUDDEC_ANA_CON10 */ | 
 | #define RG_ABIDEC_RSVD1_VAUDP32_SFT                  0 | 
 | #define RG_ABIDEC_RSVD1_VAUDP32_MASK                 0xff | 
 | #define RG_ABIDEC_RSVD1_VAUDP32_MASK_SFT             (0xff << 0) | 
 | #define RG_ABIDEC_RSVD2_VAUDP32_SFT                  8 | 
 | #define RG_ABIDEC_RSVD2_VAUDP32_MASK                 0xff | 
 | #define RG_ABIDEC_RSVD2_VAUDP32_MASK_SFT             (0xff << 8) | 
 |  | 
 | /* AUDDEC_ANA_CON11 */ | 
 | #define RG_AUDZCDMUXSEL_VAUDP32_SFT                  0 | 
 | #define RG_AUDZCDMUXSEL_VAUDP32_MASK                 0x7 | 
 | #define RG_AUDZCDMUXSEL_VAUDP32_MASK_SFT             (0x7 << 0) | 
 | #define RG_AUDZCDCLKSEL_VAUDP32_SFT                  3 | 
 | #define RG_AUDZCDCLKSEL_VAUDP32_MASK                 0x1 | 
 | #define RG_AUDZCDCLKSEL_VAUDP32_MASK_SFT             (0x1 << 3) | 
 | #define RG_AUDBIASADJ_0_VAUDP32_SFT                  7 | 
 | #define RG_AUDBIASADJ_0_VAUDP32_MASK                 0x1ff | 
 | #define RG_AUDBIASADJ_0_VAUDP32_MASK_SFT             (0x1ff << 7) | 
 |  | 
 | /* AUDDEC_ANA_CON12 */ | 
 | #define RG_AUDBIASADJ_1_VAUDP32_SFT                  0 | 
 | #define RG_AUDBIASADJ_1_VAUDP32_MASK                 0xff | 
 | #define RG_AUDBIASADJ_1_VAUDP32_MASK_SFT             (0xff << 0) | 
 | #define RG_AUDIBIASPWRDN_VAUDP32_SFT                 8 | 
 | #define RG_AUDIBIASPWRDN_VAUDP32_MASK                0x1 | 
 | #define RG_AUDIBIASPWRDN_VAUDP32_MASK_SFT            (0x1 << 8) | 
 |  | 
 | /* AUDDEC_ANA_CON13 */ | 
 | #define RG_RSTB_DECODER_VA32_SFT                     0 | 
 | #define RG_RSTB_DECODER_VA32_MASK                    0x1 | 
 | #define RG_RSTB_DECODER_VA32_MASK_SFT                (0x1 << 0) | 
 | #define RG_SEL_DECODER_96K_VA32_SFT                  1 | 
 | #define RG_SEL_DECODER_96K_VA32_MASK                 0x1 | 
 | #define RG_SEL_DECODER_96K_VA32_MASK_SFT             (0x1 << 1) | 
 | #define RG_SEL_DELAY_VCORE_SFT                       2 | 
 | #define RG_SEL_DELAY_VCORE_MASK                      0x1 | 
 | #define RG_SEL_DELAY_VCORE_MASK_SFT                  (0x1 << 2) | 
 | #define RG_AUDGLB_PWRDN_VA32_SFT                     4 | 
 | #define RG_AUDGLB_PWRDN_VA32_MASK                    0x1 | 
 | #define RG_AUDGLB_PWRDN_VA32_MASK_SFT                (0x1 << 4) | 
 | #define RG_AUDGLB_LP_VOW_EN_VA32_SFT                 5 | 
 | #define RG_AUDGLB_LP_VOW_EN_VA32_MASK                0x1 | 
 | #define RG_AUDGLB_LP_VOW_EN_VA32_MASK_SFT            (0x1 << 5) | 
 | #define RG_AUDGLB_LP2_VOW_EN_VA32_SFT                6 | 
 | #define RG_AUDGLB_LP2_VOW_EN_VA32_MASK               0x1 | 
 | #define RG_AUDGLB_LP2_VOW_EN_VA32_MASK_SFT           (0x1 << 6) | 
 |  | 
 | /* AUDDEC_ANA_CON14 */ | 
 | #define RG_LCLDO_DEC_EN_VA32_SFT                     0 | 
 | #define RG_LCLDO_DEC_EN_VA32_MASK                    0x1 | 
 | #define RG_LCLDO_DEC_EN_VA32_MASK_SFT                (0x1 << 0) | 
 | #define RG_LCLDO_DEC_PDDIS_EN_VA18_SFT               1 | 
 | #define RG_LCLDO_DEC_PDDIS_EN_VA18_MASK              0x1 | 
 | #define RG_LCLDO_DEC_PDDIS_EN_VA18_MASK_SFT          (0x1 << 1) | 
 | #define RG_LCLDO_DEC_REMOTE_SENSE_VA18_SFT           2 | 
 | #define RG_LCLDO_DEC_REMOTE_SENSE_VA18_MASK          0x1 | 
 | #define RG_LCLDO_DEC_REMOTE_SENSE_VA18_MASK_SFT      (0x1 << 2) | 
 | #define RG_NVREG_EN_VAUDP32_SFT                      4 | 
 | #define RG_NVREG_EN_VAUDP32_MASK                     0x1 | 
 | #define RG_NVREG_EN_VAUDP32_MASK_SFT                 (0x1 << 4) | 
 | #define RG_NVREG_PULL0V_VAUDP32_SFT                  5 | 
 | #define RG_NVREG_PULL0V_VAUDP32_MASK                 0x1 | 
 | #define RG_NVREG_PULL0V_VAUDP32_MASK_SFT             (0x1 << 5) | 
 | #define RG_AUDPMU_RSVD_VA18_SFT                      8 | 
 | #define RG_AUDPMU_RSVD_VA18_MASK                     0xff | 
 | #define RG_AUDPMU_RSVD_VA18_MASK_SFT                 (0xff << 8) | 
 |  | 
 | /* MT6359_ZCD_CON0 */ | 
 | #define RG_AUDZCDENABLE_SFT                               0 | 
 | #define RG_AUDZCDENABLE_MASK                              0x1 | 
 | #define RG_AUDZCDENABLE_MASK_SFT                          (0x1 << 0) | 
 | #define RG_AUDZCDGAINSTEPTIME_SFT                         1 | 
 | #define RG_AUDZCDGAINSTEPTIME_MASK                        0x7 | 
 | #define RG_AUDZCDGAINSTEPTIME_MASK_SFT                    (0x7 << 1) | 
 | #define RG_AUDZCDGAINSTEPSIZE_SFT                         4 | 
 | #define RG_AUDZCDGAINSTEPSIZE_MASK                        0x3 | 
 | #define RG_AUDZCDGAINSTEPSIZE_MASK_SFT                    (0x3 << 4) | 
 | #define RG_AUDZCDTIMEOUTMODESEL_SFT                       6 | 
 | #define RG_AUDZCDTIMEOUTMODESEL_MASK                      0x1 | 
 | #define RG_AUDZCDTIMEOUTMODESEL_MASK_SFT                  (0x1 << 6) | 
 |  | 
 | /* MT6359_ZCD_CON1 */ | 
 | #define RG_AUDLOLGAIN_SFT                                 0 | 
 | #define RG_AUDLOLGAIN_MASK                                0x1f | 
 | #define RG_AUDLOLGAIN_MASK_SFT                            (0x1f << 0) | 
 | #define RG_AUDLORGAIN_SFT                                 7 | 
 | #define RG_AUDLORGAIN_MASK                                0x1f | 
 | #define RG_AUDLORGAIN_MASK_SFT                            (0x1f << 7) | 
 |  | 
 | /* MT6359_ZCD_CON2 */ | 
 | #define RG_AUDHPLGAIN_SFT                                 0 | 
 | #define RG_AUDHPLGAIN_MASK                                0x1f | 
 | #define RG_AUDHPLGAIN_MASK_SFT                            (0x1f << 0) | 
 | #define RG_AUDHPRGAIN_SFT                                 7 | 
 | #define RG_AUDHPRGAIN_MASK                                0x1f | 
 | #define RG_AUDHPRGAIN_MASK_SFT                            (0x1f << 7) | 
 |  | 
 | /* MT6359_ZCD_CON3 */ | 
 | #define RG_AUDHSGAIN_SFT                                  0 | 
 | #define RG_AUDHSGAIN_MASK                                 0x1f | 
 | #define RG_AUDHSGAIN_MASK_SFT                             (0x1f << 0) | 
 |  | 
 | /* MT6359_ZCD_CON4 */ | 
 | #define RG_AUDIVLGAIN_SFT                                 0 | 
 | #define RG_AUDIVLGAIN_MASK                                0x7 | 
 | #define RG_AUDIVLGAIN_MASK_SFT                            (0x7 << 0) | 
 | #define RG_AUDIVRGAIN_SFT                                 8 | 
 | #define RG_AUDIVRGAIN_MASK                                0x7 | 
 | #define RG_AUDIVRGAIN_MASK_SFT                            (0x7 << 8) | 
 |  | 
 | /* MT6359_ZCD_CON5 */ | 
 | #define RG_AUDINTGAIN1_SFT                                0 | 
 | #define RG_AUDINTGAIN1_MASK                               0x3f | 
 | #define RG_AUDINTGAIN1_MASK_SFT                           (0x3f << 0) | 
 | #define RG_AUDINTGAIN2_SFT                                8 | 
 | #define RG_AUDINTGAIN2_MASK                               0x3f | 
 | #define RG_AUDINTGAIN2_MASK_SFT                           (0x3f << 8) | 
 |  | 
 | /* audio register */ | 
 | #define MT6359_GPIO_DIR0                     0x88 | 
 | #define MT6359_GPIO_DIR0_SET                 0x8a | 
 | #define MT6359_GPIO_DIR0_CLR                 0x8c | 
 | #define MT6359_GPIO_DIR1                     0x8e | 
 | #define MT6359_GPIO_DIR1_SET                 0x90 | 
 | #define MT6359_GPIO_DIR1_CLR                 0x92 | 
 |  | 
 | #define MT6359_DCXO_CW11                     0x7a6 | 
 | #define MT6359_DCXO_CW12                     0x7a8 | 
 | #define MT6359_LDO_VAUD18_CON0               0x1c98 | 
 |  | 
 | #define MT6359_GPIO_MODE0                    0xcc | 
 | #define MT6359_GPIO_MODE0_SET                0xce | 
 | #define MT6359_GPIO_MODE0_CLR                0xd0 | 
 | #define MT6359_GPIO_MODE1                    0xd2 | 
 | #define MT6359_GPIO_MODE1_SET                0xd4 | 
 | #define MT6359_GPIO_MODE1_CLR                0xd6 | 
 | #define MT6359_GPIO_MODE2                    0xd8 | 
 | #define MT6359_GPIO_MODE2_SET                0xda | 
 | #define MT6359_GPIO_MODE2_CLR                0xdc | 
 | #define MT6359_GPIO_MODE3                    0xde | 
 | #define MT6359_GPIO_MODE3_SET                0xe0 | 
 | #define MT6359_GPIO_MODE3_CLR                0xe2 | 
 | #define MT6359_GPIO_MODE4                    0xe4 | 
 | #define MT6359_GPIO_MODE4_SET                0xe6 | 
 | #define MT6359_GPIO_MODE4_CLR                0xe8 | 
 |  | 
 | #define MT6359_AUD_TOP_ID                    0x2300 | 
 | #define MT6359_AUD_TOP_REV0                  0x2302 | 
 | #define MT6359_AUD_TOP_DBI                   0x2304 | 
 | #define MT6359_AUD_TOP_DXI                   0x2306 | 
 | #define MT6359_AUD_TOP_CKPDN_TPM0            0x2308 | 
 | #define MT6359_AUD_TOP_CKPDN_TPM1            0x230a | 
 | #define MT6359_AUD_TOP_CKPDN_CON0            0x230c | 
 | #define MT6359_AUD_TOP_CKPDN_CON0_SET        0x230e | 
 | #define MT6359_AUD_TOP_CKPDN_CON0_CLR        0x2310 | 
 | #define MT6359_AUD_TOP_CKSEL_CON0            0x2312 | 
 | #define MT6359_AUD_TOP_CKSEL_CON0_SET        0x2314 | 
 | #define MT6359_AUD_TOP_CKSEL_CON0_CLR        0x2316 | 
 | #define MT6359_AUD_TOP_CKTST_CON0            0x2318 | 
 | #define MT6359_AUD_TOP_CLK_HWEN_CON0         0x231a | 
 | #define MT6359_AUD_TOP_CLK_HWEN_CON0_SET     0x231c | 
 | #define MT6359_AUD_TOP_CLK_HWEN_CON0_CLR     0x231e | 
 | #define MT6359_AUD_TOP_RST_CON0              0x2320 | 
 | #define MT6359_AUD_TOP_RST_CON0_SET          0x2322 | 
 | #define MT6359_AUD_TOP_RST_CON0_CLR          0x2324 | 
 | #define MT6359_AUD_TOP_RST_BANK_CON0         0x2326 | 
 | #define MT6359_AUD_TOP_INT_CON0              0x2328 | 
 | #define MT6359_AUD_TOP_INT_CON0_SET          0x232a | 
 | #define MT6359_AUD_TOP_INT_CON0_CLR          0x232c | 
 | #define MT6359_AUD_TOP_INT_MASK_CON0         0x232e | 
 | #define MT6359_AUD_TOP_INT_MASK_CON0_SET     0x2330 | 
 | #define MT6359_AUD_TOP_INT_MASK_CON0_CLR     0x2332 | 
 | #define MT6359_AUD_TOP_INT_STATUS0           0x2334 | 
 | #define MT6359_AUD_TOP_INT_RAW_STATUS0       0x2336 | 
 | #define MT6359_AUD_TOP_INT_MISC_CON0         0x2338 | 
 | #define MT6359_AUD_TOP_MON_CON0              0x233a | 
 | #define MT6359_AUDIO_DIG_DSN_ID              0x2380 | 
 | #define MT6359_AUDIO_DIG_DSN_REV0            0x2382 | 
 | #define MT6359_AUDIO_DIG_DSN_DBI             0x2384 | 
 | #define MT6359_AUDIO_DIG_DSN_DXI             0x2386 | 
 | #define MT6359_AFE_UL_DL_CON0                0x2388 | 
 | #define MT6359_AFE_DL_SRC2_CON0_L            0x238a | 
 | #define MT6359_AFE_UL_SRC_CON0_H             0x238c | 
 | #define MT6359_AFE_UL_SRC_CON0_L             0x238e | 
 | #define MT6359_AFE_ADDA6_L_SRC_CON0_H        0x2390 | 
 | #define MT6359_AFE_ADDA6_UL_SRC_CON0_L       0x2392 | 
 | #define MT6359_AFE_TOP_CON0                  0x2394 | 
 | #define MT6359_AUDIO_TOP_CON0                0x2396 | 
 | #define MT6359_AFE_MON_DEBUG0                0x2398 | 
 | #define MT6359_AFUNC_AUD_CON0                0x239a | 
 | #define MT6359_AFUNC_AUD_CON1                0x239c | 
 | #define MT6359_AFUNC_AUD_CON2                0x239e | 
 | #define MT6359_AFUNC_AUD_CON3                0x23a0 | 
 | #define MT6359_AFUNC_AUD_CON4                0x23a2 | 
 | #define MT6359_AFUNC_AUD_CON5                0x23a4 | 
 | #define MT6359_AFUNC_AUD_CON6                0x23a6 | 
 | #define MT6359_AFUNC_AUD_CON7                0x23a8 | 
 | #define MT6359_AFUNC_AUD_CON8                0x23aa | 
 | #define MT6359_AFUNC_AUD_CON9                0x23ac | 
 | #define MT6359_AFUNC_AUD_CON10               0x23ae | 
 | #define MT6359_AFUNC_AUD_CON11               0x23b0 | 
 | #define MT6359_AFUNC_AUD_CON12               0x23b2 | 
 | #define MT6359_AFUNC_AUD_MON0                0x23b4 | 
 | #define MT6359_AFUNC_AUD_MON1                0x23b6 | 
 | #define MT6359_AUDRC_TUNE_MON0               0x23b8 | 
 | #define MT6359_AFE_ADDA_MTKAIF_FIFO_CFG0     0x23ba | 
 | #define MT6359_AFE_ADDA_MTKAIF_FIFO_LOG_MON1 0x23bc | 
 | #define MT6359_AFE_ADDA_MTKAIF_MON0          0x23be | 
 | #define MT6359_AFE_ADDA_MTKAIF_MON1          0x23c0 | 
 | #define MT6359_AFE_ADDA_MTKAIF_MON2          0x23c2 | 
 | #define MT6359_AFE_ADDA6_MTKAIF_MON3         0x23c4 | 
 | #define MT6359_AFE_ADDA_MTKAIF_MON4          0x23c6 | 
 | #define MT6359_AFE_ADDA_MTKAIF_MON5          0x23c8 | 
 | #define MT6359_AFE_ADDA_MTKAIF_CFG0          0x23ca | 
 | #define MT6359_AFE_ADDA_MTKAIF_RX_CFG0       0x23cc | 
 | #define MT6359_AFE_ADDA_MTKAIF_RX_CFG1       0x23ce | 
 | #define MT6359_AFE_ADDA_MTKAIF_RX_CFG2       0x23d0 | 
 | #define MT6359_AFE_ADDA_MTKAIF_RX_CFG3       0x23d2 | 
 | #define MT6359_AFE_ADDA_MTKAIF_SYNCWORD_CFG0 0x23d4 | 
 | #define MT6359_AFE_ADDA_MTKAIF_SYNCWORD_CFG1 0x23d6 | 
 | #define MT6359_AFE_SGEN_CFG0                 0x23d8 | 
 | #define MT6359_AFE_SGEN_CFG1                 0x23da | 
 | #define MT6359_AFE_ADC_ASYNC_FIFO_CFG        0x23dc | 
 | #define MT6359_AFE_ADC_ASYNC_FIFO_CFG1       0x23de | 
 | #define MT6359_AFE_DCCLK_CFG0                0x23e0 | 
 | #define MT6359_AFE_DCCLK_CFG1                0x23e2 | 
 | #define MT6359_AUDIO_DIG_CFG                 0x23e4 | 
 | #define MT6359_AUDIO_DIG_CFG1                0x23e6 | 
 | #define MT6359_AFE_AUD_PAD_TOP               0x23e8 | 
 | #define MT6359_AFE_AUD_PAD_TOP_MON           0x23ea | 
 | #define MT6359_AFE_AUD_PAD_TOP_MON1          0x23ec | 
 | #define MT6359_AFE_AUD_PAD_TOP_MON2          0x23ee | 
 | #define MT6359_AFE_DL_NLE_CFG                0x23f0 | 
 | #define MT6359_AFE_DL_NLE_MON                0x23f2 | 
 | #define MT6359_AFE_CG_EN_MON                 0x23f4 | 
 | #define MT6359_AFE_MIC_ARRAY_CFG             0x23f6 | 
 | #define MT6359_AFE_CHOP_CFG0                 0x23f8 | 
 | #define MT6359_AFE_MTKAIF_MUX_CFG            0x23fa | 
 | #define MT6359_AUDIO_DIG_2ND_DSN_ID          0x2400 | 
 | #define MT6359_AUDIO_DIG_2ND_DSN_REV0        0x2402 | 
 | #define MT6359_AUDIO_DIG_2ND_DSN_DBI         0x2404 | 
 | #define MT6359_AUDIO_DIG_2ND_DSN_DXI         0x2406 | 
 | #define MT6359_AFE_PMIC_NEWIF_CFG3           0x2408 | 
 | #define MT6359_AFE_VOW_TOP_CON0              0x240a | 
 | #define MT6359_AFE_VOW_TOP_CON1              0x240c | 
 | #define MT6359_AFE_VOW_TOP_CON2              0x240e | 
 | #define MT6359_AFE_VOW_TOP_CON3              0x2410 | 
 | #define MT6359_AFE_VOW_TOP_CON4              0x2412 | 
 | #define MT6359_AFE_VOW_TOP_MON0              0x2414 | 
 | #define MT6359_AFE_VOW_VAD_CFG0              0x2416 | 
 | #define MT6359_AFE_VOW_VAD_CFG1              0x2418 | 
 | #define MT6359_AFE_VOW_VAD_CFG2              0x241a | 
 | #define MT6359_AFE_VOW_VAD_CFG3              0x241c | 
 | #define MT6359_AFE_VOW_VAD_CFG4              0x241e | 
 | #define MT6359_AFE_VOW_VAD_CFG5              0x2420 | 
 | #define MT6359_AFE_VOW_VAD_CFG6              0x2422 | 
 | #define MT6359_AFE_VOW_VAD_CFG7              0x2424 | 
 | #define MT6359_AFE_VOW_VAD_CFG8              0x2426 | 
 | #define MT6359_AFE_VOW_VAD_CFG9              0x2428 | 
 | #define MT6359_AFE_VOW_VAD_CFG10             0x242a | 
 | #define MT6359_AFE_VOW_VAD_CFG11             0x242c | 
 | #define MT6359_AFE_VOW_VAD_CFG12             0x242e | 
 | #define MT6359_AFE_VOW_VAD_MON0              0x2430 | 
 | #define MT6359_AFE_VOW_VAD_MON1              0x2432 | 
 | #define MT6359_AFE_VOW_VAD_MON2              0x2434 | 
 | #define MT6359_AFE_VOW_VAD_MON3              0x2436 | 
 | #define MT6359_AFE_VOW_VAD_MON4              0x2438 | 
 | #define MT6359_AFE_VOW_VAD_MON5              0x243a | 
 | #define MT6359_AFE_VOW_VAD_MON6              0x243c | 
 | #define MT6359_AFE_VOW_VAD_MON7              0x243e | 
 | #define MT6359_AFE_VOW_VAD_MON8              0x2440 | 
 | #define MT6359_AFE_VOW_VAD_MON9              0x2442 | 
 | #define MT6359_AFE_VOW_VAD_MON10             0x2444 | 
 | #define MT6359_AFE_VOW_VAD_MON11             0x2446 | 
 | #define MT6359_AFE_VOW_TGEN_CFG0             0x2448 | 
 | #define MT6359_AFE_VOW_TGEN_CFG1             0x244a | 
 | #define MT6359_AFE_VOW_HPF_CFG0              0x244c | 
 | #define MT6359_AFE_VOW_HPF_CFG1              0x244e | 
 | #define MT6359_AUDIO_DIG_3RD_DSN_ID          0x2480 | 
 | #define MT6359_AUDIO_DIG_3RD_DSN_REV0        0x2482 | 
 | #define MT6359_AUDIO_DIG_3RD_DSN_DBI         0x2484 | 
 | #define MT6359_AUDIO_DIG_3RD_DSN_DXI         0x2486 | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG0         0x2488 | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG1         0x248a | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG2         0x248c | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG3         0x248e | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG4         0x2490 | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG5         0x2492 | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG6         0x2494 | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG7         0x2496 | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG8         0x2498 | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG9         0x249a | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG10        0x249c | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG11        0x249e | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG12        0x24a0 | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG13        0x24a2 | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG14        0x24a4 | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG15        0x24a6 | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG16        0x24a8 | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG17        0x24aa | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG18        0x24ac | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG19        0x24ae | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG20        0x24b0 | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG21        0x24b2 | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG22        0x24b4 | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG23        0x24b6 | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG24        0x24b8 | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG25        0x24ba | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG26        0x24bc | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG27        0x24be | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG28        0x24c0 | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG29        0x24c2 | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG30        0x24c4 | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG31        0x24c6 | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG32        0x24c8 | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG33        0x24ca | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG34        0x24cc | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG35        0x24ce | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG36        0x24d0 | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG37        0x24d2 | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG38        0x24d4 | 
 | #define MT6359_AFE_VOW_PERIODIC_CFG39        0x24d6 | 
 | #define MT6359_AFE_VOW_PERIODIC_MON0         0x24d8 | 
 | #define MT6359_AFE_VOW_PERIODIC_MON1         0x24da | 
 | #define MT6359_AFE_VOW_PERIODIC_MON2         0x24dc | 
 | #define MT6359_AFE_NCP_CFG0                  0x24de | 
 | #define MT6359_AFE_NCP_CFG1                  0x24e0 | 
 | #define MT6359_AFE_NCP_CFG2                  0x24e2 | 
 | #define MT6359_AUDENC_DSN_ID                 0x2500 | 
 | #define MT6359_AUDENC_DSN_REV0               0x2502 | 
 | #define MT6359_AUDENC_DSN_DBI                0x2504 | 
 | #define MT6359_AUDENC_DSN_FPI                0x2506 | 
 | #define MT6359_AUDENC_ANA_CON0               0x2508 | 
 | #define MT6359_AUDENC_ANA_CON1               0x250a | 
 | #define MT6359_AUDENC_ANA_CON2               0x250c | 
 | #define MT6359_AUDENC_ANA_CON3               0x250e | 
 | #define MT6359_AUDENC_ANA_CON4               0x2510 | 
 | #define MT6359_AUDENC_ANA_CON5               0x2512 | 
 | #define MT6359_AUDENC_ANA_CON6               0x2514 | 
 | #define MT6359_AUDENC_ANA_CON7               0x2516 | 
 | #define MT6359_AUDENC_ANA_CON8               0x2518 | 
 | #define MT6359_AUDENC_ANA_CON9               0x251a | 
 | #define MT6359_AUDENC_ANA_CON10              0x251c | 
 | #define MT6359_AUDENC_ANA_CON11              0x251e | 
 | #define MT6359_AUDENC_ANA_CON12              0x2520 | 
 | #define MT6359_AUDENC_ANA_CON13              0x2522 | 
 | #define MT6359_AUDENC_ANA_CON14              0x2524 | 
 | #define MT6359_AUDENC_ANA_CON15              0x2526 | 
 | #define MT6359_AUDENC_ANA_CON16              0x2528 | 
 | #define MT6359_AUDENC_ANA_CON17              0x252a | 
 | #define MT6359_AUDENC_ANA_CON18              0x252c | 
 | #define MT6359_AUDENC_ANA_CON19              0x252e | 
 | #define MT6359_AUDENC_ANA_CON20              0x2530 | 
 | #define MT6359_AUDENC_ANA_CON21              0x2532 | 
 | #define MT6359_AUDENC_ANA_CON22              0x2534 | 
 | #define MT6359_AUDENC_ANA_CON23              0x2536 | 
 | #define MT6359_AUDDEC_DSN_ID                 0x2580 | 
 | #define MT6359_AUDDEC_DSN_REV0               0x2582 | 
 | #define MT6359_AUDDEC_DSN_DBI                0x2584 | 
 | #define MT6359_AUDDEC_DSN_FPI                0x2586 | 
 | #define MT6359_AUDDEC_ANA_CON0               0x2588 | 
 | #define MT6359_AUDDEC_ANA_CON1               0x258a | 
 | #define MT6359_AUDDEC_ANA_CON2               0x258c | 
 | #define MT6359_AUDDEC_ANA_CON3               0x258e | 
 | #define MT6359_AUDDEC_ANA_CON4               0x2590 | 
 | #define MT6359_AUDDEC_ANA_CON5               0x2592 | 
 | #define MT6359_AUDDEC_ANA_CON6               0x2594 | 
 | #define MT6359_AUDDEC_ANA_CON7               0x2596 | 
 | #define MT6359_AUDDEC_ANA_CON8               0x2598 | 
 | #define MT6359_AUDDEC_ANA_CON9               0x259a | 
 | #define MT6359_AUDDEC_ANA_CON10              0x259c | 
 | #define MT6359_AUDDEC_ANA_CON11              0x259e | 
 | #define MT6359_AUDDEC_ANA_CON12              0x25a0 | 
 | #define MT6359_AUDDEC_ANA_CON13              0x25a2 | 
 | #define MT6359_AUDDEC_ANA_CON14              0x25a4 | 
 | #define MT6359_AUDZCD_DSN_ID                 0x2600 | 
 | #define MT6359_AUDZCD_DSN_REV0               0x2602 | 
 | #define MT6359_AUDZCD_DSN_DBI                0x2604 | 
 | #define MT6359_AUDZCD_DSN_FPI                0x2606 | 
 | #define MT6359_ZCD_CON0                      0x2608 | 
 | #define MT6359_ZCD_CON1                      0x260a | 
 | #define MT6359_ZCD_CON2                      0x260c | 
 | #define MT6359_ZCD_CON3                      0x260e | 
 | #define MT6359_ZCD_CON4                      0x2610 | 
 | #define MT6359_ZCD_CON5                      0x2612 | 
 | #define MT6359_ACCDET_DSN_DIG_ID             0x2680 | 
 | #define MT6359_ACCDET_DSN_DIG_REV0           0x2682 | 
 | #define MT6359_ACCDET_DSN_DBI                0x2684 | 
 | #define MT6359_ACCDET_DSN_FPI                0x2686 | 
 | #define MT6359_ACCDET_CON0                   0x2688 | 
 | #define MT6359_ACCDET_CON1                   0x268a | 
 | #define MT6359_ACCDET_CON2                   0x268c | 
 | #define MT6359_ACCDET_CON3                   0x268e | 
 | #define MT6359_ACCDET_CON4                   0x2690 | 
 | #define MT6359_ACCDET_CON5                   0x2692 | 
 | #define MT6359_ACCDET_CON6                   0x2694 | 
 | #define MT6359_ACCDET_CON7                   0x2696 | 
 | #define MT6359_ACCDET_CON8                   0x2698 | 
 | #define MT6359_ACCDET_CON9                   0x269a | 
 | #define MT6359_ACCDET_CON10                  0x269c | 
 | #define MT6359_ACCDET_CON11                  0x269e | 
 | #define MT6359_ACCDET_CON12                  0x26a0 | 
 | #define MT6359_ACCDET_CON13                  0x26a2 | 
 | #define MT6359_ACCDET_CON14                  0x26a4 | 
 | #define MT6359_ACCDET_CON15                  0x26a6 | 
 | #define MT6359_ACCDET_CON16                  0x26a8 | 
 | #define MT6359_ACCDET_CON17                  0x26aa | 
 | #define MT6359_ACCDET_CON18                  0x26ac | 
 | #define MT6359_ACCDET_CON19                  0x26ae | 
 | #define MT6359_ACCDET_CON20                  0x26b0 | 
 | #define MT6359_ACCDET_CON21                  0x26b2 | 
 | #define MT6359_ACCDET_CON22                  0x26b4 | 
 | #define MT6359_ACCDET_CON23                  0x26b6 | 
 | #define MT6359_ACCDET_CON24                  0x26b8 | 
 | #define MT6359_ACCDET_CON25                  0x26ba | 
 | #define MT6359_ACCDET_CON26                  0x26bc | 
 | #define MT6359_ACCDET_CON27                  0x26be | 
 | #define MT6359_ACCDET_CON28                  0x26c0 | 
 | #define MT6359_ACCDET_CON29                  0x26c2 | 
 | #define MT6359_ACCDET_CON30                  0x26c4 | 
 | #define MT6359_ACCDET_CON31                  0x26c6 | 
 | #define MT6359_ACCDET_CON32                  0x26c8 | 
 | #define MT6359_ACCDET_CON33                  0x26ca | 
 | #define MT6359_ACCDET_CON34                  0x26cc | 
 | #define MT6359_ACCDET_CON35                  0x26ce | 
 | #define MT6359_ACCDET_CON36                  0x26d0 | 
 | #define MT6359_ACCDET_CON37                  0x26d2 | 
 | #define MT6359_ACCDET_CON38                  0x26d4 | 
 | #define MT6359_ACCDET_CON39                  0x26d6 | 
 | #define MT6359_ACCDET_CON40                  0x26d8 | 
 | #define MT6359_MAX_REGISTER MT6359_ZCD_CON5 | 
 |  | 
 | enum { | 
 | 	MT6359_MTKAIF_PROTOCOL_1 = 0, | 
 | 	MT6359_MTKAIF_PROTOCOL_2, | 
 | 	MT6359_MTKAIF_PROTOCOL_2_CLK_P2, | 
 | }; | 
 |  | 
 | #define CODEC_MT6359_NAME "mtk-codec-mt6359" | 
 |  | 
 | int mt6359_set_mtkaif_protocol(struct snd_soc_component *cmpnt, | 
 | 			       int mtkaif_protocol); | 
 |  | 
 | int mt6359_mtkaif_calibration_enable(struct snd_soc_component *cmpnt); | 
 | int mt6359_mtkaif_calibration_disable(struct snd_soc_component *cmpnt); | 
 | int mt6359_set_mtkaif_calibration_phase(struct snd_soc_component *cmpnt, | 
 | 					int phase_1, int phase_2, int phase_3); | 
 |  | 
 | #endif/* end _MT6359_H_ */ |