blob: eee7464c786a0739e34864ae024fcb215261435c [file] [log] [blame]
xjb04a4022021-11-25 15:01:52 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * MediaTek PCIe host controller driver.
4 *
5 * Copyright (c) 2020 MediaTek Inc.
6 * Author: Jianjun Wang <jianjun.wang@mediatek.com>
7 */
8
9#include <linux/arm-smccc.h>
10#include <linux/clk.h>
11#include <linux/delay.h>
12#include <linux/iopoll.h>
13#include <linux/irq.h>
14#include <linux/irqchip/chained_irq.h>
15#include <linux/irqdomain.h>
16#include <linux/kernel.h>
17#include <linux/msi.h>
18#include <linux/module.h>
19#include <linux/of_address.h>
20#include <linux/of_clk.h>
21#include <linux/of_pci.h>
22#include <linux/of_platform.h>
23#include <linux/pci.h>
24#include <linux/phy/phy.h>
25#include <linux/platform_device.h>
26#include <linux/pm_domain.h>
27#include <linux/pm_runtime.h>
28#include <linux/reset.h>
29#include <linux/soc/mediatek/mtk_sip_svc.h>
30
31#include "../pci.h"
32
33/* PCIe per-port registers */
34#define PCIE_BASE_CONF_REG 0x14
35#define PCIE_SUPPORT_SPEED_MASK GENMASK(15, 8)
36#define PCIE_SUPPORT_SPEED_SHIFT 8
37#define PCIE_SUPPORT_SPEED_2_5GT BIT(8)
38#define PCIE_SUPPORT_SPEED_5_0GT BIT(9)
39#define PCIE_SUPPORT_SPEED_8_0GT BIT(10)
40#define PCIE_SUPPORT_SPEED_16_0GT BIT(11)
41
42#define PCIE_SETTING_REG 0x80
43#define PCIE_RC_MODE BIT(0)
44#define PCIE_GEN_SUPPORT_MASK GENMASK(14, 12)
45#define PCIE_GEN_SUPPORT_SHIFT 12
46#define PCIE_GEN2_SUPPORT BIT(12)
47#define PCIE_GEN3_SUPPORT BIT(13)
48#define PCIE_GEN4_SUPPORT BIT(14)
49
50#define PCIE_GEN_SUPPORT(max_lspd) \
51 GENMASK((max_lspd) - 2 + PCIE_GEN_SUPPORT_SHIFT, PCIE_GEN_SUPPORT_SHIFT)
52
53#define PCIE_TARGET_SPEED_MASK GENMASK(3, 0)
54
55#define PCIE_VCORE_550_MILLIVOLT 0
56#define PCIE_VCORE_600_MILLIVOLT 1
57
58#define PCIE_PCI_IDS_1 0x9c
59#define PCI_CLASS(class) (class << 8)
60
61#define PCIE_PEX_LINK 0xc8
62#define ASPM_L1_TIMER_RECOUNT BIT(21)
63
64#define PCIE_CFGNUM_REG 0x140
65#define PCIE_CFG_DEVFN(devfn) ((devfn) & GENMASK(7, 0))
66#define PCIE_CFG_BUS(bus) (((bus) << 8) & GENMASK(15, 8))
67#define PCIE_CFG_BYTE_EN(bytes) (((bytes) << 16) & GENMASK(19, 16))
68#define PCIE_CFG_FORCE_BYTE_EN BIT(20)
69#define PCIE_CFG_OFFSET_ADDR 0x1000
70#define PCIE_CFG_HEADER(devfn, bus) \
71 (PCIE_CFG_DEVFN(devfn) | PCIE_CFG_BUS(bus))
72
73#define PCIE_CFG_HEADER_FORCE_BE(devfn, bus, bytes) \
74 (PCIE_CFG_HEADER(devfn, bus) | PCIE_CFG_BYTE_EN(bytes) \
75 | PCIE_CFG_FORCE_BYTE_EN)
76
77#define PCIE_RST_CTRL_REG 0x148
78#define PCIE_MAC_RSTB BIT(0)
79#define PCIE_PHY_RSTB BIT(1)
80#define PCIE_BRG_RSTB BIT(2)
81#define PCIE_PE_RSTB BIT(3)
82
83#define PCIE_MISC_STATUS_REG 0x14C
84#define PCIE_LTR_MSG_RECEIVED BIT(0)
85#define PCIE_PCIE_MSG_RECEIVED BIT(1)
86
87#define PCIE_LTSSM_STATUS_REG 0x150
88#define PCIE_LTSSM_STATE_MASK GENMASK(28, 24)
89#define PCIE_LTSSM_STATE(val) ((val & PCIE_LTSSM_STATE_MASK) >> 24)
90#define PCIE_LTSSM_STATE_L0 0x10
91#define PCIE_LTSSM_STATE_L1_IDLE 0x13
92#define PCIE_LTSSM_STATE_L2_IDLE 0x14
93
94#define PCIE_LINK_STATUS_REG 0x154
95#define PCIE_PORT_LINKUP BIT(8)
96
97#define PCIE_MSI_SET_NUM 8
98#define PCIE_MSI_IRQS_PER_SET 32
99#define PCIE_MSI_IRQS_NUM \
100 (PCIE_MSI_IRQS_PER_SET * (PCIE_MSI_SET_NUM))
101
102#define PCIE_INT_ENABLE_REG 0x180
103#define PCIE_MSI_ENABLE GENMASK(PCIE_MSI_SET_NUM + 8 - 1, 8)
104#define PCIE_INTX_SHIFT 24
105#define PCIE_MSI_SHIFT 8
106#define PCIE_INTX_MASK GENMASK(27, 24)
107#define PCIE_MSG_MASK BIT(28)
108#define PCIE_AER_MASK BIT(29)
109#define PCIE_PM_MASK BIT(30)
110
111#define PCIE_INT_STATUS_REG 0x184
112#define PCIE_MSI_SET_ENABLE_REG 0x190
113#define PCIE_MSI_SET_ENABLE GENMASK(PCIE_MSI_SET_NUM - 1, 0)
114
115#define PCIE_LOW_POWER_CTRL_REG 0x194
116#define PCIE_DIS_LOWPWR_MASK GENMASK(3, 0)
117#define PCIE_DIS_L0S_MASK BIT(0)
118#define PCIE_DIS_L1_MASK BIT(1)
119#define PCIE_DIS_L11_MASK BIT(2)
120#define PCIE_DIS_L12_MASK BIT(3)
121#define PCIE_FORCE_DIS_LOWPWR GENMASK(11, 8)
122#define PCIE_FORCE_DIS_L0S BIT(8)
123#define PCIE_FORCE_DIS_L1 BIT(9)
124#define PCIE_FORCE_DIS_L11 BIT(10)
125#define PCIE_FORCE_DIS_L12 BIT(11)
126
127#define PCIE_ICMD_PM_REG 0x198
128#define PCIE_TURN_OFF_LINK BIT(4)
129
130#define PCIE_AXI_IF_CTRL 0x1a8
131#define PCIE_AXI_TAG_EN BIT(1)
132
133#define PCIE_MSI_SET_BASE_REG 0xc00
134#define PCIE_MSI_SET_OFFSET 0x10
135#define PCIE_MSI_SET_STATUS_OFFSET 0x04
136#define PCIE_MSI_SET_ENABLE_OFFSET 0x08
137
138#define PCIE_MSI_SET_ADDR_HI_BASE 0xc80
139#define PCIE_MSI_SET_ADDR_HI_OFFSET 0x04
140
141#define PCIE_TRANS_TABLE_BASE_REG 0x800
142#define PCIE_ATR_SRC_ADDR_MSB_OFFSET 0x4
143#define PCIE_ATR_TRSL_ADDR_LSB_OFFSET 0x8
144#define PCIE_ATR_TRSL_ADDR_MSB_OFFSET 0xc
145#define PCIE_ATR_TRSL_PARAM_OFFSET 0x10
146#define PCIE_ATR_TLB_SET_OFFSET 0x20
147
148#define PCIE_MAX_TRANS_TABLES 8
149#define ATR_SIZE(size) (((size) << 1) & GENMASK(6, 1))
150#define ATR_ID(id) (id & GENMASK(3, 0))
151#define ATR_PARAM(param) (((param) << 16) & GENMASK(27, 16))
152
153/* PCIe configuration registers */
154#define PCIE_CONF_EXP_LNKCTL2_REG 0x10B0
155
156#define CHIP_VER_E1 0x00
157#define CHIP_VER_E2 0x01
158
159struct tag_chipid {
160 u32 size;
161 u32 hw_code;
162 u32 hw_subcode;
163 u32 hw_ver;
164 u32 sw_ver;
165};
166
167/**
168 * struct mtk_msi_set - MSI information for each set
169 * @base: IO mapped register base
170 * @msg_addr: MSI message address
171 * @saved_irq_state: IRQ enable state saved at suspend time
172 */
173struct mtk_msi_set {
174 void __iomem *base;
175 phys_addr_t msg_addr;
176 u32 saved_irq_state;
177};
178
179/**
180 * struct mtk_pcie_port - PCIe port information
181 * @dev: PCIe device
182 * @base: IO mapped register base
183 * @reg_base: Physical register base
184 * @mac_reset: mac reset control
185 * @phy_reset: phy reset control
186 * @phy: PHY controller block
187 * @clks: PCIe clocks
188 * @num_clks: PCIe clocks count for this port
189 * @is_suspended: device suspend state
190 * @irq: PCIe controller interrupt number
191 * @intx_domain: legacy INTx IRQ domain
192 * @msi_domain: MSI IRQ domain
193 * @msi_top_domain: MSI IRQ top domain
194 * @msi_info: MSI sets information
195 * @lock: lock protecting IRQ bit map
196 * @msi_irq_in_use: bit map for assigned MSI IRQ
197 */
198struct mtk_pcie_port {
199 struct device *dev;
200 void __iomem *base;
201 phys_addr_t reg_base;
202 struct reset_control *mac_reset;
203 struct reset_control *phy_reset;
204 struct phy *phy;
205 struct clk **clks;
206 int num_clks;
207 int port_num;
208 unsigned int busnr;
209 int max_link_speed;
210 enum pci_bus_speed link_speed;
211 bool is_suspended;
212 u32 sw_ver;
213
214 int irq;
215 u32 saved_irq_state;
216 raw_spinlock_t irq_lock;
217 struct irq_domain *intx_domain;
218 struct irq_domain *msi_domain;
219 struct irq_domain *msi_bottom_domain;
220 struct mtk_msi_set msi_sets[PCIE_MSI_SET_NUM];
221 struct mutex lock;
222 DECLARE_BITMAP(msi_irq_in_use, PCIE_MSI_IRQS_NUM);
223};
224
225static int mtk_pcie_config_read(struct pci_bus *bus, unsigned int devfn,
226 int where, int size, u32 *val)
227{
228 struct mtk_pcie_port *port = bus->sysdata;
229 int bytes;
230
231 bytes = ((1 << size) - 1) << (where & 0x3);
232 writel(PCIE_CFG_HEADER_FORCE_BE(devfn, bus->number, bytes),
233 port->base + PCIE_CFGNUM_REG);
234
235 *val = readl(port->base + PCIE_CFG_OFFSET_ADDR + (where & ~0x3));
236
237 if (size <= 2)
238 *val = (*val >> (8 * (where & 0x3))) & ((1 << (size * 8)) - 1);
239
240 return PCIBIOS_SUCCESSFUL;
241}
242
243static int mtk_pcie_config_write(struct pci_bus *bus, unsigned int devfn,
244 int where, int size, u32 val)
245{
246 struct mtk_pcie_port *port = bus->sysdata;
247 int bytes;
248
249 bytes = ((1 << size) - 1) << (where & 0x3);
250 writel(PCIE_CFG_HEADER_FORCE_BE(devfn, bus->number, bytes),
251 port->base + PCIE_CFGNUM_REG);
252
253 if (size <= 2)
254 val = (val & ((1 << (size * 8)) - 1)) << ((where & 0x3) * 8);
255
256 writel(val, port->base + PCIE_CFG_OFFSET_ADDR + (where & ~0x3));
257
258 return PCIBIOS_SUCCESSFUL;
259}
260
261static struct pci_ops mtk_pcie_ops = {
262 .read = mtk_pcie_config_read,
263 .write = mtk_pcie_config_write,
264};
265
266static void mtk_pcie_set_trans_window(void __iomem *reg,
267 resource_size_t cpu_addr,
268 resource_size_t pci_addr, size_t size)
269{
270 writel(lower_32_bits(cpu_addr) | ATR_SIZE(fls(size) - 1) | 1, reg);
271 writel(upper_32_bits(cpu_addr), reg + PCIE_ATR_SRC_ADDR_MSB_OFFSET);
272 writel(lower_32_bits(pci_addr), reg + PCIE_ATR_TRSL_ADDR_LSB_OFFSET);
273 writel(upper_32_bits(pci_addr), reg + PCIE_ATR_TRSL_ADDR_MSB_OFFSET);
274 writel(ATR_ID(0) | ATR_PARAM(0), reg + PCIE_ATR_TRSL_PARAM_OFFSET);
275}
276
277static int mtk_pcie_set_trans_table(void __iomem *reg,
278 resource_size_t cpu_addr,
279 resource_size_t pci_addr, size_t size,
280 unsigned int num)
281{
282 void __iomem *table_base;
283
284 if (num > PCIE_MAX_TRANS_TABLES)
285 return -ENODEV;
286
287 table_base = reg + num * PCIE_ATR_TLB_SET_OFFSET;
288 mtk_pcie_set_trans_window(table_base, cpu_addr, pci_addr, size);
289
290 return 0;
291}
292
293static void mtk_pcie_pre_init_mt6890(struct mtk_pcie_port *port)
294{
295 u32 val = 0;
296 void __iomem *phy_mode;
297
298 phy_mode = ioremap(0x10005000, 0x1000);
299
300 /* Set phy mode to RC for port 0 */
301 val = readl(phy_mode + 0x600);
302 val |= 1 << 14;
303 writel(val, phy_mode + 0x600);
304
305 iounmap(phy_mode);
306
307 /* enable low power */
308 val = readl(port->base + PCIE_LOW_POWER_CTRL_REG);
309 val |= PCIE_DIS_LOWPWR_MASK;
310 val &= ~PCIE_FORCE_DIS_LOWPWR;
311 writel(val, port->base + PCIE_LOW_POWER_CTRL_REG);
312}
313
314static unsigned long mtk_pcie_vcore_smc(unsigned long id,
315 unsigned long arg0, unsigned long arg1)
316{
317 struct arm_smccc_res res;
318
319 arm_smccc_smc(id, arg0, arg1, 0, 0, 0, 0, 0, &res);
320 return res.a0;
321}
322
323static unsigned long mtk_pcie_vcore_550_millivolt(int port_num)
324{
325 return mtk_pcie_vcore_smc(MTK_SIP_PCIE_CONTROL,
326 port_num, PCIE_VCORE_550_MILLIVOLT);
327}
328
329static unsigned long mtk_pcie_vcore_600_millivolt(int port_num)
330{
331 return mtk_pcie_vcore_smc(MTK_SIP_PCIE_CONTROL,
332 port_num, PCIE_VCORE_600_MILLIVOLT);
333}
334
335static int mtk_pcie_set_link_speed(struct mtk_pcie_port *port)
336{
337 u32 val;
338 int err;
339
340 if ((port->max_link_speed < 1) || (port->port_num < 0))
341 return -EINVAL;
342
343 val = readl(port->base + PCIE_BASE_CONF_REG);
344 val = (val & PCIE_SUPPORT_SPEED_MASK) >> PCIE_SUPPORT_SPEED_SHIFT;
345 if (val & (1 << (port->max_link_speed - 1))) {
346 val = readl(port->base + PCIE_SETTING_REG);
347 val &= ~PCIE_GEN_SUPPORT_MASK;
348
349 if (port->max_link_speed > 1)
350 val |= PCIE_GEN_SUPPORT(port->max_link_speed);
351
352 writel(val, port->base + PCIE_SETTING_REG);
353
354 /* Set target speed */
355 val = readl(port->base + PCIE_CONF_EXP_LNKCTL2_REG);
356 val &= ~PCIE_TARGET_SPEED_MASK;
357 writel(val | port->max_link_speed,
358 port->base + PCIE_CONF_EXP_LNKCTL2_REG);
359
360 /* set vcore 550mV for GEN2, set vcore 600mV for above GEN3 */
361 if (port->max_link_speed <= 2) {
362 err = mtk_pcie_vcore_550_millivolt(port->port_num);
363 if (err)
364 dev_info(port->dev, "vcore adjust 550mV fail\n");
365 } else {
366 err = mtk_pcie_vcore_600_millivolt(port->port_num);
367 if (err)
368 dev_info(port->dev, "vcore adjust 600mV fail\n");
369 }
370
371 return 0;
372 }
373
374 return -EINVAL;
375}
376
377static int mtk_pcie_get_chipid(struct mtk_pcie_port *port)
378{
379 struct device_node *node;
380 struct tag_chipid *chip_id;
381 int len;
382
383 node = of_find_node_by_path("/chosen");
384 if (!node)
385 node = of_find_node_by_path("/chosen@0");
386
387 if (node) {
388 chip_id = (struct tag_chipid *)of_get_property(node,
389 "atag,chipid",
390 &len);
391 if (!chip_id) {
392 pr_info("could not found atag,chipid in chosen\n");
393 return -ENODEV;
394 }
395 } else {
396 pr_info("chosen node not found in device tree\n");
397 return -ENODEV;
398 }
399
400 port->sw_ver = chip_id->sw_ver;
401 dev_info(port->dev, "current sw version: %s\n",
402 port->sw_ver == CHIP_VER_E1 ? "E1" : "E2");
403
404 return 0;
405}
406
407static void mtk_pcie_enable_msi(struct mtk_pcie_port *port)
408{
409 int i;
410 u32 val;
411
412 for (i = 0; i < PCIE_MSI_SET_NUM; i++) {
413 struct mtk_msi_set *msi_set = &port->msi_sets[i];
414
415 msi_set->base = port->base + PCIE_MSI_SET_BASE_REG +
416 i * PCIE_MSI_SET_OFFSET;
417 msi_set->msg_addr = port->reg_base + PCIE_MSI_SET_BASE_REG +
418 i * PCIE_MSI_SET_OFFSET;
419
420 /* Configure the MSI capture address */
421 writel(lower_32_bits(msi_set->msg_addr), msi_set->base);
422 writel(upper_32_bits(msi_set->msg_addr),
423 port->base + PCIE_MSI_SET_ADDR_HI_BASE +
424 i * PCIE_MSI_SET_ADDR_HI_OFFSET);
425 }
426
427 val = readl(port->base + PCIE_MSI_SET_ENABLE_REG);
428 val |= PCIE_MSI_SET_ENABLE;
429 writel(val, port->base + PCIE_MSI_SET_ENABLE_REG);
430
431 val = readl(port->base + PCIE_INT_ENABLE_REG);
432 val |= PCIE_MSI_ENABLE;
433 writel(val, port->base + PCIE_INT_ENABLE_REG);
434}
435
436static int mtk_pcie_startup_port(struct mtk_pcie_port *port)
437{
438 struct resource_entry *entry;
439 struct pci_host_bridge *host = pci_host_bridge_from_priv(port);
440 u32 val;
441 int err = 0;
442 unsigned int table_index = 0;
443
444 /* high speed ethernet hook point */
445
446 /* set as RC mode */
447 val = readl(port->base + PCIE_SETTING_REG);
448 val |= PCIE_RC_MODE;
449 writel(val, port->base + PCIE_SETTING_REG);
450
451 /* set class code */
452 val = readl(port->base + PCIE_PCI_IDS_1);
453 val &= ~GENMASK(31, 8);
454 val |= PCI_CLASS(PCI_CLASS_BRIDGE_PCI << 8);
455 writel(val, port->base + PCIE_PCI_IDS_1);
456
457 mtk_pcie_pre_init_mt6890(port);
458
459 err = mtk_pcie_set_link_speed(port);
460 if (err)
461 dev_info(port->dev, "unsupported speed: GEN%d\n",
462 port->max_link_speed);
463
464 /* Assert all reset signals */
465 val = readl(port->base + PCIE_RST_CTRL_REG);
466 val |= PCIE_MAC_RSTB | PCIE_PHY_RSTB | PCIE_BRG_RSTB | PCIE_PE_RSTB;
467 writel(val, port->base + PCIE_RST_CTRL_REG);
468
you.chen0055bb12022-10-11 15:29:03 +0800469 //you.chen@202221011 add mtk patch for pcie reset sequence begin
470 msleep(100);
471
xjb04a4022021-11-25 15:01:52 +0800472 /* De-assert reset signals*/
you.chen0055bb12022-10-11 15:29:03 +0800473 val &= ~(PCIE_MAC_RSTB | PCIE_PHY_RSTB | PCIE_BRG_RSTB | PCIE_PE_RSTB);
xjb04a4022021-11-25 15:01:52 +0800474 writel(val, port->base + PCIE_RST_CTRL_REG);
475
476 /* Delay 100ms to wait the reference clocks become stable */
you.chen0055bb12022-10-11 15:29:03 +0800477 //usleep_range(100 * 1000, 120 * 1000);
xjb04a4022021-11-25 15:01:52 +0800478
479 /* De-assert pe reset*/
you.chen0055bb12022-10-11 15:29:03 +0800480 //val &= ~PCIE_PE_RSTB;
481 //writel(val, port->base + PCIE_RST_CTRL_REG);
482 //you.chen@202221011 add mtk patch for pcie reset sequence end
xjb04a4022021-11-25 15:01:52 +0800483
484 /* Check if the link is up or not */
485 err = readl_poll_timeout(port->base + PCIE_LINK_STATUS_REG, val,
486 !!(val & PCIE_PORT_LINKUP), 20,
487 50 * USEC_PER_MSEC);
488 if (err) {
489 val = readl(port->base + PCIE_LTSSM_STATUS_REG);
490 dev_err(port->dev, "PCIe link down, ltssm reg val: %#x\n", val);
491 return err;
492 }
493
494 mtk_pcie_enable_msi(port);
495
496 /* Set PCIe translation windows */
497 resource_list_for_each_entry(entry, &host->windows) {
498 unsigned long type = resource_type(entry->res);
499 struct resource *res = NULL;
500 resource_size_t cpu_addr;
501 resource_size_t pci_addr;
502
503 if (!(type & (IORESOURCE_MEM | IORESOURCE_IO)))
504 continue;
505
506 res = entry->res;
507 cpu_addr = res->start;
508 pci_addr = res->start - entry->offset;
509 mtk_pcie_set_trans_table(port->base + PCIE_TRANS_TABLE_BASE_REG,
510 cpu_addr, pci_addr, resource_size(res),
511 table_index);
512
513 dev_dbg(port->dev, "Set %s trans window[%d]: cpu_addr = %#llx, pci_addr = %#llx, size = %#llx\n",
514 (!!(type & IORESOURCE_MEM) ? "MEM" : "IO"), table_index,
515 cpu_addr, pci_addr, resource_size(res));
516 table_index++;
517 }
518
519 return err;
520}
521
522static int mtk_pcie_set_affinity(struct irq_data *data,
523 const struct cpumask *mask, bool force)
524{
525 struct mtk_pcie_port *port = irq_data_get_irq_chip_data(data);
526 int ret;
527
528 ret = irq_set_affinity_hint(port->irq, mask);
529 if (ret)
530 return ret;
531
532 irq_data_update_effective_affinity(data, mask);
533
534 return 0;
535}
536
537static void mtk_pcie_msi_irq_mask(struct irq_data *data)
538{
539 pci_msi_mask_irq(data);
540 irq_chip_mask_parent(data);
541}
542
543static void mtk_pcie_msi_irq_unmask(struct irq_data *data)
544{
545 pci_msi_unmask_irq(data);
546 irq_chip_unmask_parent(data);
547}
548
549static struct irq_chip mtk_msi_irq_chip = {
550 .irq_ack = irq_chip_ack_parent,
551 .irq_mask = mtk_pcie_msi_irq_mask,
552 .irq_unmask = mtk_pcie_msi_irq_unmask,
553 .name = "MSI",
554};
555
556static struct msi_domain_info mtk_msi_domain_info = {
557 .flags = (MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
558 MSI_FLAG_PCI_MSIX | MSI_FLAG_MULTI_PCI_MSI),
559 .chip = &mtk_msi_irq_chip,
560};
561
562static void mtk_compose_msi_msg(struct irq_data *data, struct msi_msg *msg)
563{
564 struct mtk_msi_set *msi_set = irq_data_get_irq_chip_data(data);
565 struct mtk_pcie_port *port = data->domain->host_data;
566 unsigned long hwirq;
567
568 hwirq = data->hwirq % PCIE_MSI_IRQS_PER_SET;
569
570 msg->address_hi = upper_32_bits(msi_set->msg_addr);
571 msg->address_lo = lower_32_bits(msi_set->msg_addr);
572 msg->data = hwirq;
573 dev_dbg(port->dev, "msi#%#lx address_hi %#x address_lo %#x data %d\n",
574 hwirq, msg->address_hi, msg->address_lo, msg->data);
575}
576
577static void mtk_msi_bottom_irq_ack(struct irq_data *data)
578{
579 struct mtk_msi_set *msi_set = irq_data_get_irq_chip_data(data);
580 unsigned long hwirq;
581
582 hwirq = data->hwirq % PCIE_MSI_IRQS_PER_SET;
583
584 writel(BIT(hwirq), msi_set->base + PCIE_MSI_SET_STATUS_OFFSET);
585}
586
587static void mtk_msi_bottom_irq_mask(struct irq_data *data)
588{
589 struct mtk_msi_set *msi_set = irq_data_get_irq_chip_data(data);
590 struct mtk_pcie_port *port = data->domain->host_data;
591 unsigned long hwirq, flags;
592 u32 val;
593
594 hwirq = data->hwirq % PCIE_MSI_IRQS_PER_SET;
595
596 raw_spin_lock_irqsave(&port->irq_lock, flags);
597 val = readl(msi_set->base + PCIE_MSI_SET_ENABLE_OFFSET);
598 val &= ~BIT(hwirq);
599 writel(val, msi_set->base + PCIE_MSI_SET_ENABLE_OFFSET);
600 raw_spin_unlock_irqrestore(&port->irq_lock, flags);
601}
602
603static void mtk_msi_bottom_irq_unmask(struct irq_data *data)
604{
605 struct mtk_msi_set *msi_set = irq_data_get_irq_chip_data(data);
606 struct mtk_pcie_port *port = data->domain->host_data;
607 unsigned long hwirq, flags;
608 u32 val;
609
610 hwirq = data->hwirq % PCIE_MSI_IRQS_PER_SET;
611
612 raw_spin_lock_irqsave(&port->irq_lock, flags);
613 val = readl(msi_set->base + PCIE_MSI_SET_ENABLE_OFFSET);
614 val |= BIT(hwirq);
615 writel(val, msi_set->base + PCIE_MSI_SET_ENABLE_OFFSET);
616 raw_spin_unlock_irqrestore(&port->irq_lock, flags);
617}
618
619static struct irq_chip mtk_msi_bottom_irq_chip = {
620 .irq_ack = mtk_msi_bottom_irq_ack,
621 .irq_mask = mtk_msi_bottom_irq_mask,
622 .irq_unmask = mtk_msi_bottom_irq_unmask,
623 .irq_compose_msi_msg = mtk_compose_msi_msg,
624 .irq_set_affinity = mtk_pcie_set_affinity,
625 .name = "MSI",
626};
627
628static int mtk_msi_bottom_domain_alloc(struct irq_domain *domain,
629 unsigned int virq, unsigned int nr_irqs,
630 void *arg)
631{
632 struct mtk_pcie_port *port = domain->host_data;
633 struct mtk_msi_set *msi_set;
634 int i, hwirq, set_idx;
635
636 mutex_lock(&port->lock);
637
638 hwirq = bitmap_find_free_region(port->msi_irq_in_use, PCIE_MSI_IRQS_NUM,
639 order_base_2(nr_irqs));
640
641 mutex_unlock(&port->lock);
642
643 if (hwirq < 0)
644 return -ENOSPC;
645
646 set_idx = hwirq / PCIE_MSI_IRQS_PER_SET;
647 msi_set = &port->msi_sets[set_idx];
648
649 for (i = 0; i < nr_irqs; i++)
650 irq_domain_set_info(domain, virq + i, hwirq + i,
651 &mtk_msi_bottom_irq_chip, msi_set,
652 handle_edge_irq, NULL, NULL);
653
654 return 0;
655}
656
657static void mtk_msi_bottom_domain_free(struct irq_domain *domain,
658 unsigned int virq, unsigned int nr_irqs)
659{
660 struct mtk_pcie_port *port = domain->host_data;
661 struct irq_data *data = irq_domain_get_irq_data(domain, virq);
662
663 mutex_lock(&port->lock);
664
665 bitmap_release_region(port->msi_irq_in_use, data->hwirq,
666 order_base_2(nr_irqs));
667
668 mutex_unlock(&port->lock);
669
670 irq_domain_free_irqs_common(domain, virq, nr_irqs);
671}
672
673static const struct irq_domain_ops mtk_msi_bottom_domain_ops = {
674 .alloc = mtk_msi_bottom_domain_alloc,
675 .free = mtk_msi_bottom_domain_free,
676};
677
678static void mtk_intx_mask(struct irq_data *data)
679{
680 struct mtk_pcie_port *port = irq_data_get_irq_chip_data(data);
681 u32 val;
682
683 val = readl(port->base + PCIE_INT_ENABLE_REG);
684 val &= ~(1 << (data->hwirq + PCIE_INTX_SHIFT));
685 writel(val, port->base + PCIE_INT_ENABLE_REG);
686}
687
688static void mtk_intx_unmask(struct irq_data *data)
689{
690 struct mtk_pcie_port *port = irq_data_get_irq_chip_data(data);
691 u32 val;
692
693 val = readl(port->base + PCIE_INT_ENABLE_REG);
694 val |= 1 << (data->hwirq + PCIE_INTX_SHIFT);
695 writel(val, port->base + PCIE_INT_ENABLE_REG);
696}
697
698static void mtk_intx_eoi(struct irq_data *data)
699{
700 struct mtk_pcie_port *port = irq_data_get_irq_chip_data(data);
701 unsigned long hwirq;
702
703 /**
704 * As an emulated level irq, its interrupt status will be remained
705 * until receive the corresponding message of de-assert, hence that
706 * the status can only be cleared when the interrupt has been serviced.
707 */
708 hwirq = data->hwirq + PCIE_INTX_SHIFT;
709 writel(1 << hwirq, port->base + PCIE_INT_STATUS_REG);
710}
711
712static struct irq_chip mtk_intx_irq_chip = {
713 .irq_mask = mtk_intx_mask,
714 .irq_unmask = mtk_intx_unmask,
715 .irq_eoi = mtk_intx_eoi,
716 .irq_set_affinity = mtk_pcie_set_affinity,
717 .name = "PCIe",
718};
719
720static int mtk_pcie_intx_map(struct irq_domain *domain, unsigned int irq,
721 irq_hw_number_t hwirq)
722{
723 irq_set_chip_and_handler_name(irq, &mtk_intx_irq_chip,
724 handle_fasteoi_irq, "INTx");
725 irq_set_chip_data(irq, domain->host_data);
726
727 return 0;
728}
729
730static const struct irq_domain_ops intx_domain_ops = {
731 .map = mtk_pcie_intx_map,
732};
733
734static int mtk_pcie_init_irq_domains(struct mtk_pcie_port *port,
735 struct device_node *node)
736{
737 struct device *dev = port->dev;
738 struct device_node *intc_node;
739 struct fwnode_handle *fwnode = of_node_to_fwnode(node);
740 int ret;
741
742 raw_spin_lock_init(&port->irq_lock);
743
744 /* Setup INTx */
745 intc_node = of_get_child_by_name(node, "legacy-interrupt-controller");
746 if (!intc_node) {
747 dev_notice(dev, "Missing PCIe Intc node\n");
748 return -ENODEV;
749 }
750
751 port->intx_domain = irq_domain_add_linear(intc_node, PCI_NUM_INTX,
752 &intx_domain_ops, port);
753 if (!port->intx_domain) {
754 dev_notice(dev, "failed to get INTx IRQ domain\n");
755 return -ENODEV;
756 }
757
758 /* Setup MSI */
759 mutex_init(&port->lock);
760
761 port->msi_bottom_domain = irq_domain_add_linear(node, PCIE_MSI_IRQS_NUM,
762 &mtk_msi_bottom_domain_ops, port);
763 if (!port->msi_bottom_domain) {
764 dev_err(dev, "failed to create MSI bottom domain\n");
765 ret = -ENODEV;
766 goto err_msi_bottom_domain;
767 }
768
769 port->msi_domain = pci_msi_create_irq_domain(fwnode,
770 &mtk_msi_domain_info,
771 port->msi_bottom_domain);
772 if (!port->msi_domain) {
773 dev_err(dev, "failed to create MSI domain\n");
774 ret = -ENODEV;
775 goto err_msi_domain;
776 }
777
778 return 0;
779
780err_msi_domain:
781 irq_domain_remove(port->msi_bottom_domain);
782err_msi_bottom_domain:
783 irq_domain_remove(port->intx_domain);
784
785 return ret;
786}
787
788static void mtk_pcie_irq_teardown(struct mtk_pcie_port *port)
789{
790 irq_set_chained_handler_and_data(port->irq, NULL, NULL);
791
792 if (port->intx_domain)
793 irq_domain_remove(port->intx_domain);
794
795 if (port->msi_domain)
796 irq_domain_remove(port->msi_domain);
797
798 if (port->msi_bottom_domain)
799 irq_domain_remove(port->msi_bottom_domain);
800
801 irq_dispose_mapping(port->irq);
802}
803
804static void mtk_pcie_msi_handler(struct mtk_pcie_port *port, int set_idx)
805{
806 struct mtk_msi_set *msi_set = &port->msi_sets[set_idx];
807 unsigned long msi_enable, msi_status;
808 unsigned int virq;
809 irq_hw_number_t bit, hwirq;
810
811 msi_enable = readl(msi_set->base + PCIE_MSI_SET_ENABLE_OFFSET);
812
813 do {
814 msi_status = readl(msi_set->base +
815 PCIE_MSI_SET_STATUS_OFFSET);
816 msi_status &= msi_enable;
817 if (!msi_status)
818 break;
819
820 for_each_set_bit(bit, &msi_status, PCIE_MSI_IRQS_PER_SET) {
821 hwirq = bit + set_idx * PCIE_MSI_IRQS_PER_SET;
822 virq = irq_find_mapping(port->msi_bottom_domain, hwirq);
823 generic_handle_irq(virq);
824 }
825 } while (true);
826}
827
828static void mtk_pcie_irq_handler(struct irq_desc *desc)
829{
830 struct mtk_pcie_port *port = irq_desc_get_handler_data(desc);
831 struct irq_chip *irqchip = irq_desc_get_chip(desc);
832 unsigned long status;
833 unsigned int virq;
834 irq_hw_number_t irq_bit = PCIE_INTX_SHIFT;
835
836 chained_irq_enter(irqchip, desc);
837
838 status = readl(port->base + PCIE_INT_STATUS_REG);
839 for_each_set_bit_from(irq_bit, &status, PCI_NUM_INTX +
840 PCIE_INTX_SHIFT) {
841 virq = irq_find_mapping(port->intx_domain,
842 irq_bit - PCIE_INTX_SHIFT);
843 generic_handle_irq(virq);
844 }
845
846 irq_bit = PCIE_MSI_SHIFT;
847 for_each_set_bit_from(irq_bit, &status, PCIE_MSI_SET_NUM +
848 PCIE_MSI_SHIFT) {
849 mtk_pcie_msi_handler(port, irq_bit - PCIE_MSI_SHIFT);
850
851 writel(BIT(irq_bit), port->base + PCIE_INT_STATUS_REG);
852 }
853
854 chained_irq_exit(irqchip, desc);
855}
856
857static int mtk_pcie_setup_irq(struct mtk_pcie_port *port,
858 struct device_node *node)
859{
860 struct device *dev = port->dev;
861 struct platform_device *pdev = to_platform_device(dev);
862 int err;
863
864 err = mtk_pcie_init_irq_domains(port, node);
865 if (err) {
866 dev_err(dev, "failed to init PCIe IRQ domain\n");
867 return err;
868 }
869
870 port->irq = platform_get_irq(pdev, 0);
871 if (port->irq < 0)
872 return port->irq;
873
874 irq_set_chained_handler_and_data(port->irq, mtk_pcie_irq_handler, port);
875
876 return 0;
877}
878
879static int mtk_pcie_clk_init(struct mtk_pcie_port *port)
880{
881 struct device *dev = port->dev;
882 struct device_node *np = dev->of_node;
883 int i;
884
885 port->num_clks = of_clk_get_parent_count(np);
886 if (port->num_clks == 0) {
887 dev_warn(dev, "pcie clock is not found\n");
888 return 0;
889 }
890
891 port->clks = devm_kzalloc(dev, port->num_clks, GFP_KERNEL);
892 if (!port->clks)
893 return -ENOMEM;
894
895 for (i = 0; i < port->num_clks; i++) {
896 struct clk *clk;
897 int ret;
898
899 clk = of_clk_get(np, i);
900 if (IS_ERR(clk)) {
901 while (--i >= 0)
902 clk_put(port->clks[i]);
903 return PTR_ERR(clk);
904 }
905
906 ret = clk_prepare_enable(clk);
907 if (ret < 0) {
908 while (--i >= 0) {
909 clk_disable_unprepare(port->clks[i]);
910 clk_put(port->clks[i]);
911 }
912 clk_put(clk);
913
914 return ret;
915 }
916
917 port->clks[i] = clk;
918 }
919
920 return 0;
921}
922
923static int mtk_pcie_disable_clk(struct mtk_pcie_port *port)
924{
925 int i;
926
927 if (port->num_clks == 0)
928 return 0;
929
930 for (i = 0; i < port->num_clks; i++) {
931 clk_disable_unprepare(port->clks[i]);
932 clk_put(port->clks[i]);
933 }
934 port->num_clks = 0;
935
936 return 0;
937}
938
939static int mtk_pcie_power_up(struct mtk_pcie_port *port)
940{
941 struct device *dev = port->dev;
942 int err = 0;
943
944 port->phy_reset = devm_reset_control_get_optional_exclusive(dev,
945 "phy-rst");
946 if (IS_ERR(port->phy_reset))
947 return PTR_ERR(port->phy_reset);
948
949 reset_control_deassert(port->phy_reset);
950
951 /* phy power on and enable pipe clock */
952 port->phy = devm_phy_optional_get(dev, "pcie-phy");
953 if (IS_ERR(port->phy))
954 return PTR_ERR(port->phy);
955
956 if (port->phy != NULL) {
957 if (port->port_num >= 0)
958 port->phy->id = port->port_num;
959
960 err = phy_power_on(port->phy);
961 if (err) {
962 dev_notice(dev, "failed to power on pcie phy\n");
963 goto err_phy_on;
964 }
965
966 err = phy_init(port->phy);
967 if (err)
968 dev_notice(dev, "failed to initialize phy impedance select, follow the default\n");
969 }
970
971 port->mac_reset = devm_reset_control_get_optional_exclusive(dev,
972 "mac-rst");
973 if (IS_ERR(port->mac_reset))
974 return PTR_ERR(port->mac_reset);
975
976 reset_control_deassert(port->mac_reset);
977
978 /* mac power on and enable transaction layer clocks */
979 pm_runtime_enable(dev);
980 pm_runtime_get_sync(dev);
981
982 err = mtk_pcie_clk_init(port);
983 if (err) {
984 dev_notice(dev, "clock init failed\n");
985 goto err_clk_init;
986 }
987
988 return err;
989
990err_clk_init:
991 pm_runtime_put_sync(dev);
992 pm_runtime_disable(dev);
993 reset_control_assert(port->mac_reset);
994 phy_power_off(port->phy);
995err_phy_on:
996 phy_exit(port->phy);
997 reset_control_assert(port->phy_reset);
998
999 return -EBUSY;
1000}
1001
1002static void mtk_pcie_power_down(struct mtk_pcie_port *port)
1003{
1004 phy_power_off(port->phy);
1005 phy_exit(port->phy);
1006
1007 mtk_pcie_disable_clk(port);
1008
1009 pm_runtime_put_sync(port->dev);
1010 pm_runtime_disable(port->dev);
1011}
1012
1013static int mtk_pcie_setup(struct mtk_pcie_port *port)
1014{
1015 struct device *dev = port->dev;
1016 struct pci_host_bridge *host = pci_host_bridge_from_priv(port);
1017 struct platform_device *pdev = to_platform_device(dev);
1018 struct list_head *windows = &host->windows;
1019 struct resource *regs, *bus;
1020 int err;
1021
1022 err = pci_parse_request_of_pci_ranges(dev, windows, &bus);
1023 if (err)
1024 return err;
1025
1026 port->busnr = bus->start;
1027
1028 regs = platform_get_resource_byname(pdev, IORESOURCE_MEM, "pcie-mac");
1029 port->base = devm_ioremap_resource(dev, regs);
1030 if (IS_ERR(port->base)) {
1031 dev_err(dev, "failed to map register base\n");
1032 return PTR_ERR(port->base);
1033 }
1034
1035 port->reg_base = regs->start;
1036
1037 port->max_link_speed = of_pci_get_max_link_speed(dev->of_node);
1038 if (port->max_link_speed > 0)
1039 dev_info(dev, "max speed to GEN%d\n", port->max_link_speed);
1040
1041 port->port_num = of_get_pci_domain_nr(dev->of_node);
1042 if (port->port_num >= 0)
1043 dev_info(dev, "host bridge domain number %d\n", port->port_num);
1044
1045 err = mtk_pcie_get_chipid(port);
1046 if (err) {
1047 dev_info(port->dev, "unknown chip version\n");
1048 port->sw_ver = CHIP_VER_E1;
1049 }
1050
1051 /* Don't touch the hardware registers before power up */
1052 err = mtk_pcie_power_up(port);
1053 if (err)
1054 return err;
1055
1056 /* Try link up */
1057 err = mtk_pcie_startup_port(port);
1058 if (err) {
1059 dev_notice(dev, "PCIe link down\n");
1060 goto err_setup;
1061 }
1062
1063 err = mtk_pcie_setup_irq(port, dev->of_node);
1064 if (err)
1065 goto err_setup;
1066
1067 dev_info(dev, "PCIe link up success!\n");
1068
1069 return 0;
1070
1071err_setup:
1072 mtk_pcie_power_down(port);
1073
1074 return err;
1075}
1076
1077static int mtk_pcie_probe(struct platform_device *pdev)
1078{
1079 struct device *dev = &pdev->dev;
1080 struct mtk_pcie_port *port;
1081 struct pci_host_bridge *host;
1082 int err;
1083
1084 host = devm_pci_alloc_host_bridge(dev, sizeof(*port));
1085 if (!host)
1086 return -ENOMEM;
1087
1088 port = pci_host_bridge_priv(host);
1089
1090 port->dev = dev;
1091 platform_set_drvdata(pdev, port);
1092
1093 err = mtk_pcie_setup(port);
1094 if (err)
1095 goto release_resource;
1096
1097 host->busnr = port->busnr;
1098 host->dev.parent = port->dev;
1099 host->ops = &mtk_pcie_ops;
1100 host->map_irq = of_irq_parse_and_map_pci;
1101 host->swizzle_irq = pci_common_swizzle;
1102 host->sysdata = port;
1103
1104 err = pci_host_probe(host);
1105 if (err)
1106 goto power_down;
1107
1108 return 0;
1109
1110power_down:
1111 mtk_pcie_power_down(port);
1112release_resource:
1113 pci_free_resource_list(&host->windows);
1114
1115 return err;
1116}
1117
1118static int mtk_pcie_remove(struct platform_device *pdev)
1119{
1120 struct mtk_pcie_port *port = platform_get_drvdata(pdev);
1121 struct pci_host_bridge *host = pci_host_bridge_from_priv(port);
1122
1123 pci_lock_rescan_remove();
1124 pci_stop_root_bus(host->bus);
1125 pci_remove_root_bus(host->bus);
1126 pci_unlock_rescan_remove();
1127
1128 mtk_pcie_irq_teardown(port);
1129 mtk_pcie_power_down(port);
1130
1131 return 0;
1132}
1133
1134static void mtk_pcie_suspend_noirq_fixup_mt6890(struct mtk_pcie_port *port)
1135{
1136 void __iomem *mtcmos;
1137 u32 val, offset;
1138
1139 if (port->sw_ver != CHIP_VER_E1)
1140 return;
1141
1142 dev_info(port->dev, "%s\n", __func__);
1143
1144 if ((port->port_num < 0) || (port->port_num > 3)) {
1145 dev_notice(port->dev, "unknown port_num, workaround abort\n");
1146 return;
1147 }
1148
1149 if (port->port_num < 3)
1150 offset = 4 * port->port_num;
1151 else
1152 offset = 4 * 2;
1153
1154 mtcmos = ioremap(0x10006000, 0x1000);
1155
1156 /* Reset MAC */
1157 val = readl(mtcmos + 0x330 + offset);
1158 val &= ~BIT(0);
1159 writel(val, mtcmos + 0x330 + offset);
1160 val = readl(mtcmos + 0x330 + offset);
1161 dev_info(port->dev, "MAC MTCMOS val = %#x\n", val);
1162
1163 /* PHY power down */
1164 val = readl(mtcmos + 0x30c + offset);
1165 val |= BIT(1);
1166 writel(val, mtcmos + 0x30c + offset);
1167 val |= BIT(4);
1168 writel(val, mtcmos + 0x30c + offset);
1169 val &= ~BIT(0);
1170 writel(val, mtcmos + 0x30c + offset);
1171 val &= ~BIT(2);
1172 writel(val, mtcmos + 0x30c + offset);
1173 val &= ~BIT(3);
1174 writel(val, mtcmos + 0x30c + offset);
1175
1176 val = readl(mtcmos + 0x30c + offset);
1177 dev_info(port->dev, "PHY MTCMOS val = %#x\n", val);
1178
1179 iounmap(mtcmos);
1180}
1181
1182static void mtk_pcie_resume_noirq_fixup_mt6890(struct mtk_pcie_port *port)
1183{
1184 void __iomem *mtcmos;
1185 u32 val, offset;
1186
1187 if (port->sw_ver != CHIP_VER_E1)
1188 return;
1189
1190 dev_info(port->dev, "%s\n", __func__);
1191
1192 if ((port->port_num < 0) || (port->port_num > 3)) {
1193 dev_notice(port->dev, "unknown port_num, workaround abort\n");
1194 return;
1195 }
1196
1197 if (port->port_num < 3)
1198 offset = 4 * port->port_num;
1199 else
1200 offset = 4 * 2;
1201
1202 mtcmos = ioremap(0x10006000, 0x1000);
1203
1204 /* PHY power up */
1205 val = readl(mtcmos + 0x30c + offset);
1206 val |= BIT(2);
1207 writel(val, mtcmos + 0x30c + offset);
1208 val |= BIT(3);
1209 writel(val, mtcmos + 0x30c + offset);
1210 val &= ~BIT(4);
1211 writel(val, mtcmos + 0x30c + offset);
1212 val &= ~BIT(1);
1213 writel(val, mtcmos + 0x30c + offset);
1214 val |= BIT(0);
1215 writel(val, mtcmos + 0x30c + offset);
1216
1217 val = readl(mtcmos + 0x30c + offset);
1218 dev_info(port->dev, "PHY MTCMOS val = %#x\n", val);
1219
1220 /* Release MAC */
1221 val = readl(mtcmos + 0x330 + offset);
1222 val |= BIT(0);
1223 writel(val, mtcmos + 0x330 + offset);
1224 dev_info(port->dev, "MAC MTCMOS val = %#x\n", val);
1225
1226 iounmap(mtcmos);
1227}
1228
1229static void __maybe_unused mtk_pcie_irq_save(struct mtk_pcie_port *port)
1230{
1231 int i;
1232
1233 raw_spin_lock(&port->irq_lock);
1234
1235 port->saved_irq_state = readl(port->base + PCIE_INT_ENABLE_REG);
1236
1237 for (i = 0; i < PCIE_MSI_SET_NUM; i++) {
1238 struct mtk_msi_set *msi_set = &port->msi_sets[i];
1239
1240 msi_set->saved_irq_state = readl(msi_set->base +
1241 PCIE_MSI_SET_ENABLE_OFFSET);
1242 }
1243
1244 raw_spin_unlock(&port->irq_lock);
1245}
1246
1247static void __maybe_unused mtk_pcie_irq_restore(struct mtk_pcie_port *port)
1248{
1249 int i;
1250
1251 raw_spin_lock(&port->irq_lock);
1252
1253 writel(port->saved_irq_state, port->base + PCIE_INT_ENABLE_REG);
1254
1255 for (i = 0; i < PCIE_MSI_SET_NUM; i++) {
1256 struct mtk_msi_set *msi_set = &port->msi_sets[i];
1257
1258 writel(msi_set->saved_irq_state,
1259 msi_set->base + PCIE_MSI_SET_ENABLE_OFFSET);
1260 }
1261
1262 raw_spin_unlock(&port->irq_lock);
1263}
1264
1265static int __maybe_unused mtk_pcie_turn_off_link(struct mtk_pcie_port *port)
1266{
1267 u32 val;
1268
1269 val = readl(port->base + PCIE_ICMD_PM_REG);
1270 val |= PCIE_TURN_OFF_LINK;
1271 writel(val, port->base + PCIE_ICMD_PM_REG);
1272
1273 /* Check the link is L2 */
1274 return readl_poll_timeout(port->base + PCIE_LTSSM_STATUS_REG, val,
1275 (PCIE_LTSSM_STATE(val) ==
1276 PCIE_LTSSM_STATE_L2_IDLE), 20,
1277 50 * USEC_PER_MSEC);
1278}
1279
1280static int __maybe_unused mtk_pcie_suspend_noirq(struct device *dev)
1281{
1282 struct mtk_pcie_port *port = dev_get_drvdata(dev);
1283 int i, err;
1284
1285 if (port->is_suspended)
1286 return 0;
1287
1288 mtk_pcie_irq_save(port);
1289
1290 /* Trigger link to L2 state */
1291 err = mtk_pcie_turn_off_link(port);
1292 if (err) {
1293 dev_notice(port->dev, "can not enter L2 state\n");
1294 goto power_off;
1295 }
1296
1297 /* Wait Harrier enter L2 state */
1298 usleep_range(10 * 1000, 20 * 1000);
1299
1300 dev_info(port->dev, "enter L2 state success");
1301
1302power_off:
1303 phy_power_off(port->phy);
1304
1305 for (i = 0; i < port->num_clks; i++)
1306 clk_disable_unprepare(port->clks[i]);
1307
you.chenf39e4262022-07-15 18:16:11 +08001308 //lh@202220715 add mtk patch for pcie suspend begin
1309 pm_runtime_put_sync(port->dev);
1310 pm_runtime_disable(port->dev);
1311 //lh@202220715 add mtk patch for pcie suspend end
1312
xjb04a4022021-11-25 15:01:52 +08001313 mtk_pcie_suspend_noirq_fixup_mt6890(port);
1314
1315 port->is_suspended = true;
1316
1317 return 0;
1318}
1319
1320static int __maybe_unused mtk_pcie_resume_noirq(struct device *dev)
1321{
1322 struct mtk_pcie_port *port = dev_get_drvdata(dev);
1323 int i, err;
1324
1325 if (!port->is_suspended)
1326 return 0;
1327
1328 mtk_pcie_resume_noirq_fixup_mt6890(port);
1329
1330 phy_power_on(port->phy);
1331
you.chenf39e4262022-07-15 18:16:11 +08001332 //lh@202220715 add mtk patch for pcie suspend begin
1333 pm_runtime_enable(dev);
1334 pm_runtime_get_sync(dev);
1335 //lh@202220715 add mtk patch for pcie suspend end
1336
xjb04a4022021-11-25 15:01:52 +08001337 for (i = 0; i < port->num_clks; i++) {
1338 err = clk_prepare_enable(port->clks[i]);
1339 if (err < 0) {
1340 while (--i >= 0)
1341 clk_disable_unprepare(port->clks[i]);
1342 return err;
1343 }
1344 }
1345
1346 err = mtk_pcie_startup_port(port);
1347 if (err) {
1348 dev_notice(port->dev, "resume failed\n");
1349 return err;
1350 }
1351
1352 port->is_suspended = false;
1353
1354 mtk_pcie_irq_restore(port);
1355
1356 dev_info(port->dev, "resume done\n");
1357
1358 return 0;
1359}
1360
1361static const struct dev_pm_ops mtk_pcie_pm_ops = {
1362 SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(mtk_pcie_suspend_noirq,
1363 mtk_pcie_resume_noirq)
1364};
1365
1366static void mtk_pcie_mtcmos_fixup_mt6890(struct pci_dev *pdev)
1367{
1368 struct mtk_pcie_port *port = pdev->bus->sysdata;
1369 struct device *dev = port->dev;
1370 struct generic_pm_domain *pcie_pd;
1371
1372 if (port->sw_ver != CHIP_VER_E1)
1373 return;
1374
1375 dev_info(dev, "%s\n", __func__);
1376
1377 if (dev->pm_domain) {
1378 /* Configure the power domain as always on */
1379 pcie_pd = pd_to_genpd(dev->pm_domain);
1380 pcie_pd->flags |= GENPD_FLAG_ALWAYS_ON;
1381 }
1382}
1383
1384DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MEDIATEK, 0x4d75,
1385 mtk_pcie_mtcmos_fixup_mt6890);
1386
1387/* SW workaround, for those 2735 ICs has SEC_MSC efuse setting */
1388static void mtk_pcie_disable_smpu_fixup_mt2735(struct pci_dev *pdev)
1389{
1390 struct device *dev = &pdev->dev;
1391 struct arm_smccc_res res;
1392
1393 arm_smccc_smc(MTK_SIP_PCIE_DISABLE_SMPU, 0, 0, 0, 0, 0, 0, 0, &res);
1394 if (res.a0)
1395 dev_info(dev, "can't disable SMPU through SMC call\n");
1396}
1397
1398DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MEDIATEK, 0x4d75,
1399 mtk_pcie_disable_smpu_fixup_mt2735);
1400
1401static const struct of_device_id mtk_pcie_of_match[] = {
1402 { .compatible = "mediatek,gen3-pcie" },
1403 { .compatible = "mediatek,mt6880-pcie" },
1404 { .compatible = "mediatek,mt6890-pcie" },
1405 { .compatible = "mediatek,mt2735-pcie" },
1406 {},
1407};
1408
1409static struct platform_driver mtk_pcie_driver = {
1410 .probe = mtk_pcie_probe,
1411 .remove = mtk_pcie_remove,
1412 .driver = {
1413 .name = "mtk-pcie",
1414 .of_match_table = mtk_pcie_of_match,
1415 .pm = &mtk_pcie_pm_ops,
1416 },
1417};
1418
1419module_platform_driver(mtk_pcie_driver);
1420MODULE_LICENSE("GPL v2");