blob: e004408f1fdc653a945dc3b38c0c6b85b63db61f [file] [log] [blame]
xjb04a4022021-11-25 15:01:52 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * This file contains work-arounds for many known PCI hardware bugs.
4 * Devices present only on certain architectures (host bridges et cetera)
5 * should be handled in arch-specific code.
6 *
7 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
8 *
9 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
10 *
11 * Init/reset quirks for USB host controllers should be in the USB quirks
12 * file, where their drivers can use them.
13 */
14
15#include <linux/types.h>
16#include <linux/kernel.h>
17#include <linux/export.h>
18#include <linux/pci.h>
19#include <linux/init.h>
20#include <linux/delay.h>
21#include <linux/acpi.h>
22#include <linux/dmi.h>
23#include <linux/pci-aspm.h>
24#include <linux/ioport.h>
25#include <linux/sched.h>
26#include <linux/ktime.h>
27#include <linux/mm.h>
28#include <linux/nvme.h>
29#include <linux/platform_data/x86/apple.h>
30#include <linux/pm_runtime.h>
31#include <linux/switchtec.h>
32#include <asm/dma.h> /* isa_dma_bridge_buggy */
33#include "pci.h"
34
35static ktime_t fixup_debug_start(struct pci_dev *dev,
36 void (*fn)(struct pci_dev *dev))
37{
38 if (initcall_debug)
39 pci_info(dev, "calling %pF @ %i\n", fn, task_pid_nr(current));
40
41 return ktime_get();
42}
43
44static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
45 void (*fn)(struct pci_dev *dev))
46{
47 ktime_t delta, rettime;
48 unsigned long long duration;
49
50 rettime = ktime_get();
51 delta = ktime_sub(rettime, calltime);
52 duration = (unsigned long long) ktime_to_ns(delta) >> 10;
53 if (initcall_debug || duration > 10000)
54 pci_info(dev, "%pF took %lld usecs\n", fn, duration);
55}
56
57static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
58 struct pci_fixup *end)
59{
60 ktime_t calltime;
61
62 for (; f < end; f++)
63 if ((f->class == (u32) (dev->class >> f->class_shift) ||
64 f->class == (u32) PCI_ANY_ID) &&
65 (f->vendor == dev->vendor ||
66 f->vendor == (u16) PCI_ANY_ID) &&
67 (f->device == dev->device ||
68 f->device == (u16) PCI_ANY_ID)) {
69 void (*hook)(struct pci_dev *dev);
70#ifdef CONFIG_HAVE_ARCH_PREL32_RELOCATIONS
71 hook = offset_to_ptr(&f->hook_offset);
72#else
73 hook = f->hook;
74#endif
75 calltime = fixup_debug_start(dev, hook);
76 hook(dev);
77 fixup_debug_report(dev, calltime, hook);
78 }
79}
80
81extern struct pci_fixup __start_pci_fixups_early[];
82extern struct pci_fixup __end_pci_fixups_early[];
83extern struct pci_fixup __start_pci_fixups_header[];
84extern struct pci_fixup __end_pci_fixups_header[];
85extern struct pci_fixup __start_pci_fixups_final[];
86extern struct pci_fixup __end_pci_fixups_final[];
87extern struct pci_fixup __start_pci_fixups_enable[];
88extern struct pci_fixup __end_pci_fixups_enable[];
89extern struct pci_fixup __start_pci_fixups_resume[];
90extern struct pci_fixup __end_pci_fixups_resume[];
91extern struct pci_fixup __start_pci_fixups_resume_early[];
92extern struct pci_fixup __end_pci_fixups_resume_early[];
93extern struct pci_fixup __start_pci_fixups_suspend[];
94extern struct pci_fixup __end_pci_fixups_suspend[];
95extern struct pci_fixup __start_pci_fixups_suspend_late[];
96extern struct pci_fixup __end_pci_fixups_suspend_late[];
97
98static bool pci_apply_fixup_final_quirks;
99
100void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
101{
102 struct pci_fixup *start, *end;
103
104 switch (pass) {
105 case pci_fixup_early:
106 start = __start_pci_fixups_early;
107 end = __end_pci_fixups_early;
108 break;
109
110 case pci_fixup_header:
111 start = __start_pci_fixups_header;
112 end = __end_pci_fixups_header;
113 break;
114
115 case pci_fixup_final:
116 if (!pci_apply_fixup_final_quirks)
117 return;
118 start = __start_pci_fixups_final;
119 end = __end_pci_fixups_final;
120 break;
121
122 case pci_fixup_enable:
123 start = __start_pci_fixups_enable;
124 end = __end_pci_fixups_enable;
125 break;
126
127 case pci_fixup_resume:
128 start = __start_pci_fixups_resume;
129 end = __end_pci_fixups_resume;
130 break;
131
132 case pci_fixup_resume_early:
133 start = __start_pci_fixups_resume_early;
134 end = __end_pci_fixups_resume_early;
135 break;
136
137 case pci_fixup_suspend:
138 start = __start_pci_fixups_suspend;
139 end = __end_pci_fixups_suspend;
140 break;
141
142 case pci_fixup_suspend_late:
143 start = __start_pci_fixups_suspend_late;
144 end = __end_pci_fixups_suspend_late;
145 break;
146
147 default:
148 /* stupid compiler warning, you would think with an enum... */
149 return;
150 }
151 pci_do_fixups(dev, start, end);
152}
153EXPORT_SYMBOL(pci_fixup_device);
154
155static int __init pci_apply_final_quirks(void)
156{
157 struct pci_dev *dev = NULL;
158 u8 cls = 0;
159 u8 tmp;
160
161 if (pci_cache_line_size)
162 printk(KERN_DEBUG "PCI: CLS %u bytes\n",
163 pci_cache_line_size << 2);
164
165 pci_apply_fixup_final_quirks = true;
166 for_each_pci_dev(dev) {
167 pci_fixup_device(pci_fixup_final, dev);
168 /*
169 * If arch hasn't set it explicitly yet, use the CLS
170 * value shared by all PCI devices. If there's a
171 * mismatch, fall back to the default value.
172 */
173 if (!pci_cache_line_size) {
174 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
175 if (!cls)
176 cls = tmp;
177 if (!tmp || cls == tmp)
178 continue;
179
180 printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), using %u bytes\n",
181 cls << 2, tmp << 2,
182 pci_dfl_cache_line_size << 2);
183 pci_cache_line_size = pci_dfl_cache_line_size;
184 }
185 }
186
187 if (!pci_cache_line_size) {
188 printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
189 cls << 2, pci_dfl_cache_line_size << 2);
190 pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
191 }
192
193 return 0;
194}
195fs_initcall_sync(pci_apply_final_quirks);
196
197/*
198 * Decoding should be disabled for a PCI device during BAR sizing to avoid
199 * conflict. But doing so may cause problems on host bridge and perhaps other
200 * key system devices. For devices that need to have mmio decoding always-on,
201 * we need to set the dev->mmio_always_on bit.
202 */
203static void quirk_mmio_always_on(struct pci_dev *dev)
204{
205 dev->mmio_always_on = 1;
206}
207DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
208 PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
209
210#ifndef CONFIG_PCI_DISABLE_COMMON_QUIRKS
211/*
212 * The Mellanox Tavor device gives false positive parity errors. Mark this
213 * device with a broken_parity_status to allow PCI scanning code to "skip"
214 * this now blacklisted device.
215 */
216static void quirk_mellanox_tavor(struct pci_dev *dev)
217{
218 dev->broken_parity_status = 1; /* This device gives false positives */
219}
220DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
221DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
222
223/*
224 * Deal with broken BIOSes that neglect to enable passive release,
225 * which can cause problems in combination with the 82441FX/PPro MTRRs
226 */
227static void quirk_passive_release(struct pci_dev *dev)
228{
229 struct pci_dev *d = NULL;
230 unsigned char dlc;
231
232 /*
233 * We have to make sure a particular bit is set in the PIIX3
234 * ISA bridge, so we have to go out and find it.
235 */
236 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
237 pci_read_config_byte(d, 0x82, &dlc);
238 if (!(dlc & 1<<1)) {
239 pci_info(d, "PIIX3: Enabling Passive Release\n");
240 dlc |= 1<<1;
241 pci_write_config_byte(d, 0x82, dlc);
242 }
243 }
244}
245DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
246DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
247
248/*
249 * The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a
250 * workaround but VIA don't answer queries. If you happen to have good
251 * contacts at VIA ask them for me please -- Alan
252 *
253 * This appears to be BIOS not version dependent. So presumably there is a
254 * chipset level fix.
255 */
256static void quirk_isa_dma_hangs(struct pci_dev *dev)
257{
258 if (!isa_dma_bridge_buggy) {
259 isa_dma_bridge_buggy = 1;
260 pci_info(dev, "Activating ISA DMA hang workarounds\n");
261 }
262}
263/*
264 * It's not totally clear which chipsets are the problematic ones. We know
265 * 82C586 and 82C596 variants are affected.
266 */
267DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
268DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
269DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
270DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
271DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
272DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
273DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
274
275/*
276 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
277 * for some HT machines to use C4 w/o hanging.
278 */
279static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
280{
281 u32 pmbase;
282 u16 pm1a;
283
284 pci_read_config_dword(dev, 0x40, &pmbase);
285 pmbase = pmbase & 0xff80;
286 pm1a = inw(pmbase);
287
288 if (pm1a & 0x10) {
289 pci_info(dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
290 outw(0x10, pmbase);
291 }
292}
293DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
294
295/* Chipsets where PCI->PCI transfers vanish or hang */
296static void quirk_nopcipci(struct pci_dev *dev)
297{
298 if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
299 pci_info(dev, "Disabling direct PCI/PCI transfers\n");
300 pci_pci_problems |= PCIPCI_FAIL;
301 }
302}
303DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
304DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
305
306static void quirk_nopciamd(struct pci_dev *dev)
307{
308 u8 rev;
309 pci_read_config_byte(dev, 0x08, &rev);
310 if (rev == 0x13) {
311 /* Erratum 24 */
312 pci_info(dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
313 pci_pci_problems |= PCIAGP_FAIL;
314 }
315}
316DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
317
318/* Triton requires workarounds to be used by the drivers */
319static void quirk_triton(struct pci_dev *dev)
320{
321 if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
322 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
323 pci_pci_problems |= PCIPCI_TRITON;
324 }
325}
326DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
327DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
328DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
329DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
330
331/*
332 * VIA Apollo KT133 needs PCI latency patch
333 * Made according to a Windows driver-based patch by George E. Breese;
334 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
335 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for the info on
336 * which Mr Breese based his work.
337 *
338 * Updated based on further information from the site and also on
339 * information provided by VIA
340 */
341static void quirk_vialatency(struct pci_dev *dev)
342{
343 struct pci_dev *p;
344 u8 busarb;
345
346 /*
347 * Ok, we have a potential problem chipset here. Now see if we have
348 * a buggy southbridge.
349 */
350 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
351 if (p != NULL) {
352
353 /*
354 * 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A;
355 * thanks Dan Hollis.
356 * Check for buggy part revisions
357 */
358 if (p->revision < 0x40 || p->revision > 0x42)
359 goto exit;
360 } else {
361 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
362 if (p == NULL) /* No problem parts */
363 goto exit;
364
365 /* Check for buggy part revisions */
366 if (p->revision < 0x10 || p->revision > 0x12)
367 goto exit;
368 }
369
370 /*
371 * Ok we have the problem. Now set the PCI master grant to occur
372 * every master grant. The apparent bug is that under high PCI load
373 * (quite common in Linux of course) you can get data loss when the
374 * CPU is held off the bus for 3 bus master requests. This happens
375 * to include the IDE controllers....
376 *
377 * VIA only apply this fix when an SB Live! is present but under
378 * both Linux and Windows this isn't enough, and we have seen
379 * corruption without SB Live! but with things like 3 UDMA IDE
380 * controllers. So we ignore that bit of the VIA recommendation..
381 */
382 pci_read_config_byte(dev, 0x76, &busarb);
383
384 /*
385 * Set bit 4 and bit 5 of byte 76 to 0x01
386 * "Master priority rotation on every PCI master grant"
387 */
388 busarb &= ~(1<<5);
389 busarb |= (1<<4);
390 pci_write_config_byte(dev, 0x76, busarb);
391 pci_info(dev, "Applying VIA southbridge workaround\n");
392exit:
393 pci_dev_put(p);
394}
395DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
396DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
397DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
398/* Must restore this on a resume from RAM */
399DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
400DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
401DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
402
403/* VIA Apollo VP3 needs ETBF on BT848/878 */
404static void quirk_viaetbf(struct pci_dev *dev)
405{
406 if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
407 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
408 pci_pci_problems |= PCIPCI_VIAETBF;
409 }
410}
411DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
412
413static void quirk_vsfx(struct pci_dev *dev)
414{
415 if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
416 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
417 pci_pci_problems |= PCIPCI_VSFX;
418 }
419}
420DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
421
422/*
423 * ALi Magik requires workarounds to be used by the drivers that DMA to AGP
424 * space. Latency must be set to 0xA and Triton workaround applied too.
425 * [Info kindly provided by ALi]
426 */
427static void quirk_alimagik(struct pci_dev *dev)
428{
429 if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
430 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
431 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
432 }
433}
434DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
435DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
436
437/* Natoma has some interesting boundary conditions with Zoran stuff at least */
438static void quirk_natoma(struct pci_dev *dev)
439{
440 if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
441 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
442 pci_pci_problems |= PCIPCI_NATOMA;
443 }
444}
445DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
446DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
447DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
448DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
449DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
450DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
451
452/*
453 * This chip can cause PCI parity errors if config register 0xA0 is read
454 * while DMAs are occurring.
455 */
456static void quirk_citrine(struct pci_dev *dev)
457{
458 dev->cfg_size = 0xA0;
459}
460DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
461
462/*
463 * This chip can cause bus lockups if config addresses above 0x600
464 * are read or written.
465 */
466static void quirk_nfp6000(struct pci_dev *dev)
467{
468 dev->cfg_size = 0x600;
469}
470DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP4000, quirk_nfp6000);
471DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000, quirk_nfp6000);
472DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP5000, quirk_nfp6000);
473DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000_VF, quirk_nfp6000);
474
475/* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
476static void quirk_extend_bar_to_page(struct pci_dev *dev)
477{
478 int i;
479
480 for (i = 0; i <= PCI_STD_RESOURCE_END; i++) {
481 struct resource *r = &dev->resource[i];
482
483 if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
484 r->end = PAGE_SIZE - 1;
485 r->start = 0;
486 r->flags |= IORESOURCE_UNSET;
487 pci_info(dev, "expanded BAR %d to page size: %pR\n",
488 i, r);
489 }
490 }
491}
492DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
493
494/*
495 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
496 * If it's needed, re-allocate the region.
497 */
498static void quirk_s3_64M(struct pci_dev *dev)
499{
500 struct resource *r = &dev->resource[0];
501
502 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
503 r->flags |= IORESOURCE_UNSET;
504 r->start = 0;
505 r->end = 0x3ffffff;
506 }
507}
508DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
509DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
510
511static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
512 const char *name)
513{
514 u32 region;
515 struct pci_bus_region bus_region;
516 struct resource *res = dev->resource + pos;
517
518 pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
519
520 if (!region)
521 return;
522
523 res->name = pci_name(dev);
524 res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
525 res->flags |=
526 (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
527 region &= ~(size - 1);
528
529 /* Convert from PCI bus to resource space */
530 bus_region.start = region;
531 bus_region.end = region + size - 1;
532 pcibios_bus_to_resource(dev->bus, res, &bus_region);
533
534 pci_info(dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
535 name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
536}
537
538/*
539 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
540 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
541 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
542 * (which conflicts w/ BAR1's memory range).
543 *
544 * CS553x's ISA PCI BARs may also be read-only (ref:
545 * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
546 */
547static void quirk_cs5536_vsa(struct pci_dev *dev)
548{
549 static char *name = "CS5536 ISA bridge";
550
551 if (pci_resource_len(dev, 0) != 8) {
552 quirk_io(dev, 0, 8, name); /* SMB */
553 quirk_io(dev, 1, 256, name); /* GPIO */
554 quirk_io(dev, 2, 64, name); /* MFGPT */
555 pci_info(dev, "%s bug detected (incorrect header); workaround applied\n",
556 name);
557 }
558}
559DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
560
561static void quirk_io_region(struct pci_dev *dev, int port,
562 unsigned size, int nr, const char *name)
563{
564 u16 region;
565 struct pci_bus_region bus_region;
566 struct resource *res = dev->resource + nr;
567
568 pci_read_config_word(dev, port, &region);
569 region &= ~(size - 1);
570
571 if (!region)
572 return;
573
574 res->name = pci_name(dev);
575 res->flags = IORESOURCE_IO;
576
577 /* Convert from PCI bus to resource space */
578 bus_region.start = region;
579 bus_region.end = region + size - 1;
580 pcibios_bus_to_resource(dev->bus, res, &bus_region);
581
582 if (!pci_claim_resource(dev, nr))
583 pci_info(dev, "quirk: %pR claimed by %s\n", res, name);
584}
585
586/*
587 * ATI Northbridge setups MCE the processor if you even read somewhere
588 * between 0x3b0->0x3bb or read 0x3d3
589 */
590static void quirk_ati_exploding_mce(struct pci_dev *dev)
591{
592 pci_info(dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
593 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
594 request_region(0x3b0, 0x0C, "RadeonIGP");
595 request_region(0x3d3, 0x01, "RadeonIGP");
596}
597DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
598
599/*
600 * In the AMD NL platform, this device ([1022:7912]) has a class code of
601 * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
602 * claim it.
603 *
604 * But the dwc3 driver is a more specific driver for this device, and we'd
605 * prefer to use it instead of xhci. To prevent xhci from claiming the
606 * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
607 * defines as "USB device (not host controller)". The dwc3 driver can then
608 * claim it based on its Vendor and Device ID.
609 */
610static void quirk_amd_nl_class(struct pci_dev *pdev)
611{
612 u32 class = pdev->class;
613
614 /* Use "USB Device (not host controller)" class */
615 pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
616 pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
617 class, pdev->class);
618}
619DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
620 quirk_amd_nl_class);
621
622/*
623 * Let's make the southbridge information explicit instead of having to
624 * worry about people probing the ACPI areas, for example.. (Yes, it
625 * happens, and if you read the wrong ACPI register it will put the machine
626 * to sleep with no way of waking it up again. Bummer).
627 *
628 * ALI M7101: Two IO regions pointed to by words at
629 * 0xE0 (64 bytes of ACPI registers)
630 * 0xE2 (32 bytes of SMB registers)
631 */
632static void quirk_ali7101_acpi(struct pci_dev *dev)
633{
634 quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
635 quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
636}
637DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
638
639static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
640{
641 u32 devres;
642 u32 mask, size, base;
643
644 pci_read_config_dword(dev, port, &devres);
645 if ((devres & enable) != enable)
646 return;
647 mask = (devres >> 16) & 15;
648 base = devres & 0xffff;
649 size = 16;
650 for (;;) {
651 unsigned bit = size >> 1;
652 if ((bit & mask) == bit)
653 break;
654 size = bit;
655 }
656 /*
657 * For now we only print it out. Eventually we'll want to
658 * reserve it (at least if it's in the 0x1000+ range), but
659 * let's get enough confirmation reports first.
660 */
661 base &= -size;
662 pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
663}
664
665static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
666{
667 u32 devres;
668 u32 mask, size, base;
669
670 pci_read_config_dword(dev, port, &devres);
671 if ((devres & enable) != enable)
672 return;
673 base = devres & 0xffff0000;
674 mask = (devres & 0x3f) << 16;
675 size = 128 << 16;
676 for (;;) {
677 unsigned bit = size >> 1;
678 if ((bit & mask) == bit)
679 break;
680 size = bit;
681 }
682
683 /*
684 * For now we only print it out. Eventually we'll want to
685 * reserve it, but let's get enough confirmation reports first.
686 */
687 base &= -size;
688 pci_info(dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
689}
690
691/*
692 * PIIX4 ACPI: Two IO regions pointed to by longwords at
693 * 0x40 (64 bytes of ACPI registers)
694 * 0x90 (16 bytes of SMB registers)
695 * and a few strange programmable PIIX4 device resources.
696 */
697static void quirk_piix4_acpi(struct pci_dev *dev)
698{
699 u32 res_a;
700
701 quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
702 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
703
704 /* Device resource A has enables for some of the other ones */
705 pci_read_config_dword(dev, 0x5c, &res_a);
706
707 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
708 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
709
710 /* Device resource D is just bitfields for static resources */
711
712 /* Device 12 enabled? */
713 if (res_a & (1 << 29)) {
714 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
715 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
716 }
717 /* Device 13 enabled? */
718 if (res_a & (1 << 30)) {
719 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
720 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
721 }
722 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
723 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
724}
725DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
726DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
727
728#define ICH_PMBASE 0x40
729#define ICH_ACPI_CNTL 0x44
730#define ICH4_ACPI_EN 0x10
731#define ICH6_ACPI_EN 0x80
732#define ICH4_GPIOBASE 0x58
733#define ICH4_GPIO_CNTL 0x5c
734#define ICH4_GPIO_EN 0x10
735#define ICH6_GPIOBASE 0x48
736#define ICH6_GPIO_CNTL 0x4c
737#define ICH6_GPIO_EN 0x10
738
739/*
740 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
741 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
742 * 0x58 (64 bytes of GPIO I/O space)
743 */
744static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
745{
746 u8 enable;
747
748 /*
749 * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
750 * with low legacy (and fixed) ports. We don't know the decoding
751 * priority and can't tell whether the legacy device or the one created
752 * here is really at that address. This happens on boards with broken
753 * BIOSes.
754 */
755 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
756 if (enable & ICH4_ACPI_EN)
757 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
758 "ICH4 ACPI/GPIO/TCO");
759
760 pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
761 if (enable & ICH4_GPIO_EN)
762 quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
763 "ICH4 GPIO");
764}
765DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
766DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
767DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
768DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
769DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
770DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
771DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
772DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
773DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
774DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
775
776static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
777{
778 u8 enable;
779
780 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
781 if (enable & ICH6_ACPI_EN)
782 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
783 "ICH6 ACPI/GPIO/TCO");
784
785 pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
786 if (enable & ICH6_GPIO_EN)
787 quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
788 "ICH6 GPIO");
789}
790
791static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg,
792 const char *name, int dynsize)
793{
794 u32 val;
795 u32 size, base;
796
797 pci_read_config_dword(dev, reg, &val);
798
799 /* Enabled? */
800 if (!(val & 1))
801 return;
802 base = val & 0xfffc;
803 if (dynsize) {
804 /*
805 * This is not correct. It is 16, 32 or 64 bytes depending on
806 * register D31:F0:ADh bits 5:4.
807 *
808 * But this gets us at least _part_ of it.
809 */
810 size = 16;
811 } else {
812 size = 128;
813 }
814 base &= ~(size-1);
815
816 /*
817 * Just print it out for now. We should reserve it after more
818 * debugging.
819 */
820 pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
821}
822
823static void quirk_ich6_lpc(struct pci_dev *dev)
824{
825 /* Shared ACPI/GPIO decode with all ICH6+ */
826 ich6_lpc_acpi_gpio(dev);
827
828 /* ICH6-specific generic IO decode */
829 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
830 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
831}
832DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
833DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
834
835static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg,
836 const char *name)
837{
838 u32 val;
839 u32 mask, base;
840
841 pci_read_config_dword(dev, reg, &val);
842
843 /* Enabled? */
844 if (!(val & 1))
845 return;
846
847 /* IO base in bits 15:2, mask in bits 23:18, both are dword-based */
848 base = val & 0xfffc;
849 mask = (val >> 16) & 0xfc;
850 mask |= 3;
851
852 /*
853 * Just print it out for now. We should reserve it after more
854 * debugging.
855 */
856 pci_info(dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
857}
858
859/* ICH7-10 has the same common LPC generic IO decode registers */
860static void quirk_ich7_lpc(struct pci_dev *dev)
861{
862 /* We share the common ACPI/GPIO decode with ICH6 */
863 ich6_lpc_acpi_gpio(dev);
864
865 /* And have 4 ICH7+ generic decodes */
866 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
867 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
868 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
869 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
870}
871DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
872DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
873DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
874DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
875DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
876DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
877DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
878DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
879DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
880DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
881DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
882DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
883DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
884
885/*
886 * VIA ACPI: One IO region pointed to by longword at
887 * 0x48 or 0x20 (256 bytes of ACPI registers)
888 */
889static void quirk_vt82c586_acpi(struct pci_dev *dev)
890{
891 if (dev->revision & 0x10)
892 quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
893 "vt82c586 ACPI");
894}
895DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
896
897/*
898 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
899 * 0x48 (256 bytes of ACPI registers)
900 * 0x70 (128 bytes of hardware monitoring register)
901 * 0x90 (16 bytes of SMB registers)
902 */
903static void quirk_vt82c686_acpi(struct pci_dev *dev)
904{
905 quirk_vt82c586_acpi(dev);
906
907 quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
908 "vt82c686 HW-mon");
909
910 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
911}
912DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
913
914/*
915 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
916 * 0x88 (128 bytes of power management registers)
917 * 0xd0 (16 bytes of SMB registers)
918 */
919static void quirk_vt8235_acpi(struct pci_dev *dev)
920{
921 quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
922 quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
923}
924DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
925
926/*
927 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast
928 * back-to-back: Disable fast back-to-back on the secondary bus segment
929 */
930static void quirk_xio2000a(struct pci_dev *dev)
931{
932 struct pci_dev *pdev;
933 u16 command;
934
935 pci_warn(dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
936 list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
937 pci_read_config_word(pdev, PCI_COMMAND, &command);
938 if (command & PCI_COMMAND_FAST_BACK)
939 pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
940 }
941}
942DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
943 quirk_xio2000a);
944
945#ifdef CONFIG_X86_IO_APIC
946
947#include <asm/io_apic.h>
948
949/*
950 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
951 * devices to the external APIC.
952 *
953 * TODO: When we have device-specific interrupt routers, this code will go
954 * away from quirks.
955 */
956static void quirk_via_ioapic(struct pci_dev *dev)
957{
958 u8 tmp;
959
960 if (nr_ioapics < 1)
961 tmp = 0; /* nothing routed to external APIC */
962 else
963 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
964
965 pci_info(dev, "%sbling VIA external APIC routing\n",
966 tmp == 0 ? "Disa" : "Ena");
967
968 /* Offset 0x58: External APIC IRQ output control */
969 pci_write_config_byte(dev, 0x58, tmp);
970}
971DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
972DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
973
974/*
975 * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
976 * This leads to doubled level interrupt rates.
977 * Set this bit to get rid of cycle wastage.
978 * Otherwise uncritical.
979 */
980static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
981{
982 u8 misc_control2;
983#define BYPASS_APIC_DEASSERT 8
984
985 pci_read_config_byte(dev, 0x5B, &misc_control2);
986 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
987 pci_info(dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
988 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
989 }
990}
991DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
992DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
993
994/*
995 * The AMD IO-APIC can hang the box when an APIC IRQ is masked.
996 * We check all revs >= B0 (yet not in the pre production!) as the bug
997 * is currently marked NoFix
998 *
999 * We have multiple reports of hangs with this chipset that went away with
1000 * noapic specified. For the moment we assume it's the erratum. We may be wrong
1001 * of course. However the advice is demonstrably good even if so.
1002 */
1003static void quirk_amd_ioapic(struct pci_dev *dev)
1004{
1005 if (dev->revision >= 0x02) {
1006 pci_warn(dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
1007 pci_warn(dev, " : booting with the \"noapic\" option\n");
1008 }
1009}
1010DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
1011#endif /* CONFIG_X86_IO_APIC */
1012
1013#if defined(CONFIG_ARM64) && defined(CONFIG_PCI_ATS)
1014
1015static void quirk_cavium_sriov_rnm_link(struct pci_dev *dev)
1016{
1017 /* Fix for improper SR-IOV configuration on Cavium cn88xx RNM device */
1018 if (dev->subsystem_device == 0xa118)
1019 dev->sriov->link = dev->devfn;
1020}
1021DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CAVIUM, 0xa018, quirk_cavium_sriov_rnm_link);
1022#endif
1023
1024/*
1025 * Some settings of MMRBC can lead to data corruption so block changes.
1026 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
1027 */
1028static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
1029{
1030 if (dev->subordinate && dev->revision <= 0x12) {
1031 pci_info(dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
1032 dev->revision);
1033 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
1034 }
1035}
1036DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
1037
1038/*
1039 * FIXME: it is questionable that quirk_via_acpi() is needed. It shows up
1040 * as an ISA bridge, and does not support the PCI_INTERRUPT_LINE register
1041 * at all. Therefore it seems like setting the pci_dev's IRQ to the value
1042 * of the ACPI SCI interrupt is only done for convenience.
1043 * -jgarzik
1044 */
1045static void quirk_via_acpi(struct pci_dev *d)
1046{
1047 u8 irq;
1048
1049 /* VIA ACPI device: SCI IRQ line in PCI config byte 0x42 */
1050 pci_read_config_byte(d, 0x42, &irq);
1051 irq &= 0xf;
1052 if (irq && (irq != 2))
1053 d->irq = irq;
1054}
1055DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
1056DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
1057
1058/* VIA bridges which have VLink */
1059static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
1060
1061static void quirk_via_bridge(struct pci_dev *dev)
1062{
1063 /* See what bridge we have and find the device ranges */
1064 switch (dev->device) {
1065 case PCI_DEVICE_ID_VIA_82C686:
1066 /*
1067 * The VT82C686 is special; it attaches to PCI and can have
1068 * any device number. All its subdevices are functions of
1069 * that single device.
1070 */
1071 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
1072 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
1073 break;
1074 case PCI_DEVICE_ID_VIA_8237:
1075 case PCI_DEVICE_ID_VIA_8237A:
1076 via_vlink_dev_lo = 15;
1077 break;
1078 case PCI_DEVICE_ID_VIA_8235:
1079 via_vlink_dev_lo = 16;
1080 break;
1081 case PCI_DEVICE_ID_VIA_8231:
1082 case PCI_DEVICE_ID_VIA_8233_0:
1083 case PCI_DEVICE_ID_VIA_8233A:
1084 case PCI_DEVICE_ID_VIA_8233C_0:
1085 via_vlink_dev_lo = 17;
1086 break;
1087 }
1088}
1089DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
1090DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
1091DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
1092DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
1093DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
1094DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
1095DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
1096DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
1097
1098/*
1099 * quirk_via_vlink - VIA VLink IRQ number update
1100 * @dev: PCI device
1101 *
1102 * If the device we are dealing with is on a PIC IRQ we need to ensure that
1103 * the IRQ line register which usually is not relevant for PCI cards, is
1104 * actually written so that interrupts get sent to the right place.
1105 *
1106 * We only do this on systems where a VIA south bridge was detected, and
1107 * only for VIA devices on the motherboard (see quirk_via_bridge above).
1108 */
1109static void quirk_via_vlink(struct pci_dev *dev)
1110{
1111 u8 irq, new_irq;
1112
1113 /* Check if we have VLink at all */
1114 if (via_vlink_dev_lo == -1)
1115 return;
1116
1117 new_irq = dev->irq;
1118
1119 /* Don't quirk interrupts outside the legacy IRQ range */
1120 if (!new_irq || new_irq > 15)
1121 return;
1122
1123 /* Internal device ? */
1124 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
1125 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
1126 return;
1127
1128 /*
1129 * This is an internal VLink device on a PIC interrupt. The BIOS
1130 * ought to have set this but may not have, so we redo it.
1131 */
1132 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1133 if (new_irq != irq) {
1134 pci_info(dev, "VIA VLink IRQ fixup, from %d to %d\n",
1135 irq, new_irq);
1136 udelay(15); /* unknown if delay really needed */
1137 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
1138 }
1139}
1140DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
1141
1142/*
1143 * VIA VT82C598 has its device ID settable and many BIOSes set it to the ID
1144 * of VT82C597 for backward compatibility. We need to switch it off to be
1145 * able to recognize the real type of the chip.
1146 */
1147static void quirk_vt82c598_id(struct pci_dev *dev)
1148{
1149 pci_write_config_byte(dev, 0xfc, 0);
1150 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
1151}
1152DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
1153
1154/*
1155 * CardBus controllers have a legacy base address that enables them to
1156 * respond as i82365 pcmcia controllers. We don't want them to do this
1157 * even if the Linux CardBus driver is not loaded, because the Linux i82365
1158 * driver does not (and should not) handle CardBus.
1159 */
1160static void quirk_cardbus_legacy(struct pci_dev *dev)
1161{
1162 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
1163}
1164DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
1165 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
1166DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
1167 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
1168
1169/*
1170 * Following the PCI ordering rules is optional on the AMD762. I'm not sure
1171 * what the designers were smoking but let's not inhale...
1172 *
1173 * To be fair to AMD, it follows the spec by default, it's BIOS people who
1174 * turn it off!
1175 */
1176static void quirk_amd_ordering(struct pci_dev *dev)
1177{
1178 u32 pcic;
1179 pci_read_config_dword(dev, 0x4C, &pcic);
1180 if ((pcic & 6) != 6) {
1181 pcic |= 6;
1182 pci_warn(dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
1183 pci_write_config_dword(dev, 0x4C, pcic);
1184 pci_read_config_dword(dev, 0x84, &pcic);
1185 pcic |= (1 << 23); /* Required in this mode */
1186 pci_write_config_dword(dev, 0x84, pcic);
1187 }
1188}
1189DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1190DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1191
1192/*
1193 * DreamWorks-provided workaround for Dunord I-3000 problem
1194 *
1195 * This card decodes and responds to addresses not apparently assigned to
1196 * it. We force a larger allocation to ensure that nothing gets put too
1197 * close to it.
1198 */
1199static void quirk_dunord(struct pci_dev *dev)
1200{
1201 struct resource *r = &dev->resource[1];
1202
1203 r->flags |= IORESOURCE_UNSET;
1204 r->start = 0;
1205 r->end = 0xffffff;
1206}
1207DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
1208
1209/*
1210 * i82380FB mobile docking controller: its PCI-to-PCI bridge is subtractive
1211 * decoding (transparent), and does indicate this in the ProgIf.
1212 * Unfortunately, the ProgIf value is wrong - 0x80 instead of 0x01.
1213 */
1214static void quirk_transparent_bridge(struct pci_dev *dev)
1215{
1216 dev->transparent = 1;
1217}
1218DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
1219DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
1220
1221/*
1222 * Common misconfiguration of the MediaGX/Geode PCI master that will reduce
1223 * PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1 datasheets
1224 * found at http://www.national.com/analog for info on what these bits do.
1225 * <christer@weinigel.se>
1226 */
1227static void quirk_mediagx_master(struct pci_dev *dev)
1228{
1229 u8 reg;
1230
1231 pci_read_config_byte(dev, 0x41, &reg);
1232 if (reg & 2) {
1233 reg &= ~2;
1234 pci_info(dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
1235 reg);
1236 pci_write_config_byte(dev, 0x41, reg);
1237 }
1238}
1239DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1240DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1241
1242/*
1243 * Ensure C0 rev restreaming is off. This is normally done by the BIOS but
1244 * in the odd case it is not the results are corruption hence the presence
1245 * of a Linux check.
1246 */
1247static void quirk_disable_pxb(struct pci_dev *pdev)
1248{
1249 u16 config;
1250
1251 if (pdev->revision != 0x04) /* Only C0 requires this */
1252 return;
1253 pci_read_config_word(pdev, 0x40, &config);
1254 if (config & (1<<6)) {
1255 config &= ~(1<<6);
1256 pci_write_config_word(pdev, 0x40, config);
1257 pci_info(pdev, "C0 revision 450NX. Disabling PCI restreaming\n");
1258 }
1259}
1260DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1261DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1262
1263static void quirk_amd_ide_mode(struct pci_dev *pdev)
1264{
1265 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
1266 u8 tmp;
1267
1268 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1269 if (tmp == 0x01) {
1270 pci_read_config_byte(pdev, 0x40, &tmp);
1271 pci_write_config_byte(pdev, 0x40, tmp|1);
1272 pci_write_config_byte(pdev, 0x9, 1);
1273 pci_write_config_byte(pdev, 0xa, 6);
1274 pci_write_config_byte(pdev, 0x40, tmp);
1275
1276 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
1277 pci_info(pdev, "set SATA to AHCI mode\n");
1278 }
1279}
1280DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1281DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1282DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1283DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1284DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1285DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1286DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1287DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1288
1289/* Serverworks CSB5 IDE does not fully support native mode */
1290static void quirk_svwks_csb5ide(struct pci_dev *pdev)
1291{
1292 u8 prog;
1293 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1294 if (prog & 5) {
1295 prog &= ~5;
1296 pdev->class &= ~5;
1297 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1298 /* PCI layer will sort out resources */
1299 }
1300}
1301DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
1302
1303/* Intel 82801CAM ICH3-M datasheet says IDE modes must be the same */
1304static void quirk_ide_samemode(struct pci_dev *pdev)
1305{
1306 u8 prog;
1307
1308 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1309
1310 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
1311 pci_info(pdev, "IDE mode mismatch; forcing legacy mode\n");
1312 prog &= ~5;
1313 pdev->class &= ~5;
1314 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1315 }
1316}
1317DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
1318
1319/* Some ATA devices break if put into D3 */
1320static void quirk_no_ata_d3(struct pci_dev *pdev)
1321{
1322 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
1323}
1324/* Quirk the legacy ATA devices only. The AHCI ones are ok */
1325DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
1326 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1327DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
1328 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1329/* ALi loses some register settings that we cannot then restore */
1330DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
1331 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1332/* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1333 occur when mode detecting */
1334DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
1335 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1336
1337/*
1338 * This was originally an Alpha-specific thing, but it really fits here.
1339 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1340 */
1341static void quirk_eisa_bridge(struct pci_dev *dev)
1342{
1343 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1344}
1345DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
1346
1347/*
1348 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1349 * is not activated. The myth is that Asus said that they do not want the
1350 * users to be irritated by just another PCI Device in the Win98 device
1351 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1352 * package 2.7.0 for details)
1353 *
1354 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1355 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
1356 * becomes necessary to do this tweak in two steps -- the chosen trigger
1357 * is either the Host bridge (preferred) or on-board VGA controller.
1358 *
1359 * Note that we used to unhide the SMBus that way on Toshiba laptops
1360 * (Satellite A40 and Tecra M2) but then found that the thermal management
1361 * was done by SMM code, which could cause unsynchronized concurrent
1362 * accesses to the SMBus registers, with potentially bad effects. Thus you
1363 * should be very careful when adding new entries: if SMM is accessing the
1364 * Intel SMBus, this is a very good reason to leave it hidden.
1365 *
1366 * Likewise, many recent laptops use ACPI for thermal management. If the
1367 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1368 * natively, and keeping the SMBus hidden is the right thing to do. If you
1369 * are about to add an entry in the table below, please first disassemble
1370 * the DSDT and double-check that there is no code accessing the SMBus.
1371 */
1372static int asus_hides_smbus;
1373
1374static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
1375{
1376 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1377 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
1378 switch (dev->subsystem_device) {
1379 case 0x8025: /* P4B-LX */
1380 case 0x8070: /* P4B */
1381 case 0x8088: /* P4B533 */
1382 case 0x1626: /* L3C notebook */
1383 asus_hides_smbus = 1;
1384 }
1385 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
1386 switch (dev->subsystem_device) {
1387 case 0x80b1: /* P4GE-V */
1388 case 0x80b2: /* P4PE */
1389 case 0x8093: /* P4B533-V */
1390 asus_hides_smbus = 1;
1391 }
1392 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
1393 switch (dev->subsystem_device) {
1394 case 0x8030: /* P4T533 */
1395 asus_hides_smbus = 1;
1396 }
1397 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
1398 switch (dev->subsystem_device) {
1399 case 0x8070: /* P4G8X Deluxe */
1400 asus_hides_smbus = 1;
1401 }
1402 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
1403 switch (dev->subsystem_device) {
1404 case 0x80c9: /* PU-DLS */
1405 asus_hides_smbus = 1;
1406 }
1407 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1408 switch (dev->subsystem_device) {
1409 case 0x1751: /* M2N notebook */
1410 case 0x1821: /* M5N notebook */
1411 case 0x1897: /* A6L notebook */
1412 asus_hides_smbus = 1;
1413 }
1414 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1415 switch (dev->subsystem_device) {
1416 case 0x184b: /* W1N notebook */
1417 case 0x186a: /* M6Ne notebook */
1418 asus_hides_smbus = 1;
1419 }
1420 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1421 switch (dev->subsystem_device) {
1422 case 0x80f2: /* P4P800-X */
1423 asus_hides_smbus = 1;
1424 }
1425 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
1426 switch (dev->subsystem_device) {
1427 case 0x1882: /* M6V notebook */
1428 case 0x1977: /* A6VA notebook */
1429 asus_hides_smbus = 1;
1430 }
1431 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1432 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1433 switch (dev->subsystem_device) {
1434 case 0x088C: /* HP Compaq nc8000 */
1435 case 0x0890: /* HP Compaq nc6000 */
1436 asus_hides_smbus = 1;
1437 }
1438 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1439 switch (dev->subsystem_device) {
1440 case 0x12bc: /* HP D330L */
1441 case 0x12bd: /* HP D530 */
1442 case 0x006a: /* HP Compaq nx9500 */
1443 asus_hides_smbus = 1;
1444 }
1445 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1446 switch (dev->subsystem_device) {
1447 case 0x12bf: /* HP xw4100 */
1448 asus_hides_smbus = 1;
1449 }
1450 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1451 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1452 switch (dev->subsystem_device) {
1453 case 0xC00C: /* Samsung P35 notebook */
1454 asus_hides_smbus = 1;
1455 }
1456 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1457 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1458 switch (dev->subsystem_device) {
1459 case 0x0058: /* Compaq Evo N620c */
1460 asus_hides_smbus = 1;
1461 }
1462 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1463 switch (dev->subsystem_device) {
1464 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1465 /* Motherboard doesn't have Host bridge
1466 * subvendor/subdevice IDs, therefore checking
1467 * its on-board VGA controller */
1468 asus_hides_smbus = 1;
1469 }
1470 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
1471 switch (dev->subsystem_device) {
1472 case 0x00b8: /* Compaq Evo D510 CMT */
1473 case 0x00b9: /* Compaq Evo D510 SFF */
1474 case 0x00ba: /* Compaq Evo D510 USDT */
1475 /* Motherboard doesn't have Host bridge
1476 * subvendor/subdevice IDs and on-board VGA
1477 * controller is disabled if an AGP card is
1478 * inserted, therefore checking USB UHCI
1479 * Controller #1 */
1480 asus_hides_smbus = 1;
1481 }
1482 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1483 switch (dev->subsystem_device) {
1484 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1485 /* Motherboard doesn't have host bridge
1486 * subvendor/subdevice IDs, therefore checking
1487 * its on-board VGA controller */
1488 asus_hides_smbus = 1;
1489 }
1490 }
1491}
1492DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1493DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1494DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1495DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
1496DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
1497DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1498DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1499DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1500DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1501DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
1502
1503DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
1504DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
1505DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
1506
1507static void asus_hides_smbus_lpc(struct pci_dev *dev)
1508{
1509 u16 val;
1510
1511 if (likely(!asus_hides_smbus))
1512 return;
1513
1514 pci_read_config_word(dev, 0xF2, &val);
1515 if (val & 0x8) {
1516 pci_write_config_word(dev, 0xF2, val & (~0x8));
1517 pci_read_config_word(dev, 0xF2, &val);
1518 if (val & 0x8)
1519 pci_info(dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
1520 val);
1521 else
1522 pci_info(dev, "Enabled i801 SMBus device\n");
1523 }
1524}
1525DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1526DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1527DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1528DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1529DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1530DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1531DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1532DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1533DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1534DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1535DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1536DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1537DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1538DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1539
1540/* It appears we just have one such device. If not, we have a warning */
1541static void __iomem *asus_rcba_base;
1542static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
1543{
1544 u32 rcba;
1545
1546 if (likely(!asus_hides_smbus))
1547 return;
1548 WARN_ON(asus_rcba_base);
1549
1550 pci_read_config_dword(dev, 0xF0, &rcba);
1551 /* use bits 31:14, 16 kB aligned */
1552 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1553 if (asus_rcba_base == NULL)
1554 return;
1555}
1556
1557static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1558{
1559 u32 val;
1560
1561 if (likely(!asus_hides_smbus || !asus_rcba_base))
1562 return;
1563
1564 /* read the Function Disable register, dword mode only */
1565 val = readl(asus_rcba_base + 0x3418);
1566
1567 /* enable the SMBus device */
1568 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418);
1569}
1570
1571static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1572{
1573 if (likely(!asus_hides_smbus || !asus_rcba_base))
1574 return;
1575
1576 iounmap(asus_rcba_base);
1577 asus_rcba_base = NULL;
1578 pci_info(dev, "Enabled ICH6/i801 SMBus device\n");
1579}
1580
1581static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1582{
1583 asus_hides_smbus_lpc_ich6_suspend(dev);
1584 asus_hides_smbus_lpc_ich6_resume_early(dev);
1585 asus_hides_smbus_lpc_ich6_resume(dev);
1586}
1587DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
1588DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1589DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1590DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
1591
1592/* SiS 96x south bridge: BIOS typically hides SMBus device... */
1593static void quirk_sis_96x_smbus(struct pci_dev *dev)
1594{
1595 u8 val = 0;
1596 pci_read_config_byte(dev, 0x77, &val);
1597 if (val & 0x10) {
1598 pci_info(dev, "Enabling SiS 96x SMBus\n");
1599 pci_write_config_byte(dev, 0x77, val & ~0x10);
1600 }
1601}
1602DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1603DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1604DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1605DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1606DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1607DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1608DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1609DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1610
1611/*
1612 * ... This is further complicated by the fact that some SiS96x south
1613 * bridges pretend to be 85C503/5513 instead. In that case see if we
1614 * spotted a compatible north bridge to make sure.
1615 * (pci_find_device() doesn't work yet)
1616 *
1617 * We can also enable the sis96x bit in the discovery register..
1618 */
1619#define SIS_DETECT_REGISTER 0x40
1620
1621static void quirk_sis_503(struct pci_dev *dev)
1622{
1623 u8 reg;
1624 u16 devid;
1625
1626 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1627 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1628 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1629 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1630 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1631 return;
1632 }
1633
1634 /*
1635 * Ok, it now shows up as a 96x. Run the 96x quirk by hand in case
1636 * it has already been processed. (Depends on link order, which is
1637 * apparently not guaranteed)
1638 */
1639 dev->device = devid;
1640 quirk_sis_96x_smbus(dev);
1641}
1642DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1643DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1644
1645/*
1646 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1647 * and MC97 modem controller are disabled when a second PCI soundcard is
1648 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1649 * -- bjd
1650 */
1651static void asus_hides_ac97_lpc(struct pci_dev *dev)
1652{
1653 u8 val;
1654 int asus_hides_ac97 = 0;
1655
1656 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1657 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1658 asus_hides_ac97 = 1;
1659 }
1660
1661 if (!asus_hides_ac97)
1662 return;
1663
1664 pci_read_config_byte(dev, 0x50, &val);
1665 if (val & 0xc0) {
1666 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1667 pci_read_config_byte(dev, 0x50, &val);
1668 if (val & 0xc0)
1669 pci_info(dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
1670 val);
1671 else
1672 pci_info(dev, "Enabled onboard AC97/MC97 devices\n");
1673 }
1674}
1675DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1676DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1677
1678#if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
1679
1680/*
1681 * If we are using libata we can drive this chip properly but must do this
1682 * early on to make the additional device appear during the PCI scanning.
1683 */
1684static void quirk_jmicron_ata(struct pci_dev *pdev)
1685{
1686 u32 conf1, conf5, class;
1687 u8 hdr;
1688
1689 /* Only poke fn 0 */
1690 if (PCI_FUNC(pdev->devfn))
1691 return;
1692
1693 pci_read_config_dword(pdev, 0x40, &conf1);
1694 pci_read_config_dword(pdev, 0x80, &conf5);
1695
1696 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1697 conf5 &= ~(1 << 24); /* Clear bit 24 */
1698
1699 switch (pdev->device) {
1700 case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1701 case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
1702 case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
1703 /* The controller should be in single function ahci mode */
1704 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1705 break;
1706
1707 case PCI_DEVICE_ID_JMICRON_JMB365:
1708 case PCI_DEVICE_ID_JMICRON_JMB366:
1709 /* Redirect IDE second PATA port to the right spot */
1710 conf5 |= (1 << 24);
1711 /* Fall through */
1712 case PCI_DEVICE_ID_JMICRON_JMB361:
1713 case PCI_DEVICE_ID_JMICRON_JMB363:
1714 case PCI_DEVICE_ID_JMICRON_JMB369:
1715 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1716 /* Set the class codes correctly and then direct IDE 0 */
1717 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
1718 break;
1719
1720 case PCI_DEVICE_ID_JMICRON_JMB368:
1721 /* The controller should be in single function IDE mode */
1722 conf1 |= 0x00C00000; /* Set 22, 23 */
1723 break;
1724 }
1725
1726 pci_write_config_dword(pdev, 0x40, conf1);
1727 pci_write_config_dword(pdev, 0x80, conf5);
1728
1729 /* Update pdev accordingly */
1730 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1731 pdev->hdr_type = hdr & 0x7f;
1732 pdev->multifunction = !!(hdr & 0x80);
1733
1734 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1735 pdev->class = class >> 8;
1736}
1737DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1738DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1739DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1740DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1741DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1742DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1743DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1744DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1745DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1746DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1747DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1748DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1749DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1750DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1751DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1752DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1753DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1754DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1755
1756#endif
1757
1758static void quirk_jmicron_async_suspend(struct pci_dev *dev)
1759{
1760 if (dev->multifunction) {
1761 device_disable_async_suspend(&dev->dev);
1762 pci_info(dev, "async suspend disabled to avoid multi-function power-on ordering issue\n");
1763 }
1764}
1765DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend);
1766DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend);
1767DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend);
1768DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend);
1769
1770#ifdef CONFIG_X86_IO_APIC
1771static void quirk_alder_ioapic(struct pci_dev *pdev)
1772{
1773 int i;
1774
1775 if ((pdev->class >> 8) != 0xff00)
1776 return;
1777
1778 /*
1779 * The first BAR is the location of the IO-APIC... we must
1780 * not touch this (and it's already covered by the fixmap), so
1781 * forcibly insert it into the resource tree.
1782 */
1783 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1784 insert_resource(&iomem_resource, &pdev->resource[0]);
1785
1786 /*
1787 * The next five BARs all seem to be rubbish, so just clean
1788 * them out.
1789 */
1790 for (i = 1; i < 6; i++)
1791 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1792}
1793DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
1794#endif
1795
1796static void quirk_pcie_mch(struct pci_dev *pdev)
1797{
1798 pdev->no_msi = 1;
1799}
1800DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1801DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1802DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
1803
1804DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_HUAWEI, 0x1610, PCI_CLASS_BRIDGE_PCI, 8, quirk_pcie_mch);
1805
1806/*
1807 * It's possible for the MSI to get corrupted if SHPC and ACPI are used
1808 * together on certain PXH-based systems.
1809 */
1810static void quirk_pcie_pxh(struct pci_dev *dev)
1811{
1812 dev->no_msi = 1;
1813 pci_warn(dev, "PXH quirk detected; SHPC device MSI disabled\n");
1814}
1815DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1816DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1817DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1818DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1819DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1820
1821/*
1822 * Some Intel PCI Express chipsets have trouble with downstream device
1823 * power management.
1824 */
1825static void quirk_intel_pcie_pm(struct pci_dev *dev)
1826{
1827 pci_pm_d3_delay = 120;
1828 dev->no_d1d2 = 1;
1829}
1830DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1831DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1832DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1833DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1834DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1835DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1836DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1837DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1838DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1839DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1840DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1841DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1842DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1843DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1844DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1845DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1846DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1847DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1848DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1849DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1850DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
1851
1852static void quirk_radeon_pm(struct pci_dev *dev)
1853{
1854 if (dev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1855 dev->subsystem_device == 0x00e2) {
1856 if (dev->d3_delay < 20) {
1857 dev->d3_delay = 20;
1858 pci_info(dev, "extending delay after power-on from D3 to %d msec\n",
1859 dev->d3_delay);
1860 }
1861 }
1862}
1863DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6741, quirk_radeon_pm);
1864
1865#ifdef CONFIG_X86_IO_APIC
1866static int dmi_disable_ioapicreroute(const struct dmi_system_id *d)
1867{
1868 noioapicreroute = 1;
1869 pr_info("%s detected: disable boot interrupt reroute\n", d->ident);
1870
1871 return 0;
1872}
1873
1874static const struct dmi_system_id boot_interrupt_dmi_table[] = {
1875 /*
1876 * Systems to exclude from boot interrupt reroute quirks
1877 */
1878 {
1879 .callback = dmi_disable_ioapicreroute,
1880 .ident = "ASUSTek Computer INC. M2N-LR",
1881 .matches = {
1882 DMI_MATCH(DMI_SYS_VENDOR, "ASUSTek Computer INC."),
1883 DMI_MATCH(DMI_PRODUCT_NAME, "M2N-LR"),
1884 },
1885 },
1886 {}
1887};
1888
1889/*
1890 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1891 * remap the original interrupt in the Linux kernel to the boot interrupt, so
1892 * that a PCI device's interrupt handler is installed on the boot interrupt
1893 * line instead.
1894 */
1895static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1896{
1897 dmi_check_system(boot_interrupt_dmi_table);
1898 if (noioapicquirk || noioapicreroute)
1899 return;
1900
1901 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
1902 pci_info(dev, "rerouting interrupts for [%04x:%04x]\n",
1903 dev->vendor, dev->device);
1904}
1905DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1906DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1907DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1908DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1909DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1910DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1911DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1912DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1913DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1914DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1915DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1916DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1917DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1918DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1919DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1920DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1921
1922/*
1923 * On some chipsets we can disable the generation of legacy INTx boot
1924 * interrupts.
1925 */
1926
1927/*
1928 * IO-APIC1 on 6300ESB generates boot interrupts, see Intel order no
1929 * 300641-004US, section 5.7.3.
1930 */
1931#define INTEL_6300_IOAPIC_ABAR 0x40
1932#define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1933
1934static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1935{
1936 u16 pci_config_word;
1937
1938 if (noioapicquirk)
1939 return;
1940
1941 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
1942 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
1943 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
1944
1945 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
1946 dev->vendor, dev->device);
1947}
1948DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1949DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1950
1951/* Disable boot interrupts on HT-1000 */
1952#define BC_HT1000_FEATURE_REG 0x64
1953#define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1954#define BC_HT1000_MAP_IDX 0xC00
1955#define BC_HT1000_MAP_DATA 0xC01
1956
1957static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
1958{
1959 u32 pci_config_dword;
1960 u8 irq;
1961
1962 if (noioapicquirk)
1963 return;
1964
1965 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
1966 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
1967 BC_HT1000_PIC_REGS_ENABLE);
1968
1969 for (irq = 0x10; irq < 0x10 + 32; irq++) {
1970 outb(irq, BC_HT1000_MAP_IDX);
1971 outb(0x00, BC_HT1000_MAP_DATA);
1972 }
1973
1974 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
1975
1976 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
1977 dev->vendor, dev->device);
1978}
1979DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1980DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1981
1982/* Disable boot interrupts on AMD and ATI chipsets */
1983
1984/*
1985 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1986 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1987 * (due to an erratum).
1988 */
1989#define AMD_813X_MISC 0x40
1990#define AMD_813X_NOIOAMODE (1<<0)
1991#define AMD_813X_REV_B1 0x12
1992#define AMD_813X_REV_B2 0x13
1993
1994static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
1995{
1996 u32 pci_config_dword;
1997
1998 if (noioapicquirk)
1999 return;
2000 if ((dev->revision == AMD_813X_REV_B1) ||
2001 (dev->revision == AMD_813X_REV_B2))
2002 return;
2003
2004 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
2005 pci_config_dword &= ~AMD_813X_NOIOAMODE;
2006 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
2007
2008 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2009 dev->vendor, dev->device);
2010}
2011DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2012DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2013DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2014DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2015
2016#define AMD_8111_PCI_IRQ_ROUTING 0x56
2017
2018static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
2019{
2020 u16 pci_config_word;
2021
2022 if (noioapicquirk)
2023 return;
2024
2025 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
2026 if (!pci_config_word) {
2027 pci_info(dev, "boot interrupts on device [%04x:%04x] already disabled\n",
2028 dev->vendor, dev->device);
2029 return;
2030 }
2031 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
2032 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2033 dev->vendor, dev->device);
2034}
2035DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
2036DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
2037#endif /* CONFIG_X86_IO_APIC */
2038
2039/*
2040 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
2041 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
2042 * Re-allocate the region if needed...
2043 */
2044static void quirk_tc86c001_ide(struct pci_dev *dev)
2045{
2046 struct resource *r = &dev->resource[0];
2047
2048 if (r->start & 0x8) {
2049 r->flags |= IORESOURCE_UNSET;
2050 r->start = 0;
2051 r->end = 0xf;
2052 }
2053}
2054DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
2055 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
2056 quirk_tc86c001_ide);
2057
2058/*
2059 * PLX PCI 9050 PCI Target bridge controller has an erratum that prevents the
2060 * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
2061 * being read correctly if bit 7 of the base address is set.
2062 * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
2063 * Re-allocate the regions to a 256-byte boundary if necessary.
2064 */
2065static void quirk_plx_pci9050(struct pci_dev *dev)
2066{
2067 unsigned int bar;
2068
2069 /* Fixed in revision 2 (PCI 9052). */
2070 if (dev->revision >= 2)
2071 return;
2072 for (bar = 0; bar <= 1; bar++)
2073 if (pci_resource_len(dev, bar) == 0x80 &&
2074 (pci_resource_start(dev, bar) & 0x80)) {
2075 struct resource *r = &dev->resource[bar];
2076 pci_info(dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
2077 bar);
2078 r->flags |= IORESOURCE_UNSET;
2079 r->start = 0;
2080 r->end = 0xff;
2081 }
2082}
2083DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
2084 quirk_plx_pci9050);
2085/*
2086 * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
2087 * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
2088 * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
2089 * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
2090 *
2091 * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
2092 * driver.
2093 */
2094DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
2095DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
2096
2097static void quirk_netmos(struct pci_dev *dev)
2098{
2099 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
2100 unsigned int num_serial = dev->subsystem_device & 0xf;
2101
2102 /*
2103 * These Netmos parts are multiport serial devices with optional
2104 * parallel ports. Even when parallel ports are present, they
2105 * are identified as class SERIAL, which means the serial driver
2106 * will claim them. To prevent this, mark them as class OTHER.
2107 * These combo devices should be claimed by parport_serial.
2108 *
2109 * The subdevice ID is of the form 0x00PS, where <P> is the number
2110 * of parallel ports and <S> is the number of serial ports.
2111 */
2112 switch (dev->device) {
2113 case PCI_DEVICE_ID_NETMOS_9835:
2114 /* Well, this rule doesn't hold for the following 9835 device */
2115 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
2116 dev->subsystem_device == 0x0299)
2117 return;
2118 /* else: fall through */
2119 case PCI_DEVICE_ID_NETMOS_9735:
2120 case PCI_DEVICE_ID_NETMOS_9745:
2121 case PCI_DEVICE_ID_NETMOS_9845:
2122 case PCI_DEVICE_ID_NETMOS_9855:
2123 if (num_parallel) {
2124 pci_info(dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
2125 dev->device, num_parallel, num_serial);
2126 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
2127 (dev->class & 0xff);
2128 }
2129 }
2130}
2131DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
2132 PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
2133
2134static void quirk_e100_interrupt(struct pci_dev *dev)
2135{
2136 u16 command, pmcsr;
2137 u8 __iomem *csr;
2138 u8 cmd_hi;
2139
2140 switch (dev->device) {
2141 /* PCI IDs taken from drivers/net/e100.c */
2142 case 0x1029:
2143 case 0x1030 ... 0x1034:
2144 case 0x1038 ... 0x103E:
2145 case 0x1050 ... 0x1057:
2146 case 0x1059:
2147 case 0x1064 ... 0x106B:
2148 case 0x1091 ... 0x1095:
2149 case 0x1209:
2150 case 0x1229:
2151 case 0x2449:
2152 case 0x2459:
2153 case 0x245D:
2154 case 0x27DC:
2155 break;
2156 default:
2157 return;
2158 }
2159
2160 /*
2161 * Some firmware hands off the e100 with interrupts enabled,
2162 * which can cause a flood of interrupts if packets are
2163 * received before the driver attaches to the device. So
2164 * disable all e100 interrupts here. The driver will
2165 * re-enable them when it's ready.
2166 */
2167 pci_read_config_word(dev, PCI_COMMAND, &command);
2168
2169 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
2170 return;
2171
2172 /*
2173 * Check that the device is in the D0 power state. If it's not,
2174 * there is no point to look any further.
2175 */
2176 if (dev->pm_cap) {
2177 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
2178 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
2179 return;
2180 }
2181
2182 /* Convert from PCI bus to resource space. */
2183 csr = ioremap(pci_resource_start(dev, 0), 8);
2184 if (!csr) {
2185 pci_warn(dev, "Can't map e100 registers\n");
2186 return;
2187 }
2188
2189 cmd_hi = readb(csr + 3);
2190 if (cmd_hi == 0) {
2191 pci_warn(dev, "Firmware left e100 interrupts enabled; disabling\n");
2192 writeb(1, csr + 3);
2193 }
2194
2195 iounmap(csr);
2196}
2197DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
2198 PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
2199
2200/*
2201 * The 82575 and 82598 may experience data corruption issues when transitioning
2202 * out of L0S. To prevent this we need to disable L0S on the PCIe link.
2203 */
2204static void quirk_disable_aspm_l0s(struct pci_dev *dev)
2205{
2206 pci_info(dev, "Disabling L0s\n");
2207 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
2208}
2209DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
2210DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
2211DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
2212DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
2213DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
2214DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
2215DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
2216DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
2217DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
2218DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
2219DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
2220DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
2221DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
2222DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
2223
2224/*
2225 * Some Pericom PCIe-to-PCI bridges in reverse mode need the PCIe Retrain
2226 * Link bit cleared after starting the link retrain process to allow this
2227 * process to finish.
2228 *
2229 * Affected devices: PI7C9X110, PI7C9X111SL, PI7C9X130. See also the
2230 * Pericom Errata Sheet PI7C9X111SLB_errata_rev1.2_102711.pdf.
2231 */
2232static void quirk_enable_clear_retrain_link(struct pci_dev *dev)
2233{
2234 dev->clear_retrain_link = 1;
2235 pci_info(dev, "Enable PCIe Retrain Link quirk\n");
2236}
2237DECLARE_PCI_FIXUP_HEADER(0x12d8, 0xe110, quirk_enable_clear_retrain_link);
2238DECLARE_PCI_FIXUP_HEADER(0x12d8, 0xe111, quirk_enable_clear_retrain_link);
2239DECLARE_PCI_FIXUP_HEADER(0x12d8, 0xe130, quirk_enable_clear_retrain_link);
2240
2241static void fixup_rev1_53c810(struct pci_dev *dev)
2242{
2243 u32 class = dev->class;
2244
2245 /*
2246 * rev 1 ncr53c810 chips don't set the class at all which means
2247 * they don't get their resources remapped. Fix that here.
2248 */
2249 if (class)
2250 return;
2251
2252 dev->class = PCI_CLASS_STORAGE_SCSI << 8;
2253 pci_info(dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n",
2254 class, dev->class);
2255}
2256DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
2257
2258/* Enable 1k I/O space granularity on the Intel P64H2 */
2259static void quirk_p64h2_1k_io(struct pci_dev *dev)
2260{
2261 u16 en1k;
2262
2263 pci_read_config_word(dev, 0x40, &en1k);
2264
2265 if (en1k & 0x200) {
2266 pci_info(dev, "Enable I/O Space to 1KB granularity\n");
2267 dev->io_window_1k = 1;
2268 }
2269}
2270DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
2271
2272/*
2273 * Under some circumstances, AER is not linked with extended capabilities.
2274 * Force it to be linked by setting the corresponding control bit in the
2275 * config space.
2276 */
2277static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
2278{
2279 uint8_t b;
2280
2281 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
2282 if (!(b & 0x20)) {
2283 pci_write_config_byte(dev, 0xf41, b | 0x20);
2284 pci_info(dev, "Linking AER extended capability\n");
2285 }
2286 }
2287}
2288DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2289 quirk_nvidia_ck804_pcie_aer_ext_cap);
2290DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2291 quirk_nvidia_ck804_pcie_aer_ext_cap);
2292
2293static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
2294{
2295 /*
2296 * Disable PCI Bus Parking and PCI Master read caching on CX700
2297 * which causes unspecified timing errors with a VT6212L on the PCI
2298 * bus leading to USB2.0 packet loss.
2299 *
2300 * This quirk is only enabled if a second (on the external PCI bus)
2301 * VT6212L is found -- the CX700 core itself also contains a USB
2302 * host controller with the same PCI ID as the VT6212L.
2303 */
2304
2305 /* Count VT6212L instances */
2306 struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
2307 PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
2308 uint8_t b;
2309
2310 /*
2311 * p should contain the first (internal) VT6212L -- see if we have
2312 * an external one by searching again.
2313 */
2314 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
2315 if (!p)
2316 return;
2317 pci_dev_put(p);
2318
2319 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
2320 if (b & 0x40) {
2321 /* Turn off PCI Bus Parking */
2322 pci_write_config_byte(dev, 0x76, b ^ 0x40);
2323
2324 pci_info(dev, "Disabling VIA CX700 PCI parking\n");
2325 }
2326 }
2327
2328 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2329 if (b != 0) {
2330 /* Turn off PCI Master read caching */
2331 pci_write_config_byte(dev, 0x72, 0x0);
2332
2333 /* Set PCI Master Bus time-out to "1x16 PCLK" */
2334 pci_write_config_byte(dev, 0x75, 0x1);
2335
2336 /* Disable "Read FIFO Timer" */
2337 pci_write_config_byte(dev, 0x77, 0x0);
2338
2339 pci_info(dev, "Disabling VIA CX700 PCI caching\n");
2340 }
2341 }
2342}
2343DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
2344
2345static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
2346{
2347 u32 rev;
2348
2349 pci_read_config_dword(dev, 0xf4, &rev);
2350
2351 /* Only CAP the MRRS if the device is a 5719 A0 */
2352 if (rev == 0x05719000) {
2353 int readrq = pcie_get_readrq(dev);
2354 if (readrq > 2048)
2355 pcie_set_readrq(dev, 2048);
2356 }
2357}
2358DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
2359 PCI_DEVICE_ID_TIGON3_5719,
2360 quirk_brcm_5719_limit_mrrs);
2361
2362#ifdef CONFIG_PCIE_IPROC_PLATFORM
2363static void quirk_paxc_bridge(struct pci_dev *pdev)
2364{
2365 /*
2366 * The PCI config space is shared with the PAXC root port and the first
2367 * Ethernet device. So, we need to workaround this by telling the PCI
2368 * code that the bridge is not an Ethernet device.
2369 */
2370 if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
2371 pdev->class = PCI_CLASS_BRIDGE_PCI << 8;
2372
2373 /*
2374 * MPSS is not being set properly (as it is currently 0). This is
2375 * because that area of the PCI config space is hard coded to zero, and
2376 * is not modifiable by firmware. Set this to 2 (e.g., 512 byte MPS)
2377 * so that the MPS can be set to the real max value.
2378 */
2379 pdev->pcie_mpss = 2;
2380}
2381DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0x16cd, quirk_paxc_bridge);
2382DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0x16f0, quirk_paxc_bridge);
2383DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0xd750, quirk_paxc_bridge);
2384DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0xd802, quirk_paxc_bridge);
2385DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0xd804, quirk_paxc_bridge);
2386#endif
2387
2388/*
2389 * Originally in EDAC sources for i82875P: Intel tells BIOS developers to
2390 * hide device 6 which configures the overflow device access containing the
2391 * DRBs - this is where we expose device 6.
2392 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2393 */
2394static void quirk_unhide_mch_dev6(struct pci_dev *dev)
2395{
2396 u8 reg;
2397
2398 if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
2399 pci_info(dev, "Enabling MCH 'Overflow' Device\n");
2400 pci_write_config_byte(dev, 0xF4, reg | 0x02);
2401 }
2402}
2403DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2404 quirk_unhide_mch_dev6);
2405DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2406 quirk_unhide_mch_dev6);
2407
2408#ifdef CONFIG_PCI_MSI
2409/*
2410 * Some chipsets do not support MSI. We cannot easily rely on setting
2411 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually some
2412 * other buses controlled by the chipset even if Linux is not aware of it.
2413 * Instead of setting the flag on all buses in the machine, simply disable
2414 * MSI globally.
2415 */
2416static void quirk_disable_all_msi(struct pci_dev *dev)
2417{
2418 pci_no_msi();
2419 pci_warn(dev, "MSI quirk detected; MSI disabled\n");
2420}
2421DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2422DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2423DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
2424DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
2425DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
2426DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
2427DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
2428DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, 0x0761, quirk_disable_all_msi);
2429
2430/* Disable MSI on chipsets that are known to not support it */
2431static void quirk_disable_msi(struct pci_dev *dev)
2432{
2433 if (dev->subordinate) {
2434 pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
2435 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2436 }
2437}
2438DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
2439DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
2440DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
2441
2442/*
2443 * The APC bridge device in AMD 780 family northbridges has some random
2444 * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2445 * we use the possible vendor/device IDs of the host bridge for the
2446 * declared quirk, and search for the APC bridge by slot number.
2447 */
2448static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
2449{
2450 struct pci_dev *apc_bridge;
2451
2452 apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2453 if (apc_bridge) {
2454 if (apc_bridge->device == 0x9602)
2455 quirk_disable_msi(apc_bridge);
2456 pci_dev_put(apc_bridge);
2457 }
2458}
2459DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2460DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2461
2462/*
2463 * Go through the list of HyperTransport capabilities and return 1 if a HT
2464 * MSI capability is found and enabled.
2465 */
2466static int msi_ht_cap_enabled(struct pci_dev *dev)
2467{
2468 int pos, ttl = PCI_FIND_CAP_TTL;
2469
2470 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2471 while (pos && ttl--) {
2472 u8 flags;
2473
2474 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2475 &flags) == 0) {
2476 pci_info(dev, "Found %s HT MSI Mapping\n",
2477 flags & HT_MSI_FLAGS_ENABLE ?
2478 "enabled" : "disabled");
2479 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
2480 }
2481
2482 pos = pci_find_next_ht_capability(dev, pos,
2483 HT_CAPTYPE_MSI_MAPPING);
2484 }
2485 return 0;
2486}
2487
2488/* Check the HyperTransport MSI mapping to know whether MSI is enabled or not */
2489static void quirk_msi_ht_cap(struct pci_dev *dev)
2490{
2491 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
2492 pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
2493 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2494 }
2495}
2496DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2497 quirk_msi_ht_cap);
2498
2499/*
2500 * The nVidia CK804 chipset may have 2 HT MSI mappings. MSI is supported
2501 * if the MSI capability is set in any of these mappings.
2502 */
2503static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
2504{
2505 struct pci_dev *pdev;
2506
2507 if (!dev->subordinate)
2508 return;
2509
2510 /*
2511 * Check HT MSI cap on this chipset and the root one. A single one
2512 * having MSI is enough to be sure that MSI is supported.
2513 */
2514 pdev = pci_get_slot(dev->bus, 0);
2515 if (!pdev)
2516 return;
2517 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
2518 pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
2519 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2520 }
2521 pci_dev_put(pdev);
2522}
2523DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2524 quirk_nvidia_ck804_msi_ht_cap);
2525
2526/* Force enable MSI mapping capability on HT bridges */
2527static void ht_enable_msi_mapping(struct pci_dev *dev)
2528{
2529 int pos, ttl = PCI_FIND_CAP_TTL;
2530
2531 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2532 while (pos && ttl--) {
2533 u8 flags;
2534
2535 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2536 &flags) == 0) {
2537 pci_info(dev, "Enabling HT MSI Mapping\n");
2538
2539 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2540 flags | HT_MSI_FLAGS_ENABLE);
2541 }
2542 pos = pci_find_next_ht_capability(dev, pos,
2543 HT_CAPTYPE_MSI_MAPPING);
2544 }
2545}
2546DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2547 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2548 ht_enable_msi_mapping);
2549DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2550 ht_enable_msi_mapping);
2551
2552/*
2553 * The P5N32-SLI motherboards from Asus have a problem with MSI
2554 * for the MCP55 NIC. It is not yet determined whether the MSI problem
2555 * also affects other devices. As for now, turn off MSI for this device.
2556 */
2557static void nvenet_msi_disable(struct pci_dev *dev)
2558{
2559 const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
2560
2561 if (board_name &&
2562 (strstr(board_name, "P5N32-SLI PREMIUM") ||
2563 strstr(board_name, "P5N32-E SLI"))) {
2564 pci_info(dev, "Disabling MSI for MCP55 NIC on P5N32-SLI\n");
2565 dev->no_msi = 1;
2566 }
2567}
2568DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2569 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2570 nvenet_msi_disable);
2571
2572/*
2573 * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
2574 * config register. This register controls the routing of legacy
2575 * interrupts from devices that route through the MCP55. If this register
2576 * is misprogrammed, interrupts are only sent to the BSP, unlike
2577 * conventional systems where the IRQ is broadcast to all online CPUs. Not
2578 * having this register set properly prevents kdump from booting up
2579 * properly, so let's make sure that we have it set correctly.
2580 * Note that this is an undocumented register.
2581 */
2582static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
2583{
2584 u32 cfg;
2585
2586 if (!pci_find_capability(dev, PCI_CAP_ID_HT))
2587 return;
2588
2589 pci_read_config_dword(dev, 0x74, &cfg);
2590
2591 if (cfg & ((1 << 2) | (1 << 15))) {
2592 printk(KERN_INFO "Rewriting IRQ routing register on MCP55\n");
2593 cfg &= ~((1 << 2) | (1 << 15));
2594 pci_write_config_dword(dev, 0x74, cfg);
2595 }
2596}
2597DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2598 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2599 nvbridge_check_legacy_irq_routing);
2600DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2601 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2602 nvbridge_check_legacy_irq_routing);
2603
2604static int ht_check_msi_mapping(struct pci_dev *dev)
2605{
2606 int pos, ttl = PCI_FIND_CAP_TTL;
2607 int found = 0;
2608
2609 /* Check if there is HT MSI cap or enabled on this device */
2610 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2611 while (pos && ttl--) {
2612 u8 flags;
2613
2614 if (found < 1)
2615 found = 1;
2616 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2617 &flags) == 0) {
2618 if (flags & HT_MSI_FLAGS_ENABLE) {
2619 if (found < 2) {
2620 found = 2;
2621 break;
2622 }
2623 }
2624 }
2625 pos = pci_find_next_ht_capability(dev, pos,
2626 HT_CAPTYPE_MSI_MAPPING);
2627 }
2628
2629 return found;
2630}
2631
2632static int host_bridge_with_leaf(struct pci_dev *host_bridge)
2633{
2634 struct pci_dev *dev;
2635 int pos;
2636 int i, dev_no;
2637 int found = 0;
2638
2639 dev_no = host_bridge->devfn >> 3;
2640 for (i = dev_no + 1; i < 0x20; i++) {
2641 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2642 if (!dev)
2643 continue;
2644
2645 /* found next host bridge? */
2646 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2647 if (pos != 0) {
2648 pci_dev_put(dev);
2649 break;
2650 }
2651
2652 if (ht_check_msi_mapping(dev)) {
2653 found = 1;
2654 pci_dev_put(dev);
2655 break;
2656 }
2657 pci_dev_put(dev);
2658 }
2659
2660 return found;
2661}
2662
2663#define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2664#define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2665
2666static int is_end_of_ht_chain(struct pci_dev *dev)
2667{
2668 int pos, ctrl_off;
2669 int end = 0;
2670 u16 flags, ctrl;
2671
2672 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2673
2674 if (!pos)
2675 goto out;
2676
2677 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2678
2679 ctrl_off = ((flags >> 10) & 1) ?
2680 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2681 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2682
2683 if (ctrl & (1 << 6))
2684 end = 1;
2685
2686out:
2687 return end;
2688}
2689
2690static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
2691{
2692 struct pci_dev *host_bridge;
2693 int pos;
2694 int i, dev_no;
2695 int found = 0;
2696
2697 dev_no = dev->devfn >> 3;
2698 for (i = dev_no; i >= 0; i--) {
2699 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2700 if (!host_bridge)
2701 continue;
2702
2703 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2704 if (pos != 0) {
2705 found = 1;
2706 break;
2707 }
2708 pci_dev_put(host_bridge);
2709 }
2710
2711 if (!found)
2712 return;
2713
2714 /* don't enable end_device/host_bridge with leaf directly here */
2715 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2716 host_bridge_with_leaf(host_bridge))
2717 goto out;
2718
2719 /* root did that ! */
2720 if (msi_ht_cap_enabled(host_bridge))
2721 goto out;
2722
2723 ht_enable_msi_mapping(dev);
2724
2725out:
2726 pci_dev_put(host_bridge);
2727}
2728
2729static void ht_disable_msi_mapping(struct pci_dev *dev)
2730{
2731 int pos, ttl = PCI_FIND_CAP_TTL;
2732
2733 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2734 while (pos && ttl--) {
2735 u8 flags;
2736
2737 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2738 &flags) == 0) {
2739 pci_info(dev, "Disabling HT MSI Mapping\n");
2740
2741 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2742 flags & ~HT_MSI_FLAGS_ENABLE);
2743 }
2744 pos = pci_find_next_ht_capability(dev, pos,
2745 HT_CAPTYPE_MSI_MAPPING);
2746 }
2747}
2748
2749static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
2750{
2751 struct pci_dev *host_bridge;
2752 int pos;
2753 int found;
2754
2755 if (!pci_msi_enabled())
2756 return;
2757
2758 /* check if there is HT MSI cap or enabled on this device */
2759 found = ht_check_msi_mapping(dev);
2760
2761 /* no HT MSI CAP */
2762 if (found == 0)
2763 return;
2764
2765 /*
2766 * HT MSI mapping should be disabled on devices that are below
2767 * a non-Hypertransport host bridge. Locate the host bridge...
2768 */
2769 host_bridge = pci_get_domain_bus_and_slot(pci_domain_nr(dev->bus), 0,
2770 PCI_DEVFN(0, 0));
2771 if (host_bridge == NULL) {
2772 pci_warn(dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2773 return;
2774 }
2775
2776 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2777 if (pos != 0) {
2778 /* Host bridge is to HT */
2779 if (found == 1) {
2780 /* it is not enabled, try to enable it */
2781 if (all)
2782 ht_enable_msi_mapping(dev);
2783 else
2784 nv_ht_enable_msi_mapping(dev);
2785 }
2786 goto out;
2787 }
2788
2789 /* HT MSI is not enabled */
2790 if (found == 1)
2791 goto out;
2792
2793 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2794 ht_disable_msi_mapping(dev);
2795
2796out:
2797 pci_dev_put(host_bridge);
2798}
2799
2800static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
2801{
2802 return __nv_msi_ht_cap_quirk(dev, 1);
2803}
2804DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2805DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2806
2807static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
2808{
2809 return __nv_msi_ht_cap_quirk(dev, 0);
2810}
2811DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2812DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2813
2814static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
2815{
2816 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2817}
2818
2819static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
2820{
2821 struct pci_dev *p;
2822
2823 /*
2824 * SB700 MSI issue will be fixed at HW level from revision A21;
2825 * we need check PCI REVISION ID of SMBus controller to get SB700
2826 * revision.
2827 */
2828 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2829 NULL);
2830 if (!p)
2831 return;
2832
2833 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2834 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2835 pci_dev_put(p);
2836}
2837
2838static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
2839{
2840 /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
2841 if (dev->revision < 0x18) {
2842 pci_info(dev, "set MSI_INTX_DISABLE_BUG flag\n");
2843 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2844 }
2845}
2846DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2847 PCI_DEVICE_ID_TIGON3_5780,
2848 quirk_msi_intx_disable_bug);
2849DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2850 PCI_DEVICE_ID_TIGON3_5780S,
2851 quirk_msi_intx_disable_bug);
2852DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2853 PCI_DEVICE_ID_TIGON3_5714,
2854 quirk_msi_intx_disable_bug);
2855DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2856 PCI_DEVICE_ID_TIGON3_5714S,
2857 quirk_msi_intx_disable_bug);
2858DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2859 PCI_DEVICE_ID_TIGON3_5715,
2860 quirk_msi_intx_disable_bug);
2861DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2862 PCI_DEVICE_ID_TIGON3_5715S,
2863 quirk_msi_intx_disable_bug);
2864
2865DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
2866 quirk_msi_intx_disable_ati_bug);
2867DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
2868 quirk_msi_intx_disable_ati_bug);
2869DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
2870 quirk_msi_intx_disable_ati_bug);
2871DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
2872 quirk_msi_intx_disable_ati_bug);
2873DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
2874 quirk_msi_intx_disable_ati_bug);
2875
2876DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
2877 quirk_msi_intx_disable_bug);
2878DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
2879 quirk_msi_intx_disable_bug);
2880DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
2881 quirk_msi_intx_disable_bug);
2882
2883DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
2884 quirk_msi_intx_disable_bug);
2885DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
2886 quirk_msi_intx_disable_bug);
2887DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
2888 quirk_msi_intx_disable_bug);
2889DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
2890 quirk_msi_intx_disable_bug);
2891DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
2892 quirk_msi_intx_disable_bug);
2893DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
2894 quirk_msi_intx_disable_bug);
2895DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
2896 quirk_msi_intx_disable_qca_bug);
2897DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
2898 quirk_msi_intx_disable_qca_bug);
2899DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
2900 quirk_msi_intx_disable_qca_bug);
2901DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
2902 quirk_msi_intx_disable_qca_bug);
2903DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
2904 quirk_msi_intx_disable_qca_bug);
2905#endif /* CONFIG_PCI_MSI */
2906
2907/*
2908 * Allow manual resource allocation for PCI hotplug bridges via
2909 * pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For some PCI-PCI
2910 * hotplug bridges, like PLX 6254 (former HINT HB6), kernel fails to
2911 * allocate resources when hotplug device is inserted and PCI bus is
2912 * rescanned.
2913 */
2914static void quirk_hotplug_bridge(struct pci_dev *dev)
2915{
2916 dev->is_hotplug_bridge = 1;
2917}
2918DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
2919
2920/*
2921 * This is a quirk for the Ricoh MMC controller found as a part of some
2922 * multifunction chips.
2923 *
2924 * This is very similar and based on the ricoh_mmc driver written by
2925 * Philip Langdale. Thank you for these magic sequences.
2926 *
2927 * These chips implement the four main memory card controllers (SD, MMC,
2928 * MS, xD) and one or both of CardBus or FireWire.
2929 *
2930 * It happens that they implement SD and MMC support as separate
2931 * controllers (and PCI functions). The Linux SDHCI driver supports MMC
2932 * cards but the chip detects MMC cards in hardware and directs them to the
2933 * MMC controller - so the SDHCI driver never sees them.
2934 *
2935 * To get around this, we must disable the useless MMC controller. At that
2936 * point, the SDHCI controller will start seeing them. It seems to be the
2937 * case that the relevant PCI registers to deactivate the MMC controller
2938 * live on PCI function 0, which might be the CardBus controller or the
2939 * FireWire controller, depending on the particular chip in question
2940 *
2941 * This has to be done early, because as soon as we disable the MMC controller
2942 * other PCI functions shift up one level, e.g. function #2 becomes function
2943 * #1, and this will confuse the PCI core.
2944 */
2945#ifdef CONFIG_MMC_RICOH_MMC
2946static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
2947{
2948 u8 write_enable;
2949 u8 write_target;
2950 u8 disable;
2951
2952 /*
2953 * Disable via CardBus interface
2954 *
2955 * This must be done via function #0
2956 */
2957 if (PCI_FUNC(dev->devfn))
2958 return;
2959
2960 pci_read_config_byte(dev, 0xB7, &disable);
2961 if (disable & 0x02)
2962 return;
2963
2964 pci_read_config_byte(dev, 0x8E, &write_enable);
2965 pci_write_config_byte(dev, 0x8E, 0xAA);
2966 pci_read_config_byte(dev, 0x8D, &write_target);
2967 pci_write_config_byte(dev, 0x8D, 0xB7);
2968 pci_write_config_byte(dev, 0xB7, disable | 0x02);
2969 pci_write_config_byte(dev, 0x8E, write_enable);
2970 pci_write_config_byte(dev, 0x8D, write_target);
2971
2972 pci_notice(dev, "proprietary Ricoh MMC controller disabled (via CardBus function)\n");
2973 pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
2974}
2975DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2976DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2977
2978static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
2979{
2980 u8 write_enable;
2981 u8 disable;
2982
2983 /*
2984 * Disable via FireWire interface
2985 *
2986 * This must be done via function #0
2987 */
2988 if (PCI_FUNC(dev->devfn))
2989 return;
2990 /*
2991 * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
2992 * certain types of SD/MMC cards. Lowering the SD base clock
2993 * frequency from 200Mhz to 50Mhz fixes this issue.
2994 *
2995 * 0x150 - SD2.0 mode enable for changing base clock
2996 * frequency to 50Mhz
2997 * 0xe1 - Base clock frequency
2998 * 0x32 - 50Mhz new clock frequency
2999 * 0xf9 - Key register for 0x150
3000 * 0xfc - key register for 0xe1
3001 */
3002 if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
3003 dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
3004 pci_write_config_byte(dev, 0xf9, 0xfc);
3005 pci_write_config_byte(dev, 0x150, 0x10);
3006 pci_write_config_byte(dev, 0xf9, 0x00);
3007 pci_write_config_byte(dev, 0xfc, 0x01);
3008 pci_write_config_byte(dev, 0xe1, 0x32);
3009 pci_write_config_byte(dev, 0xfc, 0x00);
3010
3011 pci_notice(dev, "MMC controller base frequency changed to 50Mhz.\n");
3012 }
3013
3014 pci_read_config_byte(dev, 0xCB, &disable);
3015
3016 if (disable & 0x02)
3017 return;
3018
3019 pci_read_config_byte(dev, 0xCA, &write_enable);
3020 pci_write_config_byte(dev, 0xCA, 0x57);
3021 pci_write_config_byte(dev, 0xCB, disable | 0x02);
3022 pci_write_config_byte(dev, 0xCA, write_enable);
3023
3024 pci_notice(dev, "proprietary Ricoh MMC controller disabled (via FireWire function)\n");
3025 pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
3026
3027}
3028DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
3029DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
3030DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
3031DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
3032DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
3033DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
3034#endif /*CONFIG_MMC_RICOH_MMC*/
3035
3036#ifdef CONFIG_DMAR_TABLE
3037#define VTUNCERRMSK_REG 0x1ac
3038#define VTD_MSK_SPEC_ERRORS (1 << 31)
3039/*
3040 * This is a quirk for masking VT-d spec-defined errors to platform error
3041 * handling logic. Without this, platforms using Intel 7500, 5500 chipsets
3042 * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
3043 * on the RAS config settings of the platform) when a VT-d fault happens.
3044 * The resulting SMI caused the system to hang.
3045 *
3046 * VT-d spec-related errors are already handled by the VT-d OS code, so no
3047 * need to report the same error through other channels.
3048 */
3049static void vtd_mask_spec_errors(struct pci_dev *dev)
3050{
3051 u32 word;
3052
3053 pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
3054 pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
3055}
3056DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
3057DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
3058#endif
3059
3060static void fixup_ti816x_class(struct pci_dev *dev)
3061{
3062 u32 class = dev->class;
3063
3064 /* TI 816x devices do not have class code set when in PCIe boot mode */
3065 dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8;
3066 pci_info(dev, "PCI class overridden (%#08x -> %#08x)\n",
3067 class, dev->class);
3068}
3069DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
3070 PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class);
3071
3072/*
3073 * Some PCIe devices do not work reliably with the claimed maximum
3074 * payload size supported.
3075 */
3076static void fixup_mpss_256(struct pci_dev *dev)
3077{
3078 dev->pcie_mpss = 1; /* 256 bytes */
3079}
3080DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
3081 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
3082DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
3083 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
3084DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
3085 PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
3086
3087/*
3088 * Intel 5000 and 5100 Memory controllers have an erratum with read completion
3089 * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
3090 * Since there is no way of knowing what the PCIe MPS on each fabric will be
3091 * until all of the devices are discovered and buses walked, read completion
3092 * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
3093 * it is possible to hotplug a device with MPS of 256B.
3094 */
3095static void quirk_intel_mc_errata(struct pci_dev *dev)
3096{
3097 int err;
3098 u16 rcc;
3099
3100 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
3101 pcie_bus_config == PCIE_BUS_DEFAULT)
3102 return;
3103
3104 /*
3105 * Intel erratum specifies bits to change but does not say what
3106 * they are. Keeping them magical until such time as the registers
3107 * and values can be explained.
3108 */
3109 err = pci_read_config_word(dev, 0x48, &rcc);
3110 if (err) {
3111 pci_err(dev, "Error attempting to read the read completion coalescing register\n");
3112 return;
3113 }
3114
3115 if (!(rcc & (1 << 10)))
3116 return;
3117
3118 rcc &= ~(1 << 10);
3119
3120 err = pci_write_config_word(dev, 0x48, rcc);
3121 if (err) {
3122 pci_err(dev, "Error attempting to write the read completion coalescing register\n");
3123 return;
3124 }
3125
3126 pr_info_once("Read completion coalescing disabled due to hardware erratum relating to 256B MPS\n");
3127}
3128/* Intel 5000 series memory controllers and ports 2-7 */
3129DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
3130DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
3131DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
3132DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
3133DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
3134DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
3135DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
3136DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
3137DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
3138DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
3139DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
3140DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
3141DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
3142DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
3143/* Intel 5100 series memory controllers and ports 2-7 */
3144DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
3145DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
3146DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
3147DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
3148DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
3149DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
3150DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
3151DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
3152DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
3153DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
3154DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
3155
3156#endif /* !CONFIG_PCI_DISABLE_COMMON_QUIRKS */
3157
3158/*
3159 * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum.
3160 * To work around this, query the size it should be configured to by the
3161 * device and modify the resource end to correspond to this new size.
3162 */
3163static void quirk_intel_ntb(struct pci_dev *dev)
3164{
3165 int rc;
3166 u8 val;
3167
3168 rc = pci_read_config_byte(dev, 0x00D0, &val);
3169 if (rc)
3170 return;
3171
3172 dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
3173
3174 rc = pci_read_config_byte(dev, 0x00D1, &val);
3175 if (rc)
3176 return;
3177
3178 dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
3179}
3180DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
3181DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
3182
3183#ifndef CONFIG_PCI_DISABLE_COMMON_QUIRKS
3184
3185/*
3186 * Some BIOS implementations leave the Intel GPU interrupts enabled, even
3187 * though no one is handling them (e.g., if the i915 driver is never
3188 * loaded). Additionally the interrupt destination is not set up properly
3189 * and the interrupt ends up -somewhere-.
3190 *
3191 * These spurious interrupts are "sticky" and the kernel disables the
3192 * (shared) interrupt line after 100,000+ generated interrupts.
3193 *
3194 * Fix it by disabling the still enabled interrupts. This resolves crashes
3195 * often seen on monitor unplug.
3196 */
3197#define I915_DEIER_REG 0x4400c
3198static void disable_igfx_irq(struct pci_dev *dev)
3199{
3200 void __iomem *regs = pci_iomap(dev, 0, 0);
3201 if (regs == NULL) {
3202 pci_warn(dev, "igfx quirk: Can't iomap PCI device\n");
3203 return;
3204 }
3205
3206 /* Check if any interrupt line is still enabled */
3207 if (readl(regs + I915_DEIER_REG) != 0) {
3208 pci_warn(dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
3209
3210 writel(0, regs + I915_DEIER_REG);
3211 }
3212
3213 pci_iounmap(dev, regs);
3214}
3215DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0042, disable_igfx_irq);
3216DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0046, disable_igfx_irq);
3217DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x004a, disable_igfx_irq);
3218DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
3219DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0106, disable_igfx_irq);
3220DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
3221DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
3222
3223#endif /* !CONFIG_PCI_DISABLE_COMMON_QUIRKS */
3224
3225/*
3226 * PCI devices which are on Intel chips can skip the 10ms delay
3227 * before entering D3 mode.
3228 */
3229static void quirk_remove_d3_delay(struct pci_dev *dev)
3230{
3231 dev->d3_delay = 0;
3232}
3233/* C600 Series devices do not need 10ms d3_delay */
3234DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
3235DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
3236DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
3237/* Lynxpoint-H PCH devices do not need 10ms d3_delay */
3238DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
3239DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
3240DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
3241DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
3242DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
3243DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
3244DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
3245DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
3246DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
3247DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
3248DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
3249/* Intel Cherrytrail devices do not need 10ms d3_delay */
3250DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3_delay);
3251DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3_delay);
3252DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3_delay);
3253DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3_delay);
3254DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3_delay);
3255DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3_delay);
3256DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3_delay);
3257DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3_delay);
3258DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3_delay);
3259
3260/*
3261 * Some devices may pass our check in pci_intx_mask_supported() if
3262 * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
3263 * support this feature.
3264 */
3265static void quirk_broken_intx_masking(struct pci_dev *dev)
3266{
3267 dev->broken_intx_masking = 1;
3268}
3269DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x0030,
3270 quirk_broken_intx_masking);
3271DECLARE_PCI_FIXUP_FINAL(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
3272 quirk_broken_intx_masking);
3273DECLARE_PCI_FIXUP_FINAL(0x1b7c, 0x0004, /* Ceton InfiniTV4 */
3274 quirk_broken_intx_masking);
3275
3276/*
3277 * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
3278 * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
3279 *
3280 * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
3281 */
3282DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_REALTEK, 0x8169,
3283 quirk_broken_intx_masking);
3284
3285/*
3286 * Intel i40e (XL710/X710) 10/20/40GbE NICs all have broken INTx masking,
3287 * DisINTx can be set but the interrupt status bit is non-functional.
3288 */
3289DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1572, quirk_broken_intx_masking);
3290DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1574, quirk_broken_intx_masking);
3291DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1580, quirk_broken_intx_masking);
3292DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1581, quirk_broken_intx_masking);
3293DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1583, quirk_broken_intx_masking);
3294DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1584, quirk_broken_intx_masking);
3295DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1585, quirk_broken_intx_masking);
3296DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1586, quirk_broken_intx_masking);
3297DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1587, quirk_broken_intx_masking);
3298DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1588, quirk_broken_intx_masking);
3299DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1589, quirk_broken_intx_masking);
3300DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158a, quirk_broken_intx_masking);
3301DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158b, quirk_broken_intx_masking);
3302DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d0, quirk_broken_intx_masking);
3303DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d1, quirk_broken_intx_masking);
3304DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d2, quirk_broken_intx_masking);
3305
3306static u16 mellanox_broken_intx_devs[] = {
3307 PCI_DEVICE_ID_MELLANOX_HERMON_SDR,
3308 PCI_DEVICE_ID_MELLANOX_HERMON_DDR,
3309 PCI_DEVICE_ID_MELLANOX_HERMON_QDR,
3310 PCI_DEVICE_ID_MELLANOX_HERMON_DDR_GEN2,
3311 PCI_DEVICE_ID_MELLANOX_HERMON_QDR_GEN2,
3312 PCI_DEVICE_ID_MELLANOX_HERMON_EN,
3313 PCI_DEVICE_ID_MELLANOX_HERMON_EN_GEN2,
3314 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN,
3315 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_T_GEN2,
3316 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_GEN2,
3317 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_5_GEN2,
3318 PCI_DEVICE_ID_MELLANOX_CONNECTX2,
3319 PCI_DEVICE_ID_MELLANOX_CONNECTX3,
3320 PCI_DEVICE_ID_MELLANOX_CONNECTX3_PRO,
3321};
3322
3323#define CONNECTX_4_CURR_MAX_MINOR 99
3324#define CONNECTX_4_INTX_SUPPORT_MINOR 14
3325
3326/*
3327 * Check ConnectX-4/LX FW version to see if it supports legacy interrupts.
3328 * If so, don't mark it as broken.
3329 * FW minor > 99 means older FW version format and no INTx masking support.
3330 * FW minor < 14 means new FW version format and no INTx masking support.
3331 */
3332static void mellanox_check_broken_intx_masking(struct pci_dev *pdev)
3333{
3334 __be32 __iomem *fw_ver;
3335 u16 fw_major;
3336 u16 fw_minor;
3337 u16 fw_subminor;
3338 u32 fw_maj_min;
3339 u32 fw_sub_min;
3340 int i;
3341
3342 for (i = 0; i < ARRAY_SIZE(mellanox_broken_intx_devs); i++) {
3343 if (pdev->device == mellanox_broken_intx_devs[i]) {
3344 pdev->broken_intx_masking = 1;
3345 return;
3346 }
3347 }
3348
3349 /*
3350 * Getting here means Connect-IB cards and up. Connect-IB has no INTx
3351 * support so shouldn't be checked further
3352 */
3353 if (pdev->device == PCI_DEVICE_ID_MELLANOX_CONNECTIB)
3354 return;
3355
3356 if (pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4 &&
3357 pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX)
3358 return;
3359
3360 /* For ConnectX-4 and ConnectX-4LX, need to check FW support */
3361 if (pci_enable_device_mem(pdev)) {
3362 pci_warn(pdev, "Can't enable device memory\n");
3363 return;
3364 }
3365
3366 fw_ver = ioremap(pci_resource_start(pdev, 0), 4);
3367 if (!fw_ver) {
3368 pci_warn(pdev, "Can't map ConnectX-4 initialization segment\n");
3369 goto out;
3370 }
3371
3372 /* Reading from resource space should be 32b aligned */
3373 fw_maj_min = ioread32be(fw_ver);
3374 fw_sub_min = ioread32be(fw_ver + 1);
3375 fw_major = fw_maj_min & 0xffff;
3376 fw_minor = fw_maj_min >> 16;
3377 fw_subminor = fw_sub_min & 0xffff;
3378 if (fw_minor > CONNECTX_4_CURR_MAX_MINOR ||
3379 fw_minor < CONNECTX_4_INTX_SUPPORT_MINOR) {
3380 pci_warn(pdev, "ConnectX-4: FW %u.%u.%u doesn't support INTx masking, disabling. Please upgrade FW to %d.14.1100 and up for INTx support\n",
3381 fw_major, fw_minor, fw_subminor, pdev->device ==
3382 PCI_DEVICE_ID_MELLANOX_CONNECTX4 ? 12 : 14);
3383 pdev->broken_intx_masking = 1;
3384 }
3385
3386 iounmap(fw_ver);
3387
3388out:
3389 pci_disable_device(pdev);
3390}
3391DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
3392 mellanox_check_broken_intx_masking);
3393
3394static void quirk_no_bus_reset(struct pci_dev *dev)
3395{
3396 dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
3397}
3398
3399/*
3400 * Some Atheros AR9xxx and QCA988x chips do not behave after a bus reset.
3401 * The device will throw a Link Down error on AER-capable systems and
3402 * regardless of AER, config space of the device is never accessible again
3403 * and typically causes the system to hang or reset when access is attempted.
3404 * http://www.spinics.net/lists/linux-pci/msg34797.html
3405 */
3406DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
3407DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0032, quirk_no_bus_reset);
3408DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003c, quirk_no_bus_reset);
3409DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0033, quirk_no_bus_reset);
3410DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0034, quirk_no_bus_reset);
3411
3412/*
3413 * Root port on some Cavium CN8xxx chips do not successfully complete a bus
3414 * reset when used with certain child devices. After the reset, config
3415 * accesses to the child may fail.
3416 */
3417DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CAVIUM, 0xa100, quirk_no_bus_reset);
3418
3419static void quirk_no_pm_reset(struct pci_dev *dev)
3420{
3421 /*
3422 * We can't do a bus reset on root bus devices, but an ineffective
3423 * PM reset may be better than nothing.
3424 */
3425 if (!pci_is_root_bus(dev->bus))
3426 dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
3427}
3428
3429/*
3430 * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
3431 * causes a reset (i.e., they advertise NoSoftRst-). This transition seems
3432 * to have no effect on the device: it retains the framebuffer contents and
3433 * monitor sync. Advertising this support makes other layers, like VFIO,
3434 * assume pci_reset_function() is viable for this device. Mark it as
3435 * unavailable to skip it when testing reset methods.
3436 */
3437DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
3438 PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
3439
3440/*
3441 * Thunderbolt controllers with broken MSI hotplug signaling:
3442 * Entire 1st generation (Light Ridge, Eagle Ridge, Light Peak) and part
3443 * of the 2nd generation (Cactus Ridge 4C up to revision 1, Port Ridge).
3444 */
3445static void quirk_thunderbolt_hotplug_msi(struct pci_dev *pdev)
3446{
3447 if (pdev->is_hotplug_bridge &&
3448 (pdev->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C ||
3449 pdev->revision <= 1))
3450 pdev->no_msi = 1;
3451}
3452DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
3453 quirk_thunderbolt_hotplug_msi);
3454DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EAGLE_RIDGE,
3455 quirk_thunderbolt_hotplug_msi);
3456DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_PEAK,
3457 quirk_thunderbolt_hotplug_msi);
3458DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
3459 quirk_thunderbolt_hotplug_msi);
3460DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PORT_RIDGE,
3461 quirk_thunderbolt_hotplug_msi);
3462
3463#ifdef CONFIG_ACPI
3464/*
3465 * Apple: Shutdown Cactus Ridge Thunderbolt controller.
3466 *
3467 * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
3468 * shutdown before suspend. Otherwise the native host interface (NHI) will not
3469 * be present after resume if a device was plugged in before suspend.
3470 *
3471 * The Thunderbolt controller consists of a PCIe switch with downstream
3472 * bridges leading to the NHI and to the tunnel PCI bridges.
3473 *
3474 * This quirk cuts power to the whole chip. Therefore we have to apply it
3475 * during suspend_noirq of the upstream bridge.
3476 *
3477 * Power is automagically restored before resume. No action is needed.
3478 */
3479static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
3480{
3481 acpi_handle bridge, SXIO, SXFP, SXLV;
3482
3483 if (!x86_apple_machine)
3484 return;
3485 if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
3486 return;
3487 bridge = ACPI_HANDLE(&dev->dev);
3488 if (!bridge)
3489 return;
3490
3491 /*
3492 * SXIO and SXLV are present only on machines requiring this quirk.
3493 * Thunderbolt bridges in external devices might have the same
3494 * device ID as those on the host, but they will not have the
3495 * associated ACPI methods. This implicitly checks that we are at
3496 * the right bridge.
3497 */
3498 if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
3499 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
3500 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
3501 return;
3502 pci_info(dev, "quirk: cutting power to Thunderbolt controller...\n");
3503
3504 /* magic sequence */
3505 acpi_execute_simple_method(SXIO, NULL, 1);
3506 acpi_execute_simple_method(SXFP, NULL, 0);
3507 msleep(300);
3508 acpi_execute_simple_method(SXLV, NULL, 0);
3509 acpi_execute_simple_method(SXIO, NULL, 0);
3510 acpi_execute_simple_method(SXLV, NULL, 0);
3511}
3512DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL,
3513 PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
3514 quirk_apple_poweroff_thunderbolt);
3515
3516/*
3517 * Apple: Wait for the Thunderbolt controller to reestablish PCI tunnels
3518 *
3519 * During suspend the Thunderbolt controller is reset and all PCI
3520 * tunnels are lost. The NHI driver will try to reestablish all tunnels
3521 * during resume. We have to manually wait for the NHI since there is
3522 * no parent child relationship between the NHI and the tunneled
3523 * bridges.
3524 */
3525static void quirk_apple_wait_for_thunderbolt(struct pci_dev *dev)
3526{
3527 struct pci_dev *sibling = NULL;
3528 struct pci_dev *nhi = NULL;
3529
3530 if (!x86_apple_machine)
3531 return;
3532 if (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)
3533 return;
3534
3535 /*
3536 * Find the NHI and confirm that we are a bridge on the Thunderbolt
3537 * host controller and not on a Thunderbolt endpoint.
3538 */
3539 sibling = pci_get_slot(dev->bus, 0x0);
3540 if (sibling == dev)
3541 goto out; /* we are the downstream bridge to the NHI */
3542 if (!sibling || !sibling->subordinate)
3543 goto out;
3544 nhi = pci_get_slot(sibling->subordinate, 0x0);
3545 if (!nhi)
3546 goto out;
3547 if (nhi->vendor != PCI_VENDOR_ID_INTEL
3548 || (nhi->device != PCI_DEVICE_ID_INTEL_LIGHT_RIDGE &&
3549 nhi->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C &&
3550 nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_NHI &&
3551 nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_NHI)
3552 || nhi->class != PCI_CLASS_SYSTEM_OTHER << 8)
3553 goto out;
3554 pci_info(dev, "quirk: waiting for Thunderbolt to reestablish PCI tunnels...\n");
3555 device_pm_wait_for_dev(&dev->dev, &nhi->dev);
3556out:
3557 pci_dev_put(nhi);
3558 pci_dev_put(sibling);
3559}
3560DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
3561 PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
3562 quirk_apple_wait_for_thunderbolt);
3563DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
3564 PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
3565 quirk_apple_wait_for_thunderbolt);
3566DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
3567 PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_BRIDGE,
3568 quirk_apple_wait_for_thunderbolt);
3569DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
3570 PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_BRIDGE,
3571 quirk_apple_wait_for_thunderbolt);
3572#endif
3573
3574/*
3575 * Following are device-specific reset methods which can be used to
3576 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
3577 * not available.
3578 */
3579static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
3580{
3581 /*
3582 * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
3583 *
3584 * The 82599 supports FLR on VFs, but FLR support is reported only
3585 * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
3586 * Thus we must call pcie_flr() directly without first checking if it is
3587 * supported.
3588 */
3589 if (!probe)
3590 pcie_flr(dev);
3591 return 0;
3592}
3593
3594#define SOUTH_CHICKEN2 0xc2004
3595#define PCH_PP_STATUS 0xc7200
3596#define PCH_PP_CONTROL 0xc7204
3597#define MSG_CTL 0x45010
3598#define NSDE_PWR_STATE 0xd0100
3599#define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
3600
3601static int reset_ivb_igd(struct pci_dev *dev, int probe)
3602{
3603 void __iomem *mmio_base;
3604 unsigned long timeout;
3605 u32 val;
3606
3607 if (probe)
3608 return 0;
3609
3610 mmio_base = pci_iomap(dev, 0, 0);
3611 if (!mmio_base)
3612 return -ENOMEM;
3613
3614 iowrite32(0x00000002, mmio_base + MSG_CTL);
3615
3616 /*
3617 * Clobbering SOUTH_CHICKEN2 register is fine only if the next
3618 * driver loaded sets the right bits. However, this's a reset and
3619 * the bits have been set by i915 previously, so we clobber
3620 * SOUTH_CHICKEN2 register directly here.
3621 */
3622 iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
3623
3624 val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
3625 iowrite32(val, mmio_base + PCH_PP_CONTROL);
3626
3627 timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
3628 do {
3629 val = ioread32(mmio_base + PCH_PP_STATUS);
3630 if ((val & 0xb0000000) == 0)
3631 goto reset_complete;
3632 msleep(10);
3633 } while (time_before(jiffies, timeout));
3634 pci_warn(dev, "timeout during reset\n");
3635
3636reset_complete:
3637 iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
3638
3639 pci_iounmap(dev, mmio_base);
3640 return 0;
3641}
3642
3643/* Device-specific reset method for Chelsio T4-based adapters */
3644static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
3645{
3646 u16 old_command;
3647 u16 msix_flags;
3648
3649 /*
3650 * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
3651 * that we have no device-specific reset method.
3652 */
3653 if ((dev->device & 0xf000) != 0x4000)
3654 return -ENOTTY;
3655
3656 /*
3657 * If this is the "probe" phase, return 0 indicating that we can
3658 * reset this device.
3659 */
3660 if (probe)
3661 return 0;
3662
3663 /*
3664 * T4 can wedge if there are DMAs in flight within the chip and Bus
3665 * Master has been disabled. We need to have it on till the Function
3666 * Level Reset completes. (BUS_MASTER is disabled in
3667 * pci_reset_function()).
3668 */
3669 pci_read_config_word(dev, PCI_COMMAND, &old_command);
3670 pci_write_config_word(dev, PCI_COMMAND,
3671 old_command | PCI_COMMAND_MASTER);
3672
3673 /*
3674 * Perform the actual device function reset, saving and restoring
3675 * configuration information around the reset.
3676 */
3677 pci_save_state(dev);
3678
3679 /*
3680 * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
3681 * are disabled when an MSI-X interrupt message needs to be delivered.
3682 * So we briefly re-enable MSI-X interrupts for the duration of the
3683 * FLR. The pci_restore_state() below will restore the original
3684 * MSI-X state.
3685 */
3686 pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
3687 if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
3688 pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
3689 msix_flags |
3690 PCI_MSIX_FLAGS_ENABLE |
3691 PCI_MSIX_FLAGS_MASKALL);
3692
3693 pcie_flr(dev);
3694
3695 /*
3696 * Restore the configuration information (BAR values, etc.) including
3697 * the original PCI Configuration Space Command word, and return
3698 * success.
3699 */
3700 pci_restore_state(dev);
3701 pci_write_config_word(dev, PCI_COMMAND, old_command);
3702 return 0;
3703}
3704
3705#define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
3706#define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
3707#define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
3708
3709/*
3710 * The Samsung SM961/PM961 controller can sometimes enter a fatal state after
3711 * FLR where config space reads from the device return -1. We seem to be
3712 * able to avoid this condition if we disable the NVMe controller prior to
3713 * FLR. This quirk is generic for any NVMe class device requiring similar
3714 * assistance to quiesce the device prior to FLR.
3715 *
3716 * NVMe specification: https://nvmexpress.org/resources/specifications/
3717 * Revision 1.0e:
3718 * Chapter 2: Required and optional PCI config registers
3719 * Chapter 3: NVMe control registers
3720 * Chapter 7.3: Reset behavior
3721 */
3722static int nvme_disable_and_flr(struct pci_dev *dev, int probe)
3723{
3724 void __iomem *bar;
3725 u16 cmd;
3726 u32 cfg;
3727
3728 if (dev->class != PCI_CLASS_STORAGE_EXPRESS ||
3729 !pcie_has_flr(dev) || !pci_resource_start(dev, 0))
3730 return -ENOTTY;
3731
3732 if (probe)
3733 return 0;
3734
3735 bar = pci_iomap(dev, 0, NVME_REG_CC + sizeof(cfg));
3736 if (!bar)
3737 return -ENOTTY;
3738
3739 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3740 pci_write_config_word(dev, PCI_COMMAND, cmd | PCI_COMMAND_MEMORY);
3741
3742 cfg = readl(bar + NVME_REG_CC);
3743
3744 /* Disable controller if enabled */
3745 if (cfg & NVME_CC_ENABLE) {
3746 u32 cap = readl(bar + NVME_REG_CAP);
3747 unsigned long timeout;
3748
3749 /*
3750 * Per nvme_disable_ctrl() skip shutdown notification as it
3751 * could complete commands to the admin queue. We only intend
3752 * to quiesce the device before reset.
3753 */
3754 cfg &= ~(NVME_CC_SHN_MASK | NVME_CC_ENABLE);
3755
3756 writel(cfg, bar + NVME_REG_CC);
3757
3758 /*
3759 * Some controllers require an additional delay here, see
3760 * NVME_QUIRK_DELAY_BEFORE_CHK_RDY. None of those are yet
3761 * supported by this quirk.
3762 */
3763
3764 /* Cap register provides max timeout in 500ms increments */
3765 timeout = ((NVME_CAP_TIMEOUT(cap) + 1) * HZ / 2) + jiffies;
3766
3767 for (;;) {
3768 u32 status = readl(bar + NVME_REG_CSTS);
3769
3770 /* Ready status becomes zero on disable complete */
3771 if (!(status & NVME_CSTS_RDY))
3772 break;
3773
3774 msleep(100);
3775
3776 if (time_after(jiffies, timeout)) {
3777 pci_warn(dev, "Timeout waiting for NVMe ready status to clear after disable\n");
3778 break;
3779 }
3780 }
3781 }
3782
3783 pci_iounmap(dev, bar);
3784
3785 pcie_flr(dev);
3786
3787 return 0;
3788}
3789
3790/*
3791 * Intel DC P3700 NVMe controller will timeout waiting for ready status
3792 * to change after NVMe enable if the driver starts interacting with the
3793 * device too soon after FLR. A 250ms delay after FLR has heuristically
3794 * proven to produce reliably working results for device assignment cases.
3795 */
3796static int delay_250ms_after_flr(struct pci_dev *dev, int probe)
3797{
3798 if (!pcie_has_flr(dev))
3799 return -ENOTTY;
3800
3801 if (probe)
3802 return 0;
3803
3804 pcie_flr(dev);
3805
3806 msleep(250);
3807
3808 return 0;
3809}
3810
3811static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
3812 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
3813 reset_intel_82599_sfp_virtfn },
3814 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
3815 reset_ivb_igd },
3816 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
3817 reset_ivb_igd },
3818 { PCI_VENDOR_ID_SAMSUNG, 0xa804, nvme_disable_and_flr },
3819 { PCI_VENDOR_ID_INTEL, 0x0953, delay_250ms_after_flr },
3820 { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
3821 reset_chelsio_generic_dev },
3822 { 0 }
3823};
3824
3825/*
3826 * These device-specific reset methods are here rather than in a driver
3827 * because when a host assigns a device to a guest VM, the host may need
3828 * to reset the device but probably doesn't have a driver for it.
3829 */
3830int pci_dev_specific_reset(struct pci_dev *dev, int probe)
3831{
3832 const struct pci_dev_reset_methods *i;
3833
3834 for (i = pci_dev_reset_methods; i->reset; i++) {
3835 if ((i->vendor == dev->vendor ||
3836 i->vendor == (u16)PCI_ANY_ID) &&
3837 (i->device == dev->device ||
3838 i->device == (u16)PCI_ANY_ID))
3839 return i->reset(dev, probe);
3840 }
3841
3842 return -ENOTTY;
3843}
3844
3845static void quirk_dma_func0_alias(struct pci_dev *dev)
3846{
3847 if (PCI_FUNC(dev->devfn) != 0)
3848 pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
3849}
3850
3851/*
3852 * https://bugzilla.redhat.com/show_bug.cgi?id=605888
3853 *
3854 * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
3855 */
3856DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
3857DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
3858
3859static void quirk_dma_func1_alias(struct pci_dev *dev)
3860{
3861 if (PCI_FUNC(dev->devfn) != 1)
3862 pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 1));
3863}
3864
3865/*
3866 * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
3867 * SKUs function 1 is present and is a legacy IDE controller, in other
3868 * SKUs this function is not present, making this a ghost requester.
3869 * https://bugzilla.kernel.org/show_bug.cgi?id=42679
3870 */
3871DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120,
3872 quirk_dma_func1_alias);
3873DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
3874 quirk_dma_func1_alias);
3875DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9128,
3876 quirk_dma_func1_alias);
3877/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
3878DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
3879 quirk_dma_func1_alias);
3880DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9170,
3881 quirk_dma_func1_alias);
3882/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
3883DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
3884 quirk_dma_func1_alias);
3885/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
3886DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
3887 quirk_dma_func1_alias);
3888/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c78 */
3889DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9182,
3890 quirk_dma_func1_alias);
3891/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c134 */
3892DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9183,
3893 quirk_dma_func1_alias);
3894/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
3895DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
3896 quirk_dma_func1_alias);
3897/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c127 */
3898DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9220,
3899 quirk_dma_func1_alias);
3900/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
3901DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
3902 quirk_dma_func1_alias);
3903DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
3904 quirk_dma_func1_alias);
3905DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0645,
3906 quirk_dma_func1_alias);
3907/* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
3908DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
3909 PCI_DEVICE_ID_JMICRON_JMB388_ESD,
3910 quirk_dma_func1_alias);
3911/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c117 */
3912DECLARE_PCI_FIXUP_HEADER(0x1c28, /* Lite-On */
3913 0x0122, /* Plextor M6E (Marvell 88SS9183)*/
3914 quirk_dma_func1_alias);
3915
3916/*
3917 * Some devices DMA with the wrong devfn, not just the wrong function.
3918 * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
3919 * the alias is "fixed" and independent of the device devfn.
3920 *
3921 * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
3922 * processor. To software, this appears as a PCIe-to-PCI/X bridge with a
3923 * single device on the secondary bus. In reality, the single exposed
3924 * device at 0e.0 is the Address Translation Unit (ATU) of the controller
3925 * that provides a bridge to the internal bus of the I/O processor. The
3926 * controller supports private devices, which can be hidden from PCI config
3927 * space. In the case of the Adaptec 3405, a private device at 01.0
3928 * appears to be the DMA engine, which therefore needs to become a DMA
3929 * alias for the device.
3930 */
3931static const struct pci_device_id fixed_dma_alias_tbl[] = {
3932 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
3933 PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */
3934 .driver_data = PCI_DEVFN(1, 0) },
3935 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
3936 PCI_VENDOR_ID_ADAPTEC2, 0x02bc), /* Adaptec 3805 */
3937 .driver_data = PCI_DEVFN(1, 0) },
3938 { 0 }
3939};
3940
3941static void quirk_fixed_dma_alias(struct pci_dev *dev)
3942{
3943 const struct pci_device_id *id;
3944
3945 id = pci_match_id(fixed_dma_alias_tbl, dev);
3946 if (id)
3947 pci_add_dma_alias(dev, id->driver_data);
3948}
3949
3950DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
3951
3952/*
3953 * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
3954 * using the wrong DMA alias for the device. Some of these devices can be
3955 * used as either forward or reverse bridges, so we need to test whether the
3956 * device is operating in the correct mode. We could probably apply this
3957 * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
3958 * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
3959 * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
3960 */
3961static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
3962{
3963 if (!pci_is_root_bus(pdev->bus) &&
3964 pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
3965 !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
3966 pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
3967 pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
3968}
3969/* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
3970DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
3971 quirk_use_pcie_bridge_dma_alias);
3972/* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
3973DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
3974/* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
3975DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
3976/* ITE 8893 has the same problem as the 8892 */
3977DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8893, quirk_use_pcie_bridge_dma_alias);
3978/* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
3979DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
3980
3981/*
3982 * MIC x200 NTB forwards PCIe traffic using multiple alien RIDs. They have to
3983 * be added as aliases to the DMA device in order to allow buffer access
3984 * when IOMMU is enabled. Following devfns have to match RIT-LUT table
3985 * programmed in the EEPROM.
3986 */
3987static void quirk_mic_x200_dma_alias(struct pci_dev *pdev)
3988{
3989 pci_add_dma_alias(pdev, PCI_DEVFN(0x10, 0x0));
3990 pci_add_dma_alias(pdev, PCI_DEVFN(0x11, 0x0));
3991 pci_add_dma_alias(pdev, PCI_DEVFN(0x12, 0x3));
3992}
3993DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2260, quirk_mic_x200_dma_alias);
3994DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2264, quirk_mic_x200_dma_alias);
3995
3996/*
3997 * The IOMMU and interrupt controller on Broadcom Vulcan/Cavium ThunderX2 are
3998 * associated not at the root bus, but at a bridge below. This quirk avoids
3999 * generating invalid DMA aliases.
4000 */
4001static void quirk_bridge_cavm_thrx2_pcie_root(struct pci_dev *pdev)
4002{
4003 pdev->dev_flags |= PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT;
4004}
4005DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9000,
4006 quirk_bridge_cavm_thrx2_pcie_root);
4007DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9084,
4008 quirk_bridge_cavm_thrx2_pcie_root);
4009
4010/*
4011 * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero)
4012 * class code. Fix it.
4013 */
4014static void quirk_tw686x_class(struct pci_dev *pdev)
4015{
4016 u32 class = pdev->class;
4017
4018 /* Use "Multimedia controller" class */
4019 pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01;
4020 pci_info(pdev, "TW686x PCI class overridden (%#08x -> %#08x)\n",
4021 class, pdev->class);
4022}
4023DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8,
4024 quirk_tw686x_class);
4025DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8,
4026 quirk_tw686x_class);
4027DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8,
4028 quirk_tw686x_class);
4029DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8,
4030 quirk_tw686x_class);
4031
4032/*
4033 * Some devices have problems with Transaction Layer Packets with the Relaxed
4034 * Ordering Attribute set. Such devices should mark themselves and other
4035 * device drivers should check before sending TLPs with RO set.
4036 */
4037static void quirk_relaxedordering_disable(struct pci_dev *dev)
4038{
4039 dev->dev_flags |= PCI_DEV_FLAGS_NO_RELAXED_ORDERING;
4040 pci_info(dev, "Disable Relaxed Ordering Attributes to avoid PCIe Completion erratum\n");
4041}
4042
4043/*
4044 * Intel Xeon processors based on Broadwell/Haswell microarchitecture Root
4045 * Complex have a Flow Control Credit issue which can cause performance
4046 * problems with Upstream Transaction Layer Packets with Relaxed Ordering set.
4047 */
4048DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f01, PCI_CLASS_NOT_DEFINED, 8,
4049 quirk_relaxedordering_disable);
4050DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f02, PCI_CLASS_NOT_DEFINED, 8,
4051 quirk_relaxedordering_disable);
4052DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f03, PCI_CLASS_NOT_DEFINED, 8,
4053 quirk_relaxedordering_disable);
4054DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f04, PCI_CLASS_NOT_DEFINED, 8,
4055 quirk_relaxedordering_disable);
4056DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f05, PCI_CLASS_NOT_DEFINED, 8,
4057 quirk_relaxedordering_disable);
4058DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f06, PCI_CLASS_NOT_DEFINED, 8,
4059 quirk_relaxedordering_disable);
4060DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f07, PCI_CLASS_NOT_DEFINED, 8,
4061 quirk_relaxedordering_disable);
4062DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f08, PCI_CLASS_NOT_DEFINED, 8,
4063 quirk_relaxedordering_disable);
4064DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f09, PCI_CLASS_NOT_DEFINED, 8,
4065 quirk_relaxedordering_disable);
4066DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0a, PCI_CLASS_NOT_DEFINED, 8,
4067 quirk_relaxedordering_disable);
4068DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0b, PCI_CLASS_NOT_DEFINED, 8,
4069 quirk_relaxedordering_disable);
4070DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0c, PCI_CLASS_NOT_DEFINED, 8,
4071 quirk_relaxedordering_disable);
4072DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0d, PCI_CLASS_NOT_DEFINED, 8,
4073 quirk_relaxedordering_disable);
4074DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0e, PCI_CLASS_NOT_DEFINED, 8,
4075 quirk_relaxedordering_disable);
4076DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f01, PCI_CLASS_NOT_DEFINED, 8,
4077 quirk_relaxedordering_disable);
4078DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f02, PCI_CLASS_NOT_DEFINED, 8,
4079 quirk_relaxedordering_disable);
4080DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f03, PCI_CLASS_NOT_DEFINED, 8,
4081 quirk_relaxedordering_disable);
4082DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f04, PCI_CLASS_NOT_DEFINED, 8,
4083 quirk_relaxedordering_disable);
4084DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f05, PCI_CLASS_NOT_DEFINED, 8,
4085 quirk_relaxedordering_disable);
4086DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f06, PCI_CLASS_NOT_DEFINED, 8,
4087 quirk_relaxedordering_disable);
4088DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f07, PCI_CLASS_NOT_DEFINED, 8,
4089 quirk_relaxedordering_disable);
4090DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f08, PCI_CLASS_NOT_DEFINED, 8,
4091 quirk_relaxedordering_disable);
4092DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f09, PCI_CLASS_NOT_DEFINED, 8,
4093 quirk_relaxedordering_disable);
4094DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0a, PCI_CLASS_NOT_DEFINED, 8,
4095 quirk_relaxedordering_disable);
4096DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0b, PCI_CLASS_NOT_DEFINED, 8,
4097 quirk_relaxedordering_disable);
4098DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0c, PCI_CLASS_NOT_DEFINED, 8,
4099 quirk_relaxedordering_disable);
4100DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0d, PCI_CLASS_NOT_DEFINED, 8,
4101 quirk_relaxedordering_disable);
4102DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0e, PCI_CLASS_NOT_DEFINED, 8,
4103 quirk_relaxedordering_disable);
4104
4105/*
4106 * The AMD ARM A1100 (aka "SEATTLE") SoC has a bug in its PCIe Root Complex
4107 * where Upstream Transaction Layer Packets with the Relaxed Ordering
4108 * Attribute clear are allowed to bypass earlier TLPs with Relaxed Ordering
4109 * set. This is a violation of the PCIe 3.0 Transaction Ordering Rules
4110 * outlined in Section 2.4.1 (PCI Express(r) Base Specification Revision 3.0
4111 * November 10, 2010). As a result, on this platform we can't use Relaxed
4112 * Ordering for Upstream TLPs.
4113 */
4114DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a00, PCI_CLASS_NOT_DEFINED, 8,
4115 quirk_relaxedordering_disable);
4116DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a01, PCI_CLASS_NOT_DEFINED, 8,
4117 quirk_relaxedordering_disable);
4118DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a02, PCI_CLASS_NOT_DEFINED, 8,
4119 quirk_relaxedordering_disable);
4120
4121/*
4122 * Per PCIe r3.0, sec 2.2.9, "Completion headers must supply the same
4123 * values for the Attribute as were supplied in the header of the
4124 * corresponding Request, except as explicitly allowed when IDO is used."
4125 *
4126 * If a non-compliant device generates a completion with a different
4127 * attribute than the request, the receiver may accept it (which itself
4128 * seems non-compliant based on sec 2.3.2), or it may handle it as a
4129 * Malformed TLP or an Unexpected Completion, which will probably lead to a
4130 * device access timeout.
4131 *
4132 * If the non-compliant device generates completions with zero attributes
4133 * (instead of copying the attributes from the request), we can work around
4134 * this by disabling the "Relaxed Ordering" and "No Snoop" attributes in
4135 * upstream devices so they always generate requests with zero attributes.
4136 *
4137 * This affects other devices under the same Root Port, but since these
4138 * attributes are performance hints, there should be no functional problem.
4139 *
4140 * Note that Configuration Space accesses are never supposed to have TLP
4141 * Attributes, so we're safe waiting till after any Configuration Space
4142 * accesses to do the Root Port fixup.
4143 */
4144static void quirk_disable_root_port_attributes(struct pci_dev *pdev)
4145{
4146 struct pci_dev *root_port = pci_find_pcie_root_port(pdev);
4147
4148 if (!root_port) {
4149 pci_warn(pdev, "PCIe Completion erratum may cause device errors\n");
4150 return;
4151 }
4152
4153 pci_info(root_port, "Disabling No Snoop/Relaxed Ordering Attributes to avoid PCIe Completion erratum in %s\n",
4154 dev_name(&pdev->dev));
4155 pcie_capability_clear_and_set_word(root_port, PCI_EXP_DEVCTL,
4156 PCI_EXP_DEVCTL_RELAX_EN |
4157 PCI_EXP_DEVCTL_NOSNOOP_EN, 0);
4158}
4159
4160/*
4161 * The Chelsio T5 chip fails to copy TLP Attributes from a Request to the
4162 * Completion it generates.
4163 */
4164static void quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev *pdev)
4165{
4166 /*
4167 * This mask/compare operation selects for Physical Function 4 on a
4168 * T5. We only need to fix up the Root Port once for any of the
4169 * PFs. PF[0..3] have PCI Device IDs of 0x50xx, but PF4 is uniquely
4170 * 0x54xx so we use that one.
4171 */
4172 if ((pdev->device & 0xff00) == 0x5400)
4173 quirk_disable_root_port_attributes(pdev);
4174}
4175DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
4176 quirk_chelsio_T5_disable_root_port_attributes);
4177
4178/*
4179 * AMD has indicated that the devices below do not support peer-to-peer
4180 * in any system where they are found in the southbridge with an AMD
4181 * IOMMU in the system. Multifunction devices that do not support
4182 * peer-to-peer between functions can claim to support a subset of ACS.
4183 * Such devices effectively enable request redirect (RR) and completion
4184 * redirect (CR) since all transactions are redirected to the upstream
4185 * root complex.
4186 *
4187 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
4188 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
4189 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
4190 *
4191 * 1002:4385 SBx00 SMBus Controller
4192 * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
4193 * 1002:4383 SBx00 Azalia (Intel HDA)
4194 * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
4195 * 1002:4384 SBx00 PCI to PCI Bridge
4196 * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
4197 *
4198 * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
4199 *
4200 * 1022:780f [AMD] FCH PCI Bridge
4201 * 1022:7809 [AMD] FCH USB OHCI Controller
4202 */
4203static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
4204{
4205#ifdef CONFIG_ACPI
4206 struct acpi_table_header *header = NULL;
4207 acpi_status status;
4208
4209 /* Targeting multifunction devices on the SB (appears on root bus) */
4210 if (!dev->multifunction || !pci_is_root_bus(dev->bus))
4211 return -ENODEV;
4212
4213 /* The IVRS table describes the AMD IOMMU */
4214 status = acpi_get_table("IVRS", 0, &header);
4215 if (ACPI_FAILURE(status))
4216 return -ENODEV;
4217
4218 /* Filter out flags not applicable to multifunction */
4219 acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
4220
4221 return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
4222#else
4223 return -ENODEV;
4224#endif
4225}
4226
4227static bool pci_quirk_cavium_acs_match(struct pci_dev *dev)
4228{
4229 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4230 return false;
4231
4232 switch (dev->device) {
4233 /*
4234 * Effectively selects all downstream ports for whole ThunderX1
4235 * (which represents 8 SoCs).
4236 */
4237 case 0xa000 ... 0xa7ff: /* ThunderX1 */
4238 case 0xaf84: /* ThunderX2 */
4239 case 0xb884: /* ThunderX3 */
4240 return true;
4241 default:
4242 return false;
4243 }
4244}
4245
4246static int pci_quirk_cavium_acs(struct pci_dev *dev, u16 acs_flags)
4247{
4248 /*
4249 * Cavium root ports don't advertise an ACS capability. However,
4250 * the RTL internally implements similar protection as if ACS had
4251 * Request Redirection, Completion Redirection, Source Validation,
4252 * and Upstream Forwarding features enabled. Assert that the
4253 * hardware implements and enables equivalent ACS functionality for
4254 * these flags.
4255 */
4256 acs_flags &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_SV | PCI_ACS_UF);
4257
4258 if (!pci_quirk_cavium_acs_match(dev))
4259 return -ENOTTY;
4260
4261 return acs_flags ? 0 : 1;
4262}
4263
4264static int pci_quirk_xgene_acs(struct pci_dev *dev, u16 acs_flags)
4265{
4266 /*
4267 * X-Gene Root Ports matching this quirk do not allow peer-to-peer
4268 * transactions with others, allowing masking out these bits as if they
4269 * were unimplemented in the ACS capability.
4270 */
4271 acs_flags &= ~(PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4272
4273 return acs_flags ? 0 : 1;
4274}
4275
4276/*
4277 * Many Intel PCH root ports do provide ACS-like features to disable peer
4278 * transactions and validate bus numbers in requests, but do not provide an
4279 * actual PCIe ACS capability. This is the list of device IDs known to fall
4280 * into that category as provided by Intel in Red Hat bugzilla 1037684.
4281 */
4282static const u16 pci_quirk_intel_pch_acs_ids[] = {
4283 /* Ibexpeak PCH */
4284 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
4285 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
4286 /* Cougarpoint PCH */
4287 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
4288 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
4289 /* Pantherpoint PCH */
4290 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
4291 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
4292 /* Lynxpoint-H PCH */
4293 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
4294 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
4295 /* Lynxpoint-LP PCH */
4296 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
4297 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
4298 /* Wildcat PCH */
4299 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
4300 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
4301 /* Patsburg (X79) PCH */
4302 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
4303 /* Wellsburg (X99) PCH */
4304 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
4305 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
4306 /* Lynx Point (9 series) PCH */
4307 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
4308};
4309
4310static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
4311{
4312 int i;
4313
4314 /* Filter out a few obvious non-matches first */
4315 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4316 return false;
4317
4318 for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
4319 if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
4320 return true;
4321
4322 return false;
4323}
4324
4325#define INTEL_PCH_ACS_FLAGS (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV)
4326
4327static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
4328{
4329 u16 flags = dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK ?
4330 INTEL_PCH_ACS_FLAGS : 0;
4331
4332 if (!pci_quirk_intel_pch_acs_match(dev))
4333 return -ENOTTY;
4334
4335 return acs_flags & ~flags ? 0 : 1;
4336}
4337
4338/*
4339 * These QCOM root ports do provide ACS-like features to disable peer
4340 * transactions and validate bus numbers in requests, but do not provide an
4341 * actual PCIe ACS capability. Hardware supports source validation but it
4342 * will report the issue as Completer Abort instead of ACS Violation.
4343 * Hardware doesn't support peer-to-peer and each root port is a root
4344 * complex with unique segment numbers. It is not possible for one root
4345 * port to pass traffic to another root port. All PCIe transactions are
4346 * terminated inside the root port.
4347 */
4348static int pci_quirk_qcom_rp_acs(struct pci_dev *dev, u16 acs_flags)
4349{
4350 u16 flags = (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV);
4351 int ret = acs_flags & ~flags ? 0 : 1;
4352
4353 pci_info(dev, "Using QCOM ACS Quirk (%d)\n", ret);
4354
4355 return ret;
4356}
4357
4358/*
4359 * Sunrise Point PCH root ports implement ACS, but unfortunately as shown in
4360 * the datasheet (Intel 100 Series Chipset Family PCH Datasheet, Vol. 2,
4361 * 12.1.46, 12.1.47)[1] this chipset uses dwords for the ACS capability and
4362 * control registers whereas the PCIe spec packs them into words (Rev 3.0,
4363 * 7.16 ACS Extended Capability). The bit definitions are correct, but the
4364 * control register is at offset 8 instead of 6 and we should probably use
4365 * dword accesses to them. This applies to the following PCI Device IDs, as
4366 * found in volume 1 of the datasheet[2]:
4367 *
4368 * 0xa110-0xa11f Sunrise Point-H PCI Express Root Port #{0-16}
4369 * 0xa167-0xa16a Sunrise Point-H PCI Express Root Port #{17-20}
4370 *
4371 * N.B. This doesn't fix what lspci shows.
4372 *
4373 * The 100 series chipset specification update includes this as errata #23[3].
4374 *
4375 * The 200 series chipset (Union Point) has the same bug according to the
4376 * specification update (Intel 200 Series Chipset Family Platform Controller
4377 * Hub, Specification Update, January 2017, Revision 001, Document# 335194-001,
4378 * Errata 22)[4]. Per the datasheet[5], root port PCI Device IDs for this
4379 * chipset include:
4380 *
4381 * 0xa290-0xa29f PCI Express Root port #{0-16}
4382 * 0xa2e7-0xa2ee PCI Express Root port #{17-24}
4383 *
4384 * Mobile chipsets are also affected, 7th & 8th Generation
4385 * Specification update confirms ACS errata 22, status no fix: (7th Generation
4386 * Intel Processor Family I/O for U/Y Platforms and 8th Generation Intel
4387 * Processor Family I/O for U Quad Core Platforms Specification Update,
4388 * August 2017, Revision 002, Document#: 334660-002)[6]
4389 * Device IDs from I/O datasheet: (7th Generation Intel Processor Family I/O
4390 * for U/Y Platforms and 8th Generation Intel ® Processor Family I/O for U
4391 * Quad Core Platforms, Vol 1 of 2, August 2017, Document#: 334658-003)[7]
4392 *
4393 * 0x9d10-0x9d1b PCI Express Root port #{1-12}
4394 *
4395 * [1] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-2.html
4396 * [2] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-1.html
4397 * [3] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-spec-update.html
4398 * [4] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-spec-update.html
4399 * [5] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-datasheet-vol-1.html
4400 * [6] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-spec-update.html
4401 * [7] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-datasheet-vol-1.html
4402 */
4403static bool pci_quirk_intel_spt_pch_acs_match(struct pci_dev *dev)
4404{
4405 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4406 return false;
4407
4408 switch (dev->device) {
4409 case 0xa110 ... 0xa11f: case 0xa167 ... 0xa16a: /* Sunrise Point */
4410 case 0xa290 ... 0xa29f: case 0xa2e7 ... 0xa2ee: /* Union Point */
4411 case 0x9d10 ... 0x9d1b: /* 7th & 8th Gen Mobile */
4412 return true;
4413 }
4414
4415 return false;
4416}
4417
4418#define INTEL_SPT_ACS_CTRL (PCI_ACS_CAP + 4)
4419
4420static int pci_quirk_intel_spt_pch_acs(struct pci_dev *dev, u16 acs_flags)
4421{
4422 int pos;
4423 u32 cap, ctrl;
4424
4425 if (!pci_quirk_intel_spt_pch_acs_match(dev))
4426 return -ENOTTY;
4427
4428 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
4429 if (!pos)
4430 return -ENOTTY;
4431
4432 /* see pci_acs_flags_enabled() */
4433 pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
4434 acs_flags &= (cap | PCI_ACS_EC);
4435
4436 pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
4437
4438 return acs_flags & ~ctrl ? 0 : 1;
4439}
4440
4441static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
4442{
4443 /*
4444 * SV, TB, and UF are not relevant to multifunction endpoints.
4445 *
4446 * Multifunction devices are only required to implement RR, CR, and DT
4447 * in their ACS capability if they support peer-to-peer transactions.
4448 * Devices matching this quirk have been verified by the vendor to not
4449 * perform peer-to-peer with other functions, allowing us to mask out
4450 * these bits as if they were unimplemented in the ACS capability.
4451 */
4452 acs_flags &= ~(PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
4453 PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
4454
4455 return acs_flags ? 0 : 1;
4456}
4457
4458static const struct pci_dev_acs_enabled {
4459 u16 vendor;
4460 u16 device;
4461 int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
4462} pci_dev_acs_enabled[] = {
4463 { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
4464 { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
4465 { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
4466 { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
4467 { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
4468 { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
4469 { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
4470 { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
4471 { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
4472 { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
4473 { PCI_VENDOR_ID_SOLARFLARE, 0x0A03, pci_quirk_mf_endpoint_acs },
4474 { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
4475 { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
4476 { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
4477 { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
4478 { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
4479 { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
4480 { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
4481 { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
4482 { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
4483 { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
4484 { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
4485 { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
4486 { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
4487 { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
4488 { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
4489 { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
4490 { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
4491 { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
4492 { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
4493 { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
4494 /* 82580 */
4495 { PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs },
4496 { PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs },
4497 { PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs },
4498 { PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs },
4499 { PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs },
4500 { PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs },
4501 { PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs },
4502 /* 82576 */
4503 { PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs },
4504 { PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs },
4505 { PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs },
4506 { PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs },
4507 { PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs },
4508 { PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs },
4509 { PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs },
4510 { PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs },
4511 /* 82575 */
4512 { PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs },
4513 { PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs },
4514 { PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs },
4515 /* I350 */
4516 { PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs },
4517 { PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs },
4518 { PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs },
4519 { PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs },
4520 /* 82571 (Quads omitted due to non-ACS switch) */
4521 { PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs },
4522 { PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs },
4523 { PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs },
4524 { PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs },
4525 /* I219 */
4526 { PCI_VENDOR_ID_INTEL, 0x15b7, pci_quirk_mf_endpoint_acs },
4527 { PCI_VENDOR_ID_INTEL, 0x15b8, pci_quirk_mf_endpoint_acs },
4528 /* QCOM QDF2xxx root ports */
4529 { PCI_VENDOR_ID_QCOM, 0x0400, pci_quirk_qcom_rp_acs },
4530 { PCI_VENDOR_ID_QCOM, 0x0401, pci_quirk_qcom_rp_acs },
4531 /* Intel PCH root ports */
4532 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
4533 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_spt_pch_acs },
4534 { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */
4535 { 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */
4536 /* Cavium ThunderX */
4537 { PCI_VENDOR_ID_CAVIUM, PCI_ANY_ID, pci_quirk_cavium_acs },
4538 /* APM X-Gene */
4539 { PCI_VENDOR_ID_AMCC, 0xE004, pci_quirk_xgene_acs },
4540 /* Ampere Computing */
4541 { PCI_VENDOR_ID_AMPERE, 0xE005, pci_quirk_xgene_acs },
4542 { PCI_VENDOR_ID_AMPERE, 0xE006, pci_quirk_xgene_acs },
4543 { PCI_VENDOR_ID_AMPERE, 0xE007, pci_quirk_xgene_acs },
4544 { PCI_VENDOR_ID_AMPERE, 0xE008, pci_quirk_xgene_acs },
4545 { PCI_VENDOR_ID_AMPERE, 0xE009, pci_quirk_xgene_acs },
4546 { PCI_VENDOR_ID_AMPERE, 0xE00A, pci_quirk_xgene_acs },
4547 { PCI_VENDOR_ID_AMPERE, 0xE00B, pci_quirk_xgene_acs },
4548 { PCI_VENDOR_ID_AMPERE, 0xE00C, pci_quirk_xgene_acs },
4549 { 0 }
4550};
4551
4552int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
4553{
4554 const struct pci_dev_acs_enabled *i;
4555 int ret;
4556
4557 /*
4558 * Allow devices that do not expose standard PCIe ACS capabilities
4559 * or control to indicate their support here. Multi-function express
4560 * devices which do not allow internal peer-to-peer between functions,
4561 * but do not implement PCIe ACS may wish to return true here.
4562 */
4563 for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
4564 if ((i->vendor == dev->vendor ||
4565 i->vendor == (u16)PCI_ANY_ID) &&
4566 (i->device == dev->device ||
4567 i->device == (u16)PCI_ANY_ID)) {
4568 ret = i->acs_enabled(dev, acs_flags);
4569 if (ret >= 0)
4570 return ret;
4571 }
4572 }
4573
4574 return -ENOTTY;
4575}
4576
4577/* Config space offset of Root Complex Base Address register */
4578#define INTEL_LPC_RCBA_REG 0xf0
4579/* 31:14 RCBA address */
4580#define INTEL_LPC_RCBA_MASK 0xffffc000
4581/* RCBA Enable */
4582#define INTEL_LPC_RCBA_ENABLE (1 << 0)
4583
4584/* Backbone Scratch Pad Register */
4585#define INTEL_BSPR_REG 0x1104
4586/* Backbone Peer Non-Posted Disable */
4587#define INTEL_BSPR_REG_BPNPD (1 << 8)
4588/* Backbone Peer Posted Disable */
4589#define INTEL_BSPR_REG_BPPD (1 << 9)
4590
4591/* Upstream Peer Decode Configuration Register */
4592#define INTEL_UPDCR_REG 0x1014
4593/* 5:0 Peer Decode Enable bits */
4594#define INTEL_UPDCR_REG_MASK 0x3f
4595
4596static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
4597{
4598 u32 rcba, bspr, updcr;
4599 void __iomem *rcba_mem;
4600
4601 /*
4602 * Read the RCBA register from the LPC (D31:F0). PCH root ports
4603 * are D28:F* and therefore get probed before LPC, thus we can't
4604 * use pci_get_slot()/pci_read_config_dword() here.
4605 */
4606 pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
4607 INTEL_LPC_RCBA_REG, &rcba);
4608 if (!(rcba & INTEL_LPC_RCBA_ENABLE))
4609 return -EINVAL;
4610
4611 rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
4612 PAGE_ALIGN(INTEL_UPDCR_REG));
4613 if (!rcba_mem)
4614 return -ENOMEM;
4615
4616 /*
4617 * The BSPR can disallow peer cycles, but it's set by soft strap and
4618 * therefore read-only. If both posted and non-posted peer cycles are
4619 * disallowed, we're ok. If either are allowed, then we need to use
4620 * the UPDCR to disable peer decodes for each port. This provides the
4621 * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
4622 */
4623 bspr = readl(rcba_mem + INTEL_BSPR_REG);
4624 bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
4625 if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
4626 updcr = readl(rcba_mem + INTEL_UPDCR_REG);
4627 if (updcr & INTEL_UPDCR_REG_MASK) {
4628 pci_info(dev, "Disabling UPDCR peer decodes\n");
4629 updcr &= ~INTEL_UPDCR_REG_MASK;
4630 writel(updcr, rcba_mem + INTEL_UPDCR_REG);
4631 }
4632 }
4633
4634 iounmap(rcba_mem);
4635 return 0;
4636}
4637
4638/* Miscellaneous Port Configuration register */
4639#define INTEL_MPC_REG 0xd8
4640/* MPC: Invalid Receive Bus Number Check Enable */
4641#define INTEL_MPC_REG_IRBNCE (1 << 26)
4642
4643static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
4644{
4645 u32 mpc;
4646
4647 /*
4648 * When enabled, the IRBNCE bit of the MPC register enables the
4649 * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
4650 * ensures that requester IDs fall within the bus number range
4651 * of the bridge. Enable if not already.
4652 */
4653 pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
4654 if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
4655 pci_info(dev, "Enabling MPC IRBNCE\n");
4656 mpc |= INTEL_MPC_REG_IRBNCE;
4657 pci_write_config_word(dev, INTEL_MPC_REG, mpc);
4658 }
4659}
4660
4661static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
4662{
4663 if (!pci_quirk_intel_pch_acs_match(dev))
4664 return -ENOTTY;
4665
4666 if (pci_quirk_enable_intel_lpc_acs(dev)) {
4667 pci_warn(dev, "Failed to enable Intel PCH ACS quirk\n");
4668 return 0;
4669 }
4670
4671 pci_quirk_enable_intel_rp_mpc_acs(dev);
4672
4673 dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
4674
4675 pci_info(dev, "Intel PCH root port ACS workaround enabled\n");
4676
4677 return 0;
4678}
4679
4680static int pci_quirk_enable_intel_spt_pch_acs(struct pci_dev *dev)
4681{
4682 int pos;
4683 u32 cap, ctrl;
4684
4685 if (!pci_quirk_intel_spt_pch_acs_match(dev))
4686 return -ENOTTY;
4687
4688 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
4689 if (!pos)
4690 return -ENOTTY;
4691
4692 pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
4693 pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
4694
4695 ctrl |= (cap & PCI_ACS_SV);
4696 ctrl |= (cap & PCI_ACS_RR);
4697 ctrl |= (cap & PCI_ACS_CR);
4698 ctrl |= (cap & PCI_ACS_UF);
4699
4700 pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
4701
4702 pci_info(dev, "Intel SPT PCH root port ACS workaround enabled\n");
4703
4704 return 0;
4705}
4706
4707static int pci_quirk_disable_intel_spt_pch_acs_redir(struct pci_dev *dev)
4708{
4709 int pos;
4710 u32 cap, ctrl;
4711
4712 if (!pci_quirk_intel_spt_pch_acs_match(dev))
4713 return -ENOTTY;
4714
4715 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
4716 if (!pos)
4717 return -ENOTTY;
4718
4719 pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
4720 pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
4721
4722 ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC);
4723
4724 pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
4725
4726 pci_info(dev, "Intel SPT PCH root port workaround: disabled ACS redirect\n");
4727
4728 return 0;
4729}
4730
4731static const struct pci_dev_acs_ops {
4732 u16 vendor;
4733 u16 device;
4734 int (*enable_acs)(struct pci_dev *dev);
4735 int (*disable_acs_redir)(struct pci_dev *dev);
4736} pci_dev_acs_ops[] = {
4737 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
4738 .enable_acs = pci_quirk_enable_intel_pch_acs,
4739 },
4740 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
4741 .enable_acs = pci_quirk_enable_intel_spt_pch_acs,
4742 .disable_acs_redir = pci_quirk_disable_intel_spt_pch_acs_redir,
4743 },
4744};
4745
4746int pci_dev_specific_enable_acs(struct pci_dev *dev)
4747{
4748 const struct pci_dev_acs_ops *p;
4749 int i, ret;
4750
4751 for (i = 0; i < ARRAY_SIZE(pci_dev_acs_ops); i++) {
4752 p = &pci_dev_acs_ops[i];
4753 if ((p->vendor == dev->vendor ||
4754 p->vendor == (u16)PCI_ANY_ID) &&
4755 (p->device == dev->device ||
4756 p->device == (u16)PCI_ANY_ID) &&
4757 p->enable_acs) {
4758 ret = p->enable_acs(dev);
4759 if (ret >= 0)
4760 return ret;
4761 }
4762 }
4763
4764 return -ENOTTY;
4765}
4766
4767int pci_dev_specific_disable_acs_redir(struct pci_dev *dev)
4768{
4769 const struct pci_dev_acs_ops *p;
4770 int i, ret;
4771
4772 for (i = 0; i < ARRAY_SIZE(pci_dev_acs_ops); i++) {
4773 p = &pci_dev_acs_ops[i];
4774 if ((p->vendor == dev->vendor ||
4775 p->vendor == (u16)PCI_ANY_ID) &&
4776 (p->device == dev->device ||
4777 p->device == (u16)PCI_ANY_ID) &&
4778 p->disable_acs_redir) {
4779 ret = p->disable_acs_redir(dev);
4780 if (ret >= 0)
4781 return ret;
4782 }
4783 }
4784
4785 return -ENOTTY;
4786}
4787
4788/*
4789 * The PCI capabilities list for Intel DH895xCC VFs (device ID 0x0443) with
4790 * QuickAssist Technology (QAT) is prematurely terminated in hardware. The
4791 * Next Capability pointer in the MSI Capability Structure should point to
4792 * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating
4793 * the list.
4794 */
4795static void quirk_intel_qat_vf_cap(struct pci_dev *pdev)
4796{
4797 int pos, i = 0;
4798 u8 next_cap;
4799 u16 reg16, *cap;
4800 struct pci_cap_saved_state *state;
4801
4802 /* Bail if the hardware bug is fixed */
4803 if (pdev->pcie_cap || pci_find_capability(pdev, PCI_CAP_ID_EXP))
4804 return;
4805
4806 /* Bail if MSI Capability Structure is not found for some reason */
4807 pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
4808 if (!pos)
4809 return;
4810
4811 /*
4812 * Bail if Next Capability pointer in the MSI Capability Structure
4813 * is not the expected incorrect 0x00.
4814 */
4815 pci_read_config_byte(pdev, pos + 1, &next_cap);
4816 if (next_cap)
4817 return;
4818
4819 /*
4820 * PCIe Capability Structure is expected to be at 0x50 and should
4821 * terminate the list (Next Capability pointer is 0x00). Verify
4822 * Capability Id and Next Capability pointer is as expected.
4823 * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext()
4824 * to correctly set kernel data structures which have already been
4825 * set incorrectly due to the hardware bug.
4826 */
4827 pos = 0x50;
4828 pci_read_config_word(pdev, pos, &reg16);
4829 if (reg16 == (0x0000 | PCI_CAP_ID_EXP)) {
4830 u32 status;
4831#ifndef PCI_EXP_SAVE_REGS
4832#define PCI_EXP_SAVE_REGS 7
4833#endif
4834 int size = PCI_EXP_SAVE_REGS * sizeof(u16);
4835
4836 pdev->pcie_cap = pos;
4837 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
4838 pdev->pcie_flags_reg = reg16;
4839 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
4840 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
4841
4842 pdev->cfg_size = PCI_CFG_SPACE_EXP_SIZE;
4843 if (pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &status) !=
4844 PCIBIOS_SUCCESSFUL || (status == 0xffffffff))
4845 pdev->cfg_size = PCI_CFG_SPACE_SIZE;
4846
4847 if (pci_find_saved_cap(pdev, PCI_CAP_ID_EXP))
4848 return;
4849
4850 /* Save PCIe cap */
4851 state = kzalloc(sizeof(*state) + size, GFP_KERNEL);
4852 if (!state)
4853 return;
4854
4855 state->cap.cap_nr = PCI_CAP_ID_EXP;
4856 state->cap.cap_extended = 0;
4857 state->cap.size = size;
4858 cap = (u16 *)&state->cap.data[0];
4859 pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap[i++]);
4860 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &cap[i++]);
4861 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &cap[i++]);
4862 pcie_capability_read_word(pdev, PCI_EXP_RTCTL, &cap[i++]);
4863 pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &cap[i++]);
4864 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL2, &cap[i++]);
4865 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL2, &cap[i++]);
4866 hlist_add_head(&state->next, &pdev->saved_cap_space);
4867 }
4868}
4869DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x443, quirk_intel_qat_vf_cap);
4870
4871/* FLR may cause some 82579 devices to hang */
4872static void quirk_intel_no_flr(struct pci_dev *dev)
4873{
4874 dev->dev_flags |= PCI_DEV_FLAGS_NO_FLR_RESET;
4875}
4876DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1502, quirk_intel_no_flr);
4877DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1503, quirk_intel_no_flr);
4878
4879static void quirk_no_ext_tags(struct pci_dev *pdev)
4880{
4881 struct pci_host_bridge *bridge = pci_find_host_bridge(pdev->bus);
4882
4883 if (!bridge)
4884 return;
4885
4886 bridge->no_ext_tags = 1;
4887 pci_info(pdev, "disabling Extended Tags (this device can't handle them)\n");
4888
4889 pci_walk_bus(bridge->bus, pci_configure_extended_tags, NULL);
4890}
4891DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0132, quirk_no_ext_tags);
4892DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0140, quirk_no_ext_tags);
4893DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0141, quirk_no_ext_tags);
4894DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0142, quirk_no_ext_tags);
4895DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0144, quirk_no_ext_tags);
4896DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0420, quirk_no_ext_tags);
4897DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0422, quirk_no_ext_tags);
4898
4899#ifdef CONFIG_PCI_ATS
4900/*
4901 * Some devices have a broken ATS implementation causing IOMMU stalls.
4902 * Don't use ATS for those devices.
4903 */
4904static void quirk_no_ats(struct pci_dev *pdev)
4905{
4906 pci_info(pdev, "disabling ATS (broken on this device)\n");
4907 pdev->ats_cap = 0;
4908}
4909
4910/* AMD Stoney platform GPU */
4911DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x98e4, quirk_no_ats);
4912DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6900, quirk_no_ats);
4913#endif /* CONFIG_PCI_ATS */
4914
4915/* Freescale PCIe doesn't support MSI in RC mode */
4916static void quirk_fsl_no_msi(struct pci_dev *pdev)
4917{
4918 if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT)
4919 pdev->no_msi = 1;
4920}
4921DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, quirk_fsl_no_msi);
4922
4923/*
4924 * GPUs with integrated HDA controller for streaming audio to attached displays
4925 * need a device link from the HDA controller (consumer) to the GPU (supplier)
4926 * so that the GPU is powered up whenever the HDA controller is accessed.
4927 * The GPU and HDA controller are functions 0 and 1 of the same PCI device.
4928 * The device link stays in place until shutdown (or removal of the PCI device
4929 * if it's hotplugged). Runtime PM is allowed by default on the HDA controller
4930 * to prevent it from permanently keeping the GPU awake.
4931 */
4932static void quirk_gpu_hda(struct pci_dev *hda)
4933{
4934 struct pci_dev *gpu;
4935
4936 if (PCI_FUNC(hda->devfn) != 1)
4937 return;
4938
4939 gpu = pci_get_domain_bus_and_slot(pci_domain_nr(hda->bus),
4940 hda->bus->number,
4941 PCI_DEVFN(PCI_SLOT(hda->devfn), 0));
4942 if (!gpu || (gpu->class >> 16) != PCI_BASE_CLASS_DISPLAY) {
4943 pci_dev_put(gpu);
4944 return;
4945 }
4946
4947 if (!device_link_add(&hda->dev, &gpu->dev,
4948 DL_FLAG_STATELESS | DL_FLAG_PM_RUNTIME))
4949 pci_err(hda, "cannot link HDA to GPU %s\n", pci_name(gpu));
4950
4951 pm_runtime_allow(&hda->dev);
4952 pci_dev_put(gpu);
4953}
4954DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
4955 PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
4956DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMD, PCI_ANY_ID,
4957 PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
4958DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
4959 PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
4960
4961/*
4962 * Some IDT switches incorrectly flag an ACS Source Validation error on
4963 * completions for config read requests even though PCIe r4.0, sec
4964 * 6.12.1.1, says that completions are never affected by ACS Source
4965 * Validation. Here's the text of IDT 89H32H8G3-YC, erratum #36:
4966 *
4967 * Item #36 - Downstream port applies ACS Source Validation to Completions
4968 * Section 6.12.1.1 of the PCI Express Base Specification 3.1 states that
4969 * completions are never affected by ACS Source Validation. However,
4970 * completions received by a downstream port of the PCIe switch from a
4971 * device that has not yet captured a PCIe bus number are incorrectly
4972 * dropped by ACS Source Validation by the switch downstream port.
4973 *
4974 * The workaround suggested by IDT is to issue a config write to the
4975 * downstream device before issuing the first config read. This allows the
4976 * downstream device to capture its bus and device numbers (see PCIe r4.0,
4977 * sec 2.2.9), thus avoiding the ACS error on the completion.
4978 *
4979 * However, we don't know when the device is ready to accept the config
4980 * write, so we do config reads until we receive a non-Config Request Retry
4981 * Status, then do the config write.
4982 *
4983 * To avoid hitting the erratum when doing the config reads, we disable ACS
4984 * SV around this process.
4985 */
4986int pci_idt_bus_quirk(struct pci_bus *bus, int devfn, u32 *l, int timeout)
4987{
4988 int pos;
4989 u16 ctrl = 0;
4990 bool found;
4991 struct pci_dev *bridge = bus->self;
4992
4993 pos = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ACS);
4994
4995 /* Disable ACS SV before initial config reads */
4996 if (pos) {
4997 pci_read_config_word(bridge, pos + PCI_ACS_CTRL, &ctrl);
4998 if (ctrl & PCI_ACS_SV)
4999 pci_write_config_word(bridge, pos + PCI_ACS_CTRL,
5000 ctrl & ~PCI_ACS_SV);
5001 }
5002
5003 found = pci_bus_generic_read_dev_vendor_id(bus, devfn, l, timeout);
5004
5005 /* Write Vendor ID (read-only) so the endpoint latches its bus/dev */
5006 if (found)
5007 pci_bus_write_config_word(bus, devfn, PCI_VENDOR_ID, 0);
5008
5009 /* Re-enable ACS_SV if it was previously enabled */
5010 if (ctrl & PCI_ACS_SV)
5011 pci_write_config_word(bridge, pos + PCI_ACS_CTRL, ctrl);
5012
5013 return found;
5014}
5015
5016/*
5017 * Microsemi Switchtec NTB uses devfn proxy IDs to move TLPs between
5018 * NT endpoints via the internal switch fabric. These IDs replace the
5019 * originating requestor ID TLPs which access host memory on peer NTB
5020 * ports. Therefore, all proxy IDs must be aliased to the NTB device
5021 * to permit access when the IOMMU is turned on.
5022 */
5023static void quirk_switchtec_ntb_dma_alias(struct pci_dev *pdev)
5024{
5025 void __iomem *mmio;
5026 struct ntb_info_regs __iomem *mmio_ntb;
5027 struct ntb_ctrl_regs __iomem *mmio_ctrl;
5028 struct sys_info_regs __iomem *mmio_sys_info;
5029 u64 partition_map;
5030 u8 partition;
5031 int pp;
5032
5033 if (pci_enable_device(pdev)) {
5034 pci_err(pdev, "Cannot enable Switchtec device\n");
5035 return;
5036 }
5037
5038 mmio = pci_iomap(pdev, 0, 0);
5039 if (mmio == NULL) {
5040 pci_disable_device(pdev);
5041 pci_err(pdev, "Cannot iomap Switchtec device\n");
5042 return;
5043 }
5044
5045 pci_info(pdev, "Setting Switchtec proxy ID aliases\n");
5046
5047 mmio_ntb = mmio + SWITCHTEC_GAS_NTB_OFFSET;
5048 mmio_ctrl = (void __iomem *) mmio_ntb + SWITCHTEC_NTB_REG_CTRL_OFFSET;
5049 mmio_sys_info = mmio + SWITCHTEC_GAS_SYS_INFO_OFFSET;
5050
5051 partition = ioread8(&mmio_ntb->partition_id);
5052
5053 partition_map = ioread32(&mmio_ntb->ep_map);
5054 partition_map |= ((u64) ioread32(&mmio_ntb->ep_map + 4)) << 32;
5055 partition_map &= ~(1ULL << partition);
5056
5057 for (pp = 0; pp < (sizeof(partition_map) * 8); pp++) {
5058 struct ntb_ctrl_regs __iomem *mmio_peer_ctrl;
5059 u32 table_sz = 0;
5060 int te;
5061
5062 if (!(partition_map & (1ULL << pp)))
5063 continue;
5064
5065 pci_dbg(pdev, "Processing partition %d\n", pp);
5066
5067 mmio_peer_ctrl = &mmio_ctrl[pp];
5068
5069 table_sz = ioread16(&mmio_peer_ctrl->req_id_table_size);
5070 if (!table_sz) {
5071 pci_warn(pdev, "Partition %d table_sz 0\n", pp);
5072 continue;
5073 }
5074
5075 if (table_sz > 512) {
5076 pci_warn(pdev,
5077 "Invalid Switchtec partition %d table_sz %d\n",
5078 pp, table_sz);
5079 continue;
5080 }
5081
5082 for (te = 0; te < table_sz; te++) {
5083 u32 rid_entry;
5084 u8 devfn;
5085
5086 rid_entry = ioread32(&mmio_peer_ctrl->req_id_table[te]);
5087 devfn = (rid_entry >> 1) & 0xFF;
5088 pci_dbg(pdev,
5089 "Aliasing Partition %d Proxy ID %02x.%d\n",
5090 pp, PCI_SLOT(devfn), PCI_FUNC(devfn));
5091 pci_add_dma_alias(pdev, devfn);
5092 }
5093 }
5094
5095 pci_iounmap(pdev, mmio);
5096 pci_disable_device(pdev);
5097}
5098#define SWITCHTEC_QUIRK(vid) \
5099 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_MICROSEMI, vid, \
5100 PCI_CLASS_BRIDGE_OTHER, 8, quirk_switchtec_ntb_dma_alias)
5101
5102SWITCHTEC_QUIRK(0x8531); /* PFX 24xG3 */
5103SWITCHTEC_QUIRK(0x8532); /* PFX 32xG3 */
5104SWITCHTEC_QUIRK(0x8533); /* PFX 48xG3 */
5105SWITCHTEC_QUIRK(0x8534); /* PFX 64xG3 */
5106SWITCHTEC_QUIRK(0x8535); /* PFX 80xG3 */
5107SWITCHTEC_QUIRK(0x8536); /* PFX 96xG3 */
5108SWITCHTEC_QUIRK(0x8541); /* PSX 24xG3 */
5109SWITCHTEC_QUIRK(0x8542); /* PSX 32xG3 */
5110SWITCHTEC_QUIRK(0x8543); /* PSX 48xG3 */
5111SWITCHTEC_QUIRK(0x8544); /* PSX 64xG3 */
5112SWITCHTEC_QUIRK(0x8545); /* PSX 80xG3 */
5113SWITCHTEC_QUIRK(0x8546); /* PSX 96xG3 */
5114SWITCHTEC_QUIRK(0x8551); /* PAX 24XG3 */
5115SWITCHTEC_QUIRK(0x8552); /* PAX 32XG3 */
5116SWITCHTEC_QUIRK(0x8553); /* PAX 48XG3 */
5117SWITCHTEC_QUIRK(0x8554); /* PAX 64XG3 */
5118SWITCHTEC_QUIRK(0x8555); /* PAX 80XG3 */
5119SWITCHTEC_QUIRK(0x8556); /* PAX 96XG3 */
5120SWITCHTEC_QUIRK(0x8561); /* PFXL 24XG3 */
5121SWITCHTEC_QUIRK(0x8562); /* PFXL 32XG3 */
5122SWITCHTEC_QUIRK(0x8563); /* PFXL 48XG3 */
5123SWITCHTEC_QUIRK(0x8564); /* PFXL 64XG3 */
5124SWITCHTEC_QUIRK(0x8565); /* PFXL 80XG3 */
5125SWITCHTEC_QUIRK(0x8566); /* PFXL 96XG3 */
5126SWITCHTEC_QUIRK(0x8571); /* PFXI 24XG3 */
5127SWITCHTEC_QUIRK(0x8572); /* PFXI 32XG3 */
5128SWITCHTEC_QUIRK(0x8573); /* PFXI 48XG3 */
5129SWITCHTEC_QUIRK(0x8574); /* PFXI 64XG3 */
5130SWITCHTEC_QUIRK(0x8575); /* PFXI 80XG3 */
5131SWITCHTEC_QUIRK(0x8576); /* PFXI 96XG3 */
5132
5133/*
5134 * On Lenovo Thinkpad P50 SKUs with a Nvidia Quadro M1000M, the BIOS does
5135 * not always reset the secondary Nvidia GPU between reboots if the system
5136 * is configured to use Hybrid Graphics mode. This results in the GPU
5137 * being left in whatever state it was in during the *previous* boot, which
5138 * causes spurious interrupts from the GPU, which in turn causes us to
5139 * disable the wrong IRQ and end up breaking the touchpad. Unsurprisingly,
5140 * this also completely breaks nouveau.
5141 *
5142 * Luckily, it seems a simple reset of the Nvidia GPU brings it back to a
5143 * clean state and fixes all these issues.
5144 *
5145 * When the machine is configured in Dedicated display mode, the issue
5146 * doesn't occur. Fortunately the GPU advertises NoReset+ when in this
5147 * mode, so we can detect that and avoid resetting it.
5148 */
5149static void quirk_reset_lenovo_thinkpad_p50_nvgpu(struct pci_dev *pdev)
5150{
5151 void __iomem *map;
5152 int ret;
5153
5154 if (pdev->subsystem_vendor != PCI_VENDOR_ID_LENOVO ||
5155 pdev->subsystem_device != 0x222e ||
5156 !pdev->reset_fn)
5157 return;
5158
5159 if (pci_enable_device_mem(pdev))
5160 return;
5161
5162 /*
5163 * Based on nvkm_device_ctor() in
5164 * drivers/gpu/drm/nouveau/nvkm/engine/device/base.c
5165 */
5166 map = pci_iomap(pdev, 0, 0x23000);
5167 if (!map) {
5168 pci_err(pdev, "Can't map MMIO space\n");
5169 goto out_disable;
5170 }
5171
5172 /*
5173 * Make sure the GPU looks like it's been POSTed before resetting
5174 * it.
5175 */
5176 if (ioread32(map + 0x2240c) & 0x2) {
5177 pci_info(pdev, FW_BUG "GPU left initialized by EFI, resetting\n");
5178 ret = pci_reset_bus(pdev);
5179 if (ret < 0)
5180 pci_err(pdev, "Failed to reset GPU: %d\n", ret);
5181 }
5182
5183 iounmap(map);
5184out_disable:
5185 pci_disable_device(pdev);
5186}
5187DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, 0x13b1,
5188 PCI_CLASS_DISPLAY_VGA, 8,
5189 quirk_reset_lenovo_thinkpad_p50_nvgpu);