blob: bbba28aa1758a68a748f3db3be8ea74eab554dd8 [file] [log] [blame]
xjb04a4022021-11-25 15:01:52 +08001# SPDX-License-Identifier: GPL-2.0
2config ARM
3 bool
4 default y
5 select ARCH_CLOCKSOURCE_DATA
6 select ARCH_DISCARD_MEMBLOCK if !HAVE_ARCH_PFN_VALID && !KEXEC
7 select ARCH_HAS_DEBUG_VIRTUAL if MMU
8 select ARCH_HAS_DEVMEM_IS_ALLOWED
9 select ARCH_HAS_ELF_RANDOMIZE
10 select ARCH_HAS_FORTIFY_SOURCE
11 select ARCH_HAS_KCOV
12 select ARCH_HAS_MEMBARRIER_SYNC_CORE
13 select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
14 select ARCH_HAS_PHYS_TO_DMA
15 select ARCH_HAS_SET_MEMORY
16 select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
17 select ARCH_HAS_STRICT_MODULE_RWX if MMU
18 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
19 select ARCH_HAVE_CUSTOM_GPIO_H
20 select ARCH_HAS_GCOV_PROFILE_ALL
21 select ARCH_MIGHT_HAVE_PC_PARPORT
22 select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
23 select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
24 select ARCH_SUPPORTS_ATOMIC_RMW
25 select ARCH_USE_BUILTIN_BSWAP
26 select ARCH_USE_CMPXCHG_LOCKREF
27 select ARCH_WANT_IPC_PARSE_VERSION
28 select BUILDTIME_EXTABLE_SORT if MMU
29 select CLONE_BACKWARDS
30 select CPU_PM if (SUSPEND || CPU_IDLE)
31 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
32 select DMA_DIRECT_OPS if !MMU
33 select EDAC_SUPPORT
34 select EDAC_ATOMIC_SCRUB
35 select GENERIC_ALLOCATOR
36 select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
37 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
38 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
39 select GENERIC_CPU_AUTOPROBE
40 select GENERIC_EARLY_IOREMAP
41 select GENERIC_IDLE_POLL_SETUP
42 select GENERIC_IRQ_PROBE
43 select GENERIC_IRQ_SHOW
44 select GENERIC_IRQ_SHOW_LEVEL
45 select GENERIC_PCI_IOMAP
46 select GENERIC_SCHED_CLOCK
47 select GENERIC_SMP_IDLE_THREAD
48 select GENERIC_STRNCPY_FROM_USER
49 select GENERIC_STRNLEN_USER
50 select HANDLE_DOMAIN_IRQ
51 select HARDIRQS_SW_RESEND
52 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
53 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
54 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
55 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
56 select HAVE_ARCH_MMAP_RND_BITS if MMU
57 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
58 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
59 select HAVE_ARCH_TRACEHOOK
60 select HAVE_ARM_SMCCC if CPU_V7
61 select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
62 select HAVE_CONTEXT_TRACKING
63 select HAVE_C_RECORDMCOUNT
64 select HAVE_DEBUG_KMEMLEAK
65 select HAVE_DMA_CONTIGUOUS if MMU
66 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
67 select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
68 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
69 select HAVE_EXIT_THREAD
70 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
71 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
72 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) && (CC_IS_GCC || CLANG_VERSION >= 100000)
73 select HAVE_GCC_PLUGINS
74 select HAVE_GENERIC_DMA_COHERENT
75 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
76 select HAVE_IDE if PCI || ISA || PCMCIA
77 select HAVE_IRQ_TIME_ACCOUNTING
78 select HAVE_KERNEL_GZIP
79 select HAVE_KERNEL_LZ4
80 select HAVE_KERNEL_LZMA
81 select HAVE_KERNEL_LZO
82 select HAVE_KERNEL_XZ
83 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
84 select HAVE_KRETPROBES if (HAVE_KPROBES)
85 select HAVE_MEMBLOCK
86 select HAVE_MOD_ARCH_SPECIFIC
87 select HAVE_NMI
88 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
89 select HAVE_OPTPROBES if !THUMB2_KERNEL
90 select HAVE_PERF_EVENTS
91 select HAVE_PERF_REGS
92 select HAVE_PERF_USER_STACK_DUMP
93 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
94 select HAVE_REGS_AND_STACK_ACCESS_API
95 select HAVE_RSEQ
96 select HAVE_STACKPROTECTOR
97 select HAVE_SYSCALL_TRACEPOINTS
98 select HAVE_UID16
99 select HAVE_VIRT_CPU_ACCOUNTING_GEN
100 select IRQ_FORCED_THREADING
101 select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
102 select MODULES_USE_ELF_REL
103 select NEED_DMA_MAP_STATE
104 select NO_BOOTMEM
105 select OF_EARLY_FLATTREE if OF
106 select OF_RESERVED_MEM if OF
107 select OLD_SIGACTION
108 select OLD_SIGSUSPEND3
109 select PERF_USE_VMALLOC
110 select REFCOUNT_FULL
111 select RTC_LIB
112 select SYS_SUPPORTS_APM_EMULATION
113 # Above selects are sorted alphabetically; please add new ones
114 # according to that. Thanks.
115 help
116 The ARM series is a line of low-power-consumption RISC chip designs
117 licensed by ARM Ltd and targeted at embedded applications and
118 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
119 manufactured, but legacy ARM-based PC hardware remains popular in
120 Europe. There is an ARM Linux project with a web page at
121 <http://www.arm.linux.org.uk/>.
122
123config ARM_HAS_SG_CHAIN
124 select ARCH_HAS_SG_CHAIN
125 bool
126
127config ARM_DMA_USE_IOMMU
128 bool
129 select ARM_HAS_SG_CHAIN
130 select NEED_SG_DMA_LENGTH
131
132if ARM_DMA_USE_IOMMU
133
134config ARM_DMA_IOMMU_ALIGNMENT
135 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
136 range 4 9
137 default 8
138 help
139 DMA mapping framework by default aligns all buffers to the smallest
140 PAGE_SIZE order which is greater than or equal to the requested buffer
141 size. This works well for buffers up to a few hundreds kilobytes, but
142 for larger buffers it just a waste of address space. Drivers which has
143 relatively small addressing window (like 64Mib) might run out of
144 virtual space with just a few allocations.
145
146 With this parameter you can specify the maximum PAGE_SIZE order for
147 DMA IOMMU buffers. Larger buffers will be aligned only to this
148 specified order. The order is expressed as a power of two multiplied
149 by the PAGE_SIZE.
150
151endif
152
153config MIGHT_HAVE_PCI
154 bool
155
156config SYS_SUPPORTS_APM_EMULATION
157 bool
158
159config HAVE_TCM
160 bool
161 select GENERIC_ALLOCATOR
162
163config HAVE_PROC_CPU
164 bool
165
166config NO_IOPORT_MAP
167 bool
168
169config EISA
170 bool
171 ---help---
172 The Extended Industry Standard Architecture (EISA) bus was
173 developed as an open alternative to the IBM MicroChannel bus.
174
175 The EISA bus provided some of the features of the IBM MicroChannel
176 bus while maintaining backward compatibility with cards made for
177 the older ISA bus. The EISA bus saw limited use between 1988 and
178 1995 when it was made obsolete by the PCI bus.
179
180 Say Y here if you are building a kernel for an EISA-based machine.
181
182 Otherwise, say N.
183
184config SBUS
185 bool
186
187config STACKTRACE_SUPPORT
188 bool
189 default y
190
191config LOCKDEP_SUPPORT
192 bool
193 default y
194
195config TRACE_IRQFLAGS_SUPPORT
196 bool
197 default !CPU_V7M
198
199config RWSEM_XCHGADD_ALGORITHM
200 bool
201 default y
202
203config ARCH_HAS_ILOG2_U32
204 bool
205
206config ARCH_HAS_ILOG2_U64
207 bool
208
209config ARCH_HAS_BANDGAP
210 bool
211
212config FIX_EARLYCON_MEM
213 def_bool y if MMU
214
215config GENERIC_HWEIGHT
216 bool
217 default y
218
219config GENERIC_CALIBRATE_DELAY
220 bool
221 default y
222
223config ARCH_MAY_HAVE_PC_FDC
224 bool
225
226config ZONE_DMA
227 bool
228
229config ARCH_SUPPORTS_UPROBES
230 def_bool y
231
232config ARCH_HAS_DMA_SET_COHERENT_MASK
233 bool
234
235config GENERIC_ISA_DMA
236 bool
237
238config FIQ
239 bool
240
241config NEED_RET_TO_USER
242 bool
243
244config ARCH_MTD_XIP
245 bool
246
247config ARM_PATCH_PHYS_VIRT
248 bool "Patch physical to virtual translations at runtime" if EMBEDDED
249 default y
250 depends on !XIP_KERNEL && MMU
251 help
252 Patch phys-to-virt and virt-to-phys translation functions at
253 boot and module load time according to the position of the
254 kernel in system memory.
255
256 This can only be used with non-XIP MMU kernels where the base
257 of physical memory is at a 16MB boundary.
258
259 Only disable this option if you know that you do not require
260 this feature (eg, building a kernel for a single machine) and
261 you need to shrink the kernel to the minimal size.
262
263config NEED_MACH_IO_H
264 bool
265 help
266 Select this when mach/io.h is required to provide special
267 definitions for this platform. The need for mach/io.h should
268 be avoided when possible.
269
270config NEED_MACH_MEMORY_H
271 bool
272 help
273 Select this when mach/memory.h is required to provide special
274 definitions for this platform. The need for mach/memory.h should
275 be avoided when possible.
276
277config PHYS_OFFSET
278 hex "Physical address of main memory" if MMU
279 depends on !ARM_PATCH_PHYS_VIRT
280 default DRAM_BASE if !MMU
281 default 0x00000000 if ARCH_EBSA110 || \
282 ARCH_FOOTBRIDGE || \
283 ARCH_INTEGRATOR || \
284 ARCH_IOP13XX || \
285 ARCH_KS8695 || \
286 ARCH_REALVIEW
287 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
288 default 0x20000000 if ARCH_S5PV210
289 default 0xc0000000 if ARCH_SA1100
290 help
291 Please provide the physical address corresponding to the
292 location of main memory in your system.
293
294config GENERIC_BUG
295 def_bool y
296 depends on BUG
297
298config PGTABLE_LEVELS
299 int
300 default 3 if ARM_LPAE
301 default 2
302
303menu "System Type"
304
305config MMU
306 bool "MMU-based Paged Memory Management Support"
307 default y
308 help
309 Select if you want MMU-based virtualised addressing space
310 support by paged memory management. If unsure, say 'Y'.
311
312config ARCH_MMAP_RND_BITS_MIN
313 default 8
314
315config ARCH_MMAP_RND_BITS_MAX
316 default 14 if PAGE_OFFSET=0x40000000
317 default 15 if PAGE_OFFSET=0x80000000
318 default 16
319
320#
321# The "ARM system type" choice list is ordered alphabetically by option
322# text. Please add new entries in the option alphabetic order.
323#
324choice
325 prompt "ARM system type"
326 default ARM_SINGLE_ARMV7M if !MMU
327 default ARCH_MULTIPLATFORM if MMU
328
329config ARCH_MULTIPLATFORM
330 bool "Allow multiple platforms to be selected"
331 depends on MMU
332 select ARM_HAS_SG_CHAIN
333 select ARM_PATCH_PHYS_VIRT
334 select AUTO_ZRELADDR
335 select TIMER_OF
336 select COMMON_CLK
337 select GENERIC_CLOCKEVENTS
338 select GENERIC_IRQ_MULTI_HANDLER
339 select MIGHT_HAVE_PCI
340 select PCI_DOMAINS if PCI
341 select SPARSE_IRQ
342 select USE_OF
343
344config ARM_SINGLE_ARMV7M
345 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
346 depends on !MMU
347 select ARM_NVIC
348 select AUTO_ZRELADDR
349 select TIMER_OF
350 select COMMON_CLK
351 select CPU_V7M
352 select GENERIC_CLOCKEVENTS
353 select NO_IOPORT_MAP
354 select SPARSE_IRQ
355 select USE_OF
356
357config ARCH_EBSA110
358 bool "EBSA-110"
359 select ARCH_USES_GETTIMEOFFSET
360 select CPU_SA110
361 select ISA
362 select NEED_MACH_IO_H
363 select NEED_MACH_MEMORY_H
364 select NO_IOPORT_MAP
365 help
366 This is an evaluation board for the StrongARM processor available
367 from Digital. It has limited hardware on-board, including an
368 Ethernet interface, two PCMCIA sockets, two serial ports and a
369 parallel port.
370
371config ARCH_EP93XX
372 bool "EP93xx-based"
373 select ARCH_SPARSEMEM_ENABLE
374 select ARM_AMBA
375 imply ARM_PATCH_PHYS_VIRT
376 select ARM_VIC
377 select AUTO_ZRELADDR
378 select CLKDEV_LOOKUP
379 select CLKSRC_MMIO
380 select CPU_ARM920T
381 select GENERIC_CLOCKEVENTS
382 select GPIOLIB
383 help
384 This enables support for the Cirrus EP93xx series of CPUs.
385
386config ARCH_FOOTBRIDGE
387 bool "FootBridge"
388 select CPU_SA110
389 select FOOTBRIDGE
390 select GENERIC_CLOCKEVENTS
391 select HAVE_IDE
392 select NEED_MACH_IO_H if !MMU
393 select NEED_MACH_MEMORY_H
394 help
395 Support for systems based on the DC21285 companion chip
396 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
397
398config ARCH_NETX
399 bool "Hilscher NetX based"
400 select ARM_VIC
401 select CLKSRC_MMIO
402 select CPU_ARM926T
403 select GENERIC_CLOCKEVENTS
404 help
405 This enables support for systems based on the Hilscher NetX Soc
406
407config ARCH_IOP13XX
408 bool "IOP13xx-based"
409 depends on MMU
410 select CPU_XSC3
411 select NEED_MACH_MEMORY_H
412 select NEED_RET_TO_USER
413 select PCI
414 select PLAT_IOP
415 select VMSPLIT_1G
416 select SPARSE_IRQ
417 help
418 Support for Intel's IOP13XX (XScale) family of processors.
419
420config ARCH_IOP32X
421 bool "IOP32x-based"
422 depends on MMU
423 select CPU_XSCALE
424 select GPIO_IOP
425 select GPIOLIB
426 select NEED_RET_TO_USER
427 select PCI
428 select PLAT_IOP
429 help
430 Support for Intel's 80219 and IOP32X (XScale) family of
431 processors.
432
433config ARCH_IOP33X
434 bool "IOP33x-based"
435 depends on MMU
436 select CPU_XSCALE
437 select GPIO_IOP
438 select GPIOLIB
439 select NEED_RET_TO_USER
440 select PCI
441 select PLAT_IOP
442 help
443 Support for Intel's IOP33X (XScale) family of processors.
444
445config ARCH_IXP4XX
446 bool "IXP4xx-based"
447 depends on MMU
448 select ARCH_HAS_DMA_SET_COHERENT_MASK
449 select ARCH_SUPPORTS_BIG_ENDIAN
450 select CLKSRC_MMIO
451 select CPU_XSCALE
452 select DMABOUNCE if PCI
453 select GENERIC_CLOCKEVENTS
454 select GPIOLIB
455 select MIGHT_HAVE_PCI
456 select NEED_MACH_IO_H
457 select USB_EHCI_BIG_ENDIAN_DESC
458 select USB_EHCI_BIG_ENDIAN_MMIO
459 help
460 Support for Intel's IXP4XX (XScale) family of processors.
461
462config ARCH_DOVE
463 bool "Marvell Dove"
464 select CPU_PJ4
465 select GENERIC_CLOCKEVENTS
466 select GENERIC_IRQ_MULTI_HANDLER
467 select GPIOLIB
468 select MIGHT_HAVE_PCI
469 select MVEBU_MBUS
470 select PINCTRL
471 select PINCTRL_DOVE
472 select PLAT_ORION_LEGACY
473 select SPARSE_IRQ
474 select PM_GENERIC_DOMAINS if PM
475 help
476 Support for the Marvell Dove SoC 88AP510
477
478config ARCH_KS8695
479 bool "Micrel/Kendin KS8695"
480 select CLKSRC_MMIO
481 select CPU_ARM922T
482 select GENERIC_CLOCKEVENTS
483 select GPIOLIB
484 select NEED_MACH_MEMORY_H
485 help
486 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
487 System-on-Chip devices.
488
489config ARCH_W90X900
490 bool "Nuvoton W90X900 CPU"
491 select CLKDEV_LOOKUP
492 select CLKSRC_MMIO
493 select CPU_ARM926T
494 select GENERIC_CLOCKEVENTS
495 select GPIOLIB
496 help
497 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
498 At present, the w90x900 has been renamed nuc900, regarding
499 the ARM series product line, you can login the following
500 link address to know more.
501
502 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
503 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
504
505config ARCH_LPC32XX
506 bool "NXP LPC32XX"
507 select ARM_AMBA
508 select CLKDEV_LOOKUP
509 select CLKSRC_LPC32XX
510 select COMMON_CLK
511 select CPU_ARM926T
512 select GENERIC_CLOCKEVENTS
513 select GENERIC_IRQ_MULTI_HANDLER
514 select GPIOLIB
515 select SPARSE_IRQ
516 select USE_OF
517 help
518 Support for the NXP LPC32XX family of processors
519
520config ARCH_PXA
521 bool "PXA2xx/PXA3xx-based"
522 depends on MMU
523 select ARCH_MTD_XIP
524 select ARM_CPU_SUSPEND if PM
525 select AUTO_ZRELADDR
526 select COMMON_CLK
527 select CLKDEV_LOOKUP
528 select CLKSRC_PXA
529 select CLKSRC_MMIO
530 select TIMER_OF
531 select CPU_XSCALE if !CPU_XSC3
532 select GENERIC_CLOCKEVENTS
533 select GENERIC_IRQ_MULTI_HANDLER
534 select GPIO_PXA
535 select GPIOLIB
536 select HAVE_IDE
537 select IRQ_DOMAIN
538 select PLAT_PXA
539 select SPARSE_IRQ
540 help
541 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
542
543config ARCH_RPC
544 bool "RiscPC"
545 depends on MMU
546 select ARCH_ACORN
547 select ARCH_MAY_HAVE_PC_FDC
548 select ARCH_SPARSEMEM_ENABLE
549 select ARCH_USES_GETTIMEOFFSET
550 select CPU_SA110
551 select FIQ
552 select HAVE_IDE
553 select HAVE_PATA_PLATFORM
554 select ISA_DMA_API
555 select NEED_MACH_IO_H
556 select NEED_MACH_MEMORY_H
557 select NO_IOPORT_MAP
558 help
559 On the Acorn Risc-PC, Linux can support the internal IDE disk and
560 CD-ROM interface, serial and parallel port, and the floppy drive.
561
562config ARCH_SA1100
563 bool "SA1100-based"
564 select ARCH_MTD_XIP
565 select ARCH_SPARSEMEM_ENABLE
566 select CLKDEV_LOOKUP
567 select CLKSRC_MMIO
568 select CLKSRC_PXA
569 select TIMER_OF if OF
570 select CPU_FREQ
571 select CPU_SA1100
572 select GENERIC_CLOCKEVENTS
573 select GENERIC_IRQ_MULTI_HANDLER
574 select GPIOLIB
575 select HAVE_IDE
576 select IRQ_DOMAIN
577 select ISA
578 select NEED_MACH_MEMORY_H
579 select SPARSE_IRQ
580 help
581 Support for StrongARM 11x0 based boards.
582
583config ARCH_S3C24XX
584 bool "Samsung S3C24XX SoCs"
585 select ATAGS
586 select CLKDEV_LOOKUP
587 select CLKSRC_SAMSUNG_PWM
588 select GENERIC_CLOCKEVENTS
589 select GPIO_SAMSUNG
590 select GPIOLIB
591 select GENERIC_IRQ_MULTI_HANDLER
592 select HAVE_S3C2410_I2C if I2C
593 select HAVE_S3C2410_WATCHDOG if WATCHDOG
594 select HAVE_S3C_RTC if RTC_CLASS
595 select NEED_MACH_IO_H
596 select SAMSUNG_ATAGS
597 select USE_OF
598 help
599 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
600 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
601 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
602 Samsung SMDK2410 development board (and derivatives).
603
604config ARCH_DAVINCI
605 bool "TI DaVinci"
606 select ARCH_HAS_HOLES_MEMORYMODEL
607 select COMMON_CLK
608 select CPU_ARM926T
609 select GENERIC_ALLOCATOR
610 select GENERIC_CLOCKEVENTS
611 select GENERIC_IRQ_CHIP
612 select GPIOLIB
613 select HAVE_IDE
614 select PM_GENERIC_DOMAINS if PM
615 select PM_GENERIC_DOMAINS_OF if PM && OF
616 select REGMAP_MMIO
617 select RESET_CONTROLLER
618 select USE_OF
619 select ZONE_DMA
620 help
621 Support for TI's DaVinci platform.
622
623config ARCH_OMAP1
624 bool "TI OMAP1"
625 depends on MMU
626 select ARCH_HAS_HOLES_MEMORYMODEL
627 select ARCH_OMAP
628 select CLKDEV_LOOKUP
629 select CLKSRC_MMIO
630 select GENERIC_CLOCKEVENTS
631 select GENERIC_IRQ_CHIP
632 select GENERIC_IRQ_MULTI_HANDLER
633 select GPIOLIB
634 select HAVE_IDE
635 select IRQ_DOMAIN
636 select NEED_MACH_IO_H if PCCARD
637 select NEED_MACH_MEMORY_H
638 select SPARSE_IRQ
639 help
640 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
641
642endchoice
643
644menu "Multiple platform selection"
645 depends on ARCH_MULTIPLATFORM
646
647comment "CPU Core family selection"
648
649config ARCH_MULTI_V4
650 bool "ARMv4 based platforms (FA526)"
651 depends on !ARCH_MULTI_V6_V7
652 select ARCH_MULTI_V4_V5
653 select CPU_FA526
654
655config ARCH_MULTI_V4T
656 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
657 depends on !ARCH_MULTI_V6_V7
658 select ARCH_MULTI_V4_V5
659 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
660 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
661 CPU_ARM925T || CPU_ARM940T)
662
663config ARCH_MULTI_V5
664 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
665 depends on !ARCH_MULTI_V6_V7
666 select ARCH_MULTI_V4_V5
667 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
668 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
669 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
670
671config ARCH_MULTI_V4_V5
672 bool
673
674config ARCH_MULTI_V6
675 bool "ARMv6 based platforms (ARM11)"
676 select ARCH_MULTI_V6_V7
677 select CPU_V6K
678
679config ARCH_MULTI_V7
680 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
681 default y
682 select ARCH_MULTI_V6_V7
683 select CPU_V7
684 select HAVE_SMP
685
686config ARCH_MULTI_V6_V7
687 bool
688 select MIGHT_HAVE_CACHE_L2X0
689
690config ARCH_MULTI_CPU_AUTO
691 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
692 select ARCH_MULTI_V5
693
694endmenu
695
696config ARCH_VIRT
697 bool "Dummy Virtual Machine"
698 depends on ARCH_MULTI_V7
699 select ARM_AMBA
700 select ARM_GIC
701 select ARM_GIC_V2M if PCI
702 select ARM_GIC_V3
703 select ARM_GIC_V3_ITS if PCI
704 select ARM_PSCI
705 select HAVE_ARM_ARCH_TIMER
706
707#
708# This is sorted alphabetically by mach-* pathname. However, plat-*
709# Kconfigs may be included either alphabetically (according to the
710# plat- suffix) or along side the corresponding mach-* source.
711#
712source "arch/arm/mach-actions/Kconfig"
713
714source "arch/arm/mach-alpine/Kconfig"
715
716source "arch/arm/mach-artpec/Kconfig"
717
718source "arch/arm/mach-asm9260/Kconfig"
719
720source "arch/arm/mach-aspeed/Kconfig"
721
722source "arch/arm/mach-at91/Kconfig"
723
724source "arch/arm/mach-axxia/Kconfig"
725
726source "arch/arm/mach-bcm/Kconfig"
727
728source "arch/arm/mach-berlin/Kconfig"
729
730source "arch/arm/mach-clps711x/Kconfig"
731
732source "arch/arm/mach-cns3xxx/Kconfig"
733
734source "arch/arm/mach-davinci/Kconfig"
735
736source "arch/arm/mach-digicolor/Kconfig"
737
738source "arch/arm/mach-dove/Kconfig"
739
740source "arch/arm/mach-ep93xx/Kconfig"
741
742source "arch/arm/mach-exynos/Kconfig"
743source "arch/arm/plat-samsung/Kconfig"
744
745source "arch/arm/mach-footbridge/Kconfig"
746
747source "arch/arm/mach-gemini/Kconfig"
748
749source "arch/arm/mach-highbank/Kconfig"
750
751source "arch/arm/mach-hisi/Kconfig"
752
753source "arch/arm/mach-imx/Kconfig"
754
755source "arch/arm/mach-integrator/Kconfig"
756
757source "arch/arm/mach-iop13xx/Kconfig"
758
759source "arch/arm/mach-iop32x/Kconfig"
760
761source "arch/arm/mach-iop33x/Kconfig"
762
763source "arch/arm/mach-ixp4xx/Kconfig"
764
765source "arch/arm/mach-keystone/Kconfig"
766
767source "arch/arm/mach-ks8695/Kconfig"
768
769source "arch/arm/mach-mediatek/Kconfig"
770
771source "arch/arm/mach-meson/Kconfig"
772
773source "arch/arm/mach-mmp/Kconfig"
774
775source "arch/arm/mach-moxart/Kconfig"
776
777source "arch/arm/mach-mv78xx0/Kconfig"
778
779source "arch/arm/mach-mvebu/Kconfig"
780
781source "arch/arm/mach-mxs/Kconfig"
782
783source "arch/arm/mach-netx/Kconfig"
784
785source "arch/arm/mach-nomadik/Kconfig"
786
787source "arch/arm/mach-npcm/Kconfig"
788
789source "arch/arm/mach-nspire/Kconfig"
790
791source "arch/arm/plat-omap/Kconfig"
792
793source "arch/arm/mach-omap1/Kconfig"
794
795source "arch/arm/mach-omap2/Kconfig"
796
797source "arch/arm/mach-orion5x/Kconfig"
798
799source "arch/arm/mach-oxnas/Kconfig"
800
801source "arch/arm/mach-picoxcell/Kconfig"
802
803source "arch/arm/mach-prima2/Kconfig"
804
805source "arch/arm/mach-pxa/Kconfig"
806source "arch/arm/plat-pxa/Kconfig"
807
808source "arch/arm/mach-qcom/Kconfig"
809
810source "arch/arm/mach-realview/Kconfig"
811
812source "arch/arm/mach-rockchip/Kconfig"
813
814source "arch/arm/mach-s3c24xx/Kconfig"
815
816source "arch/arm/mach-s3c64xx/Kconfig"
817
818source "arch/arm/mach-s5pv210/Kconfig"
819
820source "arch/arm/mach-sa1100/Kconfig"
821
822source "arch/arm/mach-shmobile/Kconfig"
823
824source "arch/arm/mach-socfpga/Kconfig"
825
826source "arch/arm/mach-spear/Kconfig"
827
828source "arch/arm/mach-sti/Kconfig"
829
830source "arch/arm/mach-stm32/Kconfig"
831
832source "arch/arm/mach-sunxi/Kconfig"
833
834source "arch/arm/mach-tango/Kconfig"
835
836source "arch/arm/mach-tegra/Kconfig"
837
838source "arch/arm/mach-u300/Kconfig"
839
840source "arch/arm/mach-uniphier/Kconfig"
841
842source "arch/arm/mach-ux500/Kconfig"
843
844source "arch/arm/mach-versatile/Kconfig"
845
846source "arch/arm/mach-vexpress/Kconfig"
847source "arch/arm/plat-versatile/Kconfig"
848
849source "arch/arm/mach-vt8500/Kconfig"
850
851source "arch/arm/mach-w90x900/Kconfig"
852
853source "arch/arm/mach-zx/Kconfig"
854
855source "arch/arm/mach-zynq/Kconfig"
856
857# ARMv7-M architecture
858config ARCH_EFM32
859 bool "Energy Micro efm32"
860 depends on ARM_SINGLE_ARMV7M
861 select GPIOLIB
862 help
863 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
864 processors.
865
866config ARCH_LPC18XX
867 bool "NXP LPC18xx/LPC43xx"
868 depends on ARM_SINGLE_ARMV7M
869 select ARCH_HAS_RESET_CONTROLLER
870 select ARM_AMBA
871 select CLKSRC_LPC32XX
872 select PINCTRL
873 help
874 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
875 high performance microcontrollers.
876
877config ARCH_MPS2
878 bool "ARM MPS2 platform"
879 depends on ARM_SINGLE_ARMV7M
880 select ARM_AMBA
881 select CLKSRC_MPS2
882 help
883 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
884 with a range of available cores like Cortex-M3/M4/M7.
885
886 Please, note that depends which Application Note is used memory map
887 for the platform may vary, so adjustment of RAM base might be needed.
888
889# Definitions to make life easier
890config ARCH_ACORN
891 bool
892
893config PLAT_IOP
894 bool
895 select GENERIC_CLOCKEVENTS
896
897config PLAT_ORION
898 bool
899 select CLKSRC_MMIO
900 select COMMON_CLK
901 select GENERIC_IRQ_CHIP
902 select IRQ_DOMAIN
903
904config PLAT_ORION_LEGACY
905 bool
906 select PLAT_ORION
907
908config PLAT_PXA
909 bool
910
911config PLAT_VERSATILE
912 bool
913
914source "arch/arm/firmware/Kconfig"
915
916source arch/arm/mm/Kconfig
917
918config IWMMXT
919 bool "Enable iWMMXt support"
920 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
921 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
922 help
923 Enable support for iWMMXt context switching at run time if
924 running on a CPU that supports it.
925
926if !MMU
927source "arch/arm/Kconfig-nommu"
928endif
929
930config PJ4B_ERRATA_4742
931 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
932 depends on CPU_PJ4B && MACH_ARMADA_370
933 default y
934 help
935 When coming out of either a Wait for Interrupt (WFI) or a Wait for
936 Event (WFE) IDLE states, a specific timing sensitivity exists between
937 the retiring WFI/WFE instructions and the newly issued subsequent
938 instructions. This sensitivity can result in a CPU hang scenario.
939 Workaround:
940 The software must insert either a Data Synchronization Barrier (DSB)
941 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
942 instruction
943
944config ARM_ERRATA_326103
945 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
946 depends on CPU_V6
947 help
948 Executing a SWP instruction to read-only memory does not set bit 11
949 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
950 treat the access as a read, preventing a COW from occurring and
951 causing the faulting task to livelock.
952
953config ARM_ERRATA_411920
954 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
955 depends on CPU_V6 || CPU_V6K
956 help
957 Invalidation of the Instruction Cache operation can
958 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
959 It does not affect the MPCore. This option enables the ARM Ltd.
960 recommended workaround.
961
962config ARM_ERRATA_430973
963 bool "ARM errata: Stale prediction on replaced interworking branch"
964 depends on CPU_V7
965 help
966 This option enables the workaround for the 430973 Cortex-A8
967 r1p* erratum. If a code sequence containing an ARM/Thumb
968 interworking branch is replaced with another code sequence at the
969 same virtual address, whether due to self-modifying code or virtual
970 to physical address re-mapping, Cortex-A8 does not recover from the
971 stale interworking branch prediction. This results in Cortex-A8
972 executing the new code sequence in the incorrect ARM or Thumb state.
973 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
974 and also flushes the branch target cache at every context switch.
975 Note that setting specific bits in the ACTLR register may not be
976 available in non-secure mode.
977
978config ARM_ERRATA_458693
979 bool "ARM errata: Processor deadlock when a false hazard is created"
980 depends on CPU_V7
981 depends on !ARCH_MULTIPLATFORM
982 help
983 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
984 erratum. For very specific sequences of memory operations, it is
985 possible for a hazard condition intended for a cache line to instead
986 be incorrectly associated with a different cache line. This false
987 hazard might then cause a processor deadlock. The workaround enables
988 the L1 caching of the NEON accesses and disables the PLD instruction
989 in the ACTLR register. Note that setting specific bits in the ACTLR
990 register may not be available in non-secure mode.
991
992config ARM_ERRATA_460075
993 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
994 depends on CPU_V7
995 depends on !ARCH_MULTIPLATFORM
996 help
997 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
998 erratum. Any asynchronous access to the L2 cache may encounter a
999 situation in which recent store transactions to the L2 cache are lost
1000 and overwritten with stale memory contents from external memory. The
1001 workaround disables the write-allocate mode for the L2 cache via the
1002 ACTLR register. Note that setting specific bits in the ACTLR register
1003 may not be available in non-secure mode.
1004
1005config ARM_ERRATA_742230
1006 bool "ARM errata: DMB operation may be faulty"
1007 depends on CPU_V7 && SMP
1008 depends on !ARCH_MULTIPLATFORM
1009 help
1010 This option enables the workaround for the 742230 Cortex-A9
1011 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1012 between two write operations may not ensure the correct visibility
1013 ordering of the two writes. This workaround sets a specific bit in
1014 the diagnostic register of the Cortex-A9 which causes the DMB
1015 instruction to behave as a DSB, ensuring the correct behaviour of
1016 the two writes.
1017
1018config ARM_ERRATA_742231
1019 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1020 depends on CPU_V7 && SMP
1021 depends on !ARCH_MULTIPLATFORM
1022 help
1023 This option enables the workaround for the 742231 Cortex-A9
1024 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1025 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1026 accessing some data located in the same cache line, may get corrupted
1027 data due to bad handling of the address hazard when the line gets
1028 replaced from one of the CPUs at the same time as another CPU is
1029 accessing it. This workaround sets specific bits in the diagnostic
1030 register of the Cortex-A9 which reduces the linefill issuing
1031 capabilities of the processor.
1032
1033config ARM_ERRATA_643719
1034 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1035 depends on CPU_V7 && SMP
1036 default y
1037 help
1038 This option enables the workaround for the 643719 Cortex-A9 (prior to
1039 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1040 register returns zero when it should return one. The workaround
1041 corrects this value, ensuring cache maintenance operations which use
1042 it behave as intended and avoiding data corruption.
1043
1044config ARM_ERRATA_720789
1045 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1046 depends on CPU_V7
1047 help
1048 This option enables the workaround for the 720789 Cortex-A9 (prior to
1049 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1050 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1051 As a consequence of this erratum, some TLB entries which should be
1052 invalidated are not, resulting in an incoherency in the system page
1053 tables. The workaround changes the TLB flushing routines to invalidate
1054 entries regardless of the ASID.
1055
1056config ARM_ERRATA_743622
1057 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1058 depends on CPU_V7
1059 depends on !ARCH_MULTIPLATFORM
1060 help
1061 This option enables the workaround for the 743622 Cortex-A9
1062 (r2p*) erratum. Under very rare conditions, a faulty
1063 optimisation in the Cortex-A9 Store Buffer may lead to data
1064 corruption. This workaround sets a specific bit in the diagnostic
1065 register of the Cortex-A9 which disables the Store Buffer
1066 optimisation, preventing the defect from occurring. This has no
1067 visible impact on the overall performance or power consumption of the
1068 processor.
1069
1070config ARM_ERRATA_751472
1071 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1072 depends on CPU_V7
1073 depends on !ARCH_MULTIPLATFORM
1074 help
1075 This option enables the workaround for the 751472 Cortex-A9 (prior
1076 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1077 completion of a following broadcasted operation if the second
1078 operation is received by a CPU before the ICIALLUIS has completed,
1079 potentially leading to corrupted entries in the cache or TLB.
1080
1081config ARM_ERRATA_754322
1082 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1083 depends on CPU_V7
1084 help
1085 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1086 r3p*) erratum. A speculative memory access may cause a page table walk
1087 which starts prior to an ASID switch but completes afterwards. This
1088 can populate the micro-TLB with a stale entry which may be hit with
1089 the new ASID. This workaround places two dsb instructions in the mm
1090 switching code so that no page table walks can cross the ASID switch.
1091
1092config ARM_ERRATA_754327
1093 bool "ARM errata: no automatic Store Buffer drain"
1094 depends on CPU_V7 && SMP
1095 help
1096 This option enables the workaround for the 754327 Cortex-A9 (prior to
1097 r2p0) erratum. The Store Buffer does not have any automatic draining
1098 mechanism and therefore a livelock may occur if an external agent
1099 continuously polls a memory location waiting to observe an update.
1100 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1101 written polling loops from denying visibility of updates to memory.
1102
1103config ARM_ERRATA_364296
1104 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1105 depends on CPU_V6
1106 help
1107 This options enables the workaround for the 364296 ARM1136
1108 r0p2 erratum (possible cache data corruption with
1109 hit-under-miss enabled). It sets the undocumented bit 31 in
1110 the auxiliary control register and the FI bit in the control
1111 register, thus disabling hit-under-miss without putting the
1112 processor into full low interrupt latency mode. ARM11MPCore
1113 is not affected.
1114
1115config ARM_ERRATA_764369
1116 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1117 depends on CPU_V7 && SMP
1118 help
1119 This option enables the workaround for erratum 764369
1120 affecting Cortex-A9 MPCore with two or more processors (all
1121 current revisions). Under certain timing circumstances, a data
1122 cache line maintenance operation by MVA targeting an Inner
1123 Shareable memory region may fail to proceed up to either the
1124 Point of Coherency or to the Point of Unification of the
1125 system. This workaround adds a DSB instruction before the
1126 relevant cache maintenance functions and sets a specific bit
1127 in the diagnostic control register of the SCU.
1128
1129config ARM_ERRATA_775420
1130 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1131 depends on CPU_V7
1132 help
1133 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1134 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1135 operation aborts with MMU exception, it might cause the processor
1136 to deadlock. This workaround puts DSB before executing ISB if
1137 an abort may occur on cache maintenance.
1138
1139config ARM_ERRATA_798181
1140 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1141 depends on CPU_V7 && SMP
1142 help
1143 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1144 adequately shooting down all use of the old entries. This
1145 option enables the Linux kernel workaround for this erratum
1146 which sends an IPI to the CPUs that are running the same ASID
1147 as the one being invalidated.
1148
1149config ARM_ERRATA_773022
1150 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1151 depends on CPU_V7
1152 help
1153 This option enables the workaround for the 773022 Cortex-A15
1154 (up to r0p4) erratum. In certain rare sequences of code, the
1155 loop buffer may deliver incorrect instructions. This
1156 workaround disables the loop buffer to avoid the erratum.
1157
1158config ARM_ERRATA_818325_852422
1159 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1160 depends on CPU_V7
1161 help
1162 This option enables the workaround for:
1163 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1164 instruction might deadlock. Fixed in r0p1.
1165 - Cortex-A12 852422: Execution of a sequence of instructions might
1166 lead to either a data corruption or a CPU deadlock. Not fixed in
1167 any Cortex-A12 cores yet.
1168 This workaround for all both errata involves setting bit[12] of the
1169 Feature Register. This bit disables an optimisation applied to a
1170 sequence of 2 instructions that use opposing condition codes.
1171
1172config ARM_ERRATA_821420
1173 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1174 depends on CPU_V7
1175 help
1176 This option enables the workaround for the 821420 Cortex-A12
1177 (all revs) erratum. In very rare timing conditions, a sequence
1178 of VMOV to Core registers instructions, for which the second
1179 one is in the shadow of a branch or abort, can lead to a
1180 deadlock when the VMOV instructions are issued out-of-order.
1181
1182config ARM_ERRATA_825619
1183 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1184 depends on CPU_V7
1185 help
1186 This option enables the workaround for the 825619 Cortex-A12
1187 (all revs) erratum. Within rare timing constraints, executing a
1188 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1189 and Device/Strongly-Ordered loads and stores might cause deadlock
1190
1191config ARM_ERRATA_852421
1192 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1193 depends on CPU_V7
1194 help
1195 This option enables the workaround for the 852421 Cortex-A17
1196 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1197 execution of a DMB ST instruction might fail to properly order
1198 stores from GroupA and stores from GroupB.
1199
1200config ARM_ERRATA_852423
1201 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1202 depends on CPU_V7
1203 help
1204 This option enables the workaround for:
1205 - Cortex-A17 852423: Execution of a sequence of instructions might
1206 lead to either a data corruption or a CPU deadlock. Not fixed in
1207 any Cortex-A17 cores yet.
1208 This is identical to Cortex-A12 erratum 852422. It is a separate
1209 config option from the A12 erratum due to the way errata are checked
1210 for and handled.
1211
1212endmenu
1213
1214source "arch/arm/common/Kconfig"
1215
1216menu "Bus support"
1217
1218config ISA
1219 bool
1220 help
1221 Find out whether you have ISA slots on your motherboard. ISA is the
1222 name of a bus system, i.e. the way the CPU talks to the other stuff
1223 inside your box. Other bus systems are PCI, EISA, MicroChannel
1224 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1225 newer boards don't support it. If you have ISA, say Y, otherwise N.
1226
1227# Select ISA DMA controller support
1228config ISA_DMA
1229 bool
1230 select ISA_DMA_API
1231
1232# Select ISA DMA interface
1233config ISA_DMA_API
1234 bool
1235
1236config PCI
1237 bool "PCI support" if MIGHT_HAVE_PCI
1238 help
1239 Find out whether you have a PCI motherboard. PCI is the name of a
1240 bus system, i.e. the way the CPU talks to the other stuff inside
1241 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1242 VESA. If you have PCI, say Y, otherwise N.
1243
1244config PCI_DOMAINS
1245 bool "Support for multiple PCI domains"
1246 depends on PCI
1247 help
1248 Enable PCI domains kernel management. Say Y if your machine
1249 has a PCI bus hierarchy that requires more than one PCI
1250 domain (aka segment) to be correctly managed. Say N otherwise.
1251
1252 If you don't know what to do here, say N.
1253
1254config PCI_DOMAINS_GENERIC
1255 def_bool PCI_DOMAINS
1256
1257config PCI_NANOENGINE
1258 bool "BSE nanoEngine PCI support"
1259 depends on SA1100_NANOENGINE
1260 help
1261 Enable PCI on the BSE nanoEngine board.
1262
1263config PCI_SYSCALL
1264 def_bool PCI
1265
1266config PCI_HOST_ITE8152
1267 bool
1268 depends on PCI && MACH_ARMCORE
1269 default y
1270 select DMABOUNCE
1271
1272source "drivers/pci/Kconfig"
1273
1274source "drivers/pcmcia/Kconfig"
1275
1276endmenu
1277
1278menu "Kernel Features"
1279
1280config HAVE_SMP
1281 bool
1282 help
1283 This option should be selected by machines which have an SMP-
1284 capable CPU.
1285
1286 The only effect of this option is to make the SMP-related
1287 options available to the user for configuration.
1288
1289config SMP
1290 bool "Symmetric Multi-Processing"
1291 depends on CPU_V6K || CPU_V7
1292 depends on GENERIC_CLOCKEVENTS
1293 depends on HAVE_SMP
1294 depends on MMU || ARM_MPU
1295 select IRQ_WORK
1296 help
1297 This enables support for systems with more than one CPU. If you have
1298 a system with only one CPU, say N. If you have a system with more
1299 than one CPU, say Y.
1300
1301 If you say N here, the kernel will run on uni- and multiprocessor
1302 machines, but will use only one CPU of a multiprocessor machine. If
1303 you say Y here, the kernel will run on many, but not all,
1304 uniprocessor machines. On a uniprocessor machine, the kernel
1305 will run faster if you say N here.
1306
1307 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1308 <file:Documentation/lockup-watchdogs.txt> and the SMP-HOWTO available at
1309 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1310
1311 If you don't know what to do here, say N.
1312
1313config SMP_ON_UP
1314 bool "Allow booting SMP kernel on uniprocessor systems"
1315 depends on SMP && !XIP_KERNEL && MMU
1316 default y
1317 help
1318 SMP kernels contain instructions which fail on non-SMP processors.
1319 Enabling this option allows the kernel to modify itself to make
1320 these instructions safe. Disabling it allows about 1K of space
1321 savings.
1322
1323 If you don't know what to do here, say Y.
1324
1325config ARM_CPU_TOPOLOGY
1326 bool "Support cpu topology definition"
1327 depends on SMP && CPU_V7
1328 default y
1329 help
1330 Support ARM cpu topology definition. The MPIDR register defines
1331 affinity between processors which is then used to describe the cpu
1332 topology of an ARM System.
1333
1334config SCHED_MC
1335 bool "Multi-core scheduler support"
1336 depends on ARM_CPU_TOPOLOGY
1337 help
1338 Multi-core scheduler support improves the CPU scheduler's decision
1339 making when dealing with multi-core CPU chips at a cost of slightly
1340 increased overhead in some places. If unsure say N here.
1341
1342config SCHED_SMT
1343 bool "SMT scheduler support"
1344 depends on ARM_CPU_TOPOLOGY
1345 help
1346 Improves the CPU scheduler's decision making when dealing with
1347 MultiThreading at a cost of slightly increased overhead in some
1348 places. If unsure say N here.
1349
1350config HAVE_ARM_SCU
1351 bool
1352 help
1353 This option enables support for the ARM system coherency unit
1354
1355config HAVE_ARM_ARCH_TIMER
1356 bool "Architected timer support"
1357 depends on CPU_V7
1358 select ARM_ARCH_TIMER
1359 select GENERIC_CLOCKEVENTS
1360 help
1361 This option enables support for the ARM architected timer
1362
1363config HAVE_ARM_TWD
1364 bool
1365 select TIMER_OF if OF
1366 help
1367 This options enables support for the ARM timer and watchdog unit
1368
1369config MCPM
1370 bool "Multi-Cluster Power Management"
1371 depends on CPU_V7 && SMP
1372 help
1373 This option provides the common power management infrastructure
1374 for (multi-)cluster based systems, such as big.LITTLE based
1375 systems.
1376
1377config MCPM_QUAD_CLUSTER
1378 bool
1379 depends on MCPM
1380 help
1381 To avoid wasting resources unnecessarily, MCPM only supports up
1382 to 2 clusters by default.
1383 Platforms with 3 or 4 clusters that use MCPM must select this
1384 option to allow the additional clusters to be managed.
1385
1386config BIG_LITTLE
1387 bool "big.LITTLE support (Experimental)"
1388 depends on CPU_V7 && SMP
1389 select MCPM
1390 help
1391 This option enables support selections for the big.LITTLE
1392 system architecture.
1393
1394config BL_SWITCHER
1395 bool "big.LITTLE switcher support"
1396 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
1397 select CPU_PM
1398 help
1399 The big.LITTLE "switcher" provides the core functionality to
1400 transparently handle transition between a cluster of A15's
1401 and a cluster of A7's in a big.LITTLE system.
1402
1403config BL_SWITCHER_DUMMY_IF
1404 tristate "Simple big.LITTLE switcher user interface"
1405 depends on BL_SWITCHER && DEBUG_KERNEL
1406 help
1407 This is a simple and dummy char dev interface to control
1408 the big.LITTLE switcher core code. It is meant for
1409 debugging purposes only.
1410
1411choice
1412 prompt "Memory split"
1413 depends on MMU
1414 default VMSPLIT_3G
1415 help
1416 Select the desired split between kernel and user memory.
1417
1418 If you are not absolutely sure what you are doing, leave this
1419 option alone!
1420
1421 config VMSPLIT_3G
1422 bool "3G/1G user/kernel split"
1423 config VMSPLIT_3G_OPT
1424 depends on !ARM_LPAE
1425 bool "3G/1G user/kernel split (for full 1G low memory)"
1426 config VMSPLIT_2G
1427 bool "2G/2G user/kernel split"
1428 config VMSPLIT_1G
1429 bool "1G/3G user/kernel split"
1430endchoice
1431
1432config PAGE_OFFSET
1433 hex
1434 default PHYS_OFFSET if !MMU
1435 default 0x40000000 if VMSPLIT_1G
1436 default 0x80000000 if VMSPLIT_2G
1437 default 0xB0000000 if VMSPLIT_3G_OPT
1438 default 0xC0000000
1439
1440config NR_CPUS
1441 int "Maximum number of CPUs (2-32)"
1442 range 2 32
1443 depends on SMP
1444 default "4"
1445
1446config HOTPLUG_CPU
1447 bool "Support for hot-pluggable CPUs"
1448 depends on SMP
1449 select GENERIC_IRQ_MIGRATION
1450 help
1451 Say Y here to experiment with turning CPUs off and on. CPUs
1452 can be controlled through /sys/devices/system/cpu.
1453
1454config ARM_PSCI
1455 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1456 depends on HAVE_ARM_SMCCC
1457 select ARM_PSCI_FW
1458 help
1459 Say Y here if you want Linux to communicate with system firmware
1460 implementing the PSCI specification for CPU-centric power
1461 management operations described in ARM document number ARM DEN
1462 0022A ("Power State Coordination Interface System Software on
1463 ARM processors").
1464
1465# The GPIO number here must be sorted by descending number. In case of
1466# a multiplatform kernel, we just want the highest value required by the
1467# selected platforms.
1468config ARCH_NR_GPIO
1469 int
1470 default 2048 if ARCH_SOCFPGA
1471 default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
1472 ARCH_ZYNQ
1473 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1474 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1475 default 416 if ARCH_SUNXI
1476 default 392 if ARCH_U8500
1477 default 352 if ARCH_VT8500
1478 default 288 if ARCH_ROCKCHIP
1479 default 264 if MACH_H4700
1480 default 0
1481 help
1482 Maximum number of GPIOs in the system.
1483
1484 If unsure, leave the default value.
1485
1486config HZ_FIXED
1487 int
1488 default 200 if ARCH_EBSA110
1489 default 128 if SOC_AT91RM9200
1490 default 0
1491
1492choice
1493 depends on HZ_FIXED = 0
1494 prompt "Timer frequency"
1495
1496config HZ_100
1497 bool "100 Hz"
1498
1499config HZ_200
1500 bool "200 Hz"
1501
1502config HZ_250
1503 bool "250 Hz"
1504
1505config HZ_300
1506 bool "300 Hz"
1507
1508config HZ_500
1509 bool "500 Hz"
1510
1511config HZ_1000
1512 bool "1000 Hz"
1513
1514endchoice
1515
1516config HZ
1517 int
1518 default HZ_FIXED if HZ_FIXED != 0
1519 default 100 if HZ_100
1520 default 200 if HZ_200
1521 default 250 if HZ_250
1522 default 300 if HZ_300
1523 default 500 if HZ_500
1524 default 1000
1525
1526config SCHED_HRTICK
1527 def_bool HIGH_RES_TIMERS
1528
1529config THUMB2_KERNEL
1530 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
1531 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1532 default y if CPU_THUMBONLY
1533 select ARM_UNWIND
1534 help
1535 By enabling this option, the kernel will be compiled in
1536 Thumb-2 mode.
1537
1538 If unsure, say N.
1539
1540config THUMB2_AVOID_R_ARM_THM_JUMP11
1541 bool "Work around buggy Thumb-2 short branch relocations in gas"
1542 depends on THUMB2_KERNEL && MODULES
1543 default y
1544 help
1545 Various binutils versions can resolve Thumb-2 branches to
1546 locally-defined, preemptible global symbols as short-range "b.n"
1547 branch instructions.
1548
1549 This is a problem, because there's no guarantee the final
1550 destination of the symbol, or any candidate locations for a
1551 trampoline, are within range of the branch. For this reason, the
1552 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1553 relocation in modules at all, and it makes little sense to add
1554 support.
1555
1556 The symptom is that the kernel fails with an "unsupported
1557 relocation" error when loading some modules.
1558
1559 Until fixed tools are available, passing
1560 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1561 code which hits this problem, at the cost of a bit of extra runtime
1562 stack usage in some cases.
1563
1564 The problem is described in more detail at:
1565 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1566
1567 Only Thumb-2 kernels are affected.
1568
1569 Unless you are sure your tools don't have this problem, say Y.
1570
1571config ARM_PATCH_IDIV
1572 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1573 depends on CPU_32v7 && !XIP_KERNEL
1574 default y
1575 help
1576 The ARM compiler inserts calls to __aeabi_idiv() and
1577 __aeabi_uidiv() when it needs to perform division on signed
1578 and unsigned integers. Some v7 CPUs have support for the sdiv
1579 and udiv instructions that can be used to implement those
1580 functions.
1581
1582 Enabling this option allows the kernel to modify itself to
1583 replace the first two instructions of these library functions
1584 with the sdiv or udiv plus "bx lr" instructions when the CPU
1585 it is running on supports them. Typically this will be faster
1586 and less power intensive than running the original library
1587 code to do integer division.
1588
1589config AEABI
1590 bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \
1591 !CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG
1592 default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG
1593 help
1594 This option allows for the kernel to be compiled using the latest
1595 ARM ABI (aka EABI). This is only useful if you are using a user
1596 space environment that is also compiled with EABI.
1597
1598 Since there are major incompatibilities between the legacy ABI and
1599 EABI, especially with regard to structure member alignment, this
1600 option also changes the kernel syscall calling convention to
1601 disambiguate both ABIs and allow for backward compatibility support
1602 (selected with CONFIG_OABI_COMPAT).
1603
1604 To use this you need GCC version 4.0.0 or later.
1605
1606config OABI_COMPAT
1607 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1608 depends on AEABI && !THUMB2_KERNEL
1609 help
1610 This option preserves the old syscall interface along with the
1611 new (ARM EABI) one. It also provides a compatibility layer to
1612 intercept syscalls that have structure arguments which layout
1613 in memory differs between the legacy ABI and the new ARM EABI
1614 (only for non "thumb" binaries). This option adds a tiny
1615 overhead to all syscalls and produces a slightly larger kernel.
1616
1617 The seccomp filter system will not be available when this is
1618 selected, since there is no way yet to sensibly distinguish
1619 between calling conventions during filtering.
1620
1621 If you know you'll be using only pure EABI user space then you
1622 can say N here. If this option is not selected and you attempt
1623 to execute a legacy ABI binary then the result will be
1624 UNPREDICTABLE (in fact it can be predicted that it won't work
1625 at all). If in doubt say N.
1626
1627config ARCH_HAS_HOLES_MEMORYMODEL
1628 bool
1629
1630config ARCH_SPARSEMEM_ENABLE
1631 bool
1632
1633config ARCH_SPARSEMEM_DEFAULT
1634 def_bool ARCH_SPARSEMEM_ENABLE
1635
1636config ARCH_SELECT_MEMORY_MODEL
1637 def_bool ARCH_SPARSEMEM_ENABLE
1638
1639config HAVE_ARCH_PFN_VALID
1640 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1641
1642config HAVE_GENERIC_GUP
1643 def_bool y
1644 depends on ARM_LPAE
1645
1646config HIGHMEM
1647 bool "High Memory Support"
1648 depends on MMU
1649 help
1650 The address space of ARM processors is only 4 Gigabytes large
1651 and it has to accommodate user address space, kernel address
1652 space as well as some memory mapped IO. That means that, if you
1653 have a large amount of physical memory and/or IO, not all of the
1654 memory can be "permanently mapped" by the kernel. The physical
1655 memory that is not permanently mapped is called "high memory".
1656
1657 Depending on the selected kernel/user memory split, minimum
1658 vmalloc space and actual amount of RAM, you may not need this
1659 option which should result in a slightly faster kernel.
1660
1661 If unsure, say n.
1662
1663config HIGHPTE
1664 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
1665 depends on HIGHMEM
1666 default y
1667 help
1668 The VM uses one page of physical memory for each page table.
1669 For systems with a lot of processes, this can use a lot of
1670 precious low memory, eventually leading to low memory being
1671 consumed by page tables. Setting this option will allow
1672 user-space 2nd level page tables to reside in high memory.
1673
1674config CPU_SW_DOMAIN_PAN
1675 bool "Enable use of CPU domains to implement privileged no-access"
1676 depends on MMU && !ARM_LPAE
1677 default y
1678 help
1679 Increase kernel security by ensuring that normal kernel accesses
1680 are unable to access userspace addresses. This can help prevent
1681 use-after-free bugs becoming an exploitable privilege escalation
1682 by ensuring that magic values (such as LIST_POISON) will always
1683 fault when dereferenced.
1684
1685 CPUs with low-vector mappings use a best-efforts implementation.
1686 Their lower 1MB needs to remain accessible for the vectors, but
1687 the remainder of userspace will become appropriately inaccessible.
1688
1689config HW_PERF_EVENTS
1690 def_bool y
1691 depends on ARM_PMU
1692
1693config SYS_SUPPORTS_HUGETLBFS
1694 def_bool y
1695 depends on ARM_LPAE
1696
1697config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1698 def_bool y
1699 depends on ARM_LPAE
1700
1701config ARCH_WANT_GENERAL_HUGETLB
1702 def_bool y
1703
1704config ARM_MODULE_PLTS
1705 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1706 depends on MODULES
1707 default y
1708 help
1709 Allocate PLTs when loading modules so that jumps and calls whose
1710 targets are too far away for their relative offsets to be encoded
1711 in the instructions themselves can be bounced via veneers in the
1712 module's PLT. This allows modules to be allocated in the generic
1713 vmalloc area after the dedicated module memory area has been
1714 exhausted. The modules will use slightly more memory, but after
1715 rounding up to page size, the actual memory footprint is usually
1716 the same.
1717
1718 Disabling this is usually safe for small single-platform
1719 configurations. If unsure, say y.
1720
1721config FORCE_MAX_ZONEORDER
1722 int "Maximum zone order"
1723 default "12" if SOC_AM33XX
1724 default "9" if SA1111 || ARCH_EFM32
1725 default "11"
1726 help
1727 The kernel memory allocator divides physically contiguous memory
1728 blocks into "zones", where each zone is a power of two number of
1729 pages. This option selects the largest power of two that the kernel
1730 keeps in the memory allocator. If you need to allocate very large
1731 blocks of physically contiguous memory, then you may need to
1732 increase this value.
1733
1734 This config option is actually maximum order plus one. For example,
1735 a value of 11 means that the largest free memory block is 2^10 pages.
1736
1737config ALIGNMENT_TRAP
1738 bool
1739 depends on CPU_CP15_MMU
1740 default y if !ARCH_EBSA110
1741 select HAVE_PROC_CPU if PROC_FS
1742 help
1743 ARM processors cannot fetch/store information which is not
1744 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1745 address divisible by 4. On 32-bit ARM processors, these non-aligned
1746 fetch/store instructions will be emulated in software if you say
1747 here, which has a severe performance impact. This is necessary for
1748 correct operation of some network protocols. With an IP-only
1749 configuration it is safe to say N, otherwise say Y.
1750
1751config UACCESS_WITH_MEMCPY
1752 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1753 depends on MMU
1754 default y if CPU_FEROCEON
1755 help
1756 Implement faster copy_to_user and clear_user methods for CPU
1757 cores where a 8-word STM instruction give significantly higher
1758 memory write throughput than a sequence of individual 32bit stores.
1759
1760 A possible side effect is a slight increase in scheduling latency
1761 between threads sharing the same address space if they invoke
1762 such copy operations with large buffers.
1763
1764 However, if the CPU data cache is using a write-allocate mode,
1765 this option is unlikely to provide any performance gain.
1766
1767config SECCOMP
1768 bool
1769 prompt "Enable seccomp to safely compute untrusted bytecode"
1770 ---help---
1771 This kernel feature is useful for number crunching applications
1772 that may need to compute untrusted bytecode during their
1773 execution. By using pipes or other transports made available to
1774 the process as file descriptors supporting the read/write
1775 syscalls, it's possible to isolate those applications in
1776 their own address space using seccomp. Once seccomp is
1777 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1778 and the task is only allowed to execute a few safe syscalls
1779 defined by each seccomp mode.
1780
1781config PARAVIRT
1782 bool "Enable paravirtualization code"
1783 help
1784 This changes the kernel so it can modify itself when it is run
1785 under a hypervisor, potentially improving performance significantly
1786 over full virtualization.
1787
1788config PARAVIRT_TIME_ACCOUNTING
1789 bool "Paravirtual steal time accounting"
1790 select PARAVIRT
1791 default n
1792 help
1793 Select this option to enable fine granularity task steal time
1794 accounting. Time spent executing other tasks in parallel with
1795 the current vCPU is discounted from the vCPU power. To account for
1796 that, there can be a small performance impact.
1797
1798 If in doubt, say N here.
1799
1800config XEN_DOM0
1801 def_bool y
1802 depends on XEN
1803
1804config XEN
1805 bool "Xen guest support on ARM"
1806 depends on ARM && AEABI && OF
1807 depends on CPU_V7 && !CPU_V6
1808 depends on !GENERIC_ATOMIC64
1809 depends on MMU
1810 select ARCH_DMA_ADDR_T_64BIT
1811 select ARM_PSCI
1812 select SWIOTLB
1813 select SWIOTLB_XEN
1814 select PARAVIRT
1815 help
1816 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1817
1818endmenu
1819
1820menu "Boot options"
1821
1822config USE_OF
1823 bool "Flattened Device Tree support"
1824 select IRQ_DOMAIN
1825 select OF
1826 help
1827 Include support for flattened device tree machine descriptions.
1828
1829config ATAGS
1830 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1831 default y
1832 help
1833 This is the traditional way of passing data to the kernel at boot
1834 time. If you are solely relying on the flattened device tree (or
1835 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1836 to remove ATAGS support from your kernel binary. If unsure,
1837 leave this to y.
1838
1839config DEPRECATED_PARAM_STRUCT
1840 bool "Provide old way to pass kernel parameters"
1841 depends on ATAGS
1842 help
1843 This was deprecated in 2001 and announced to live on for 5 years.
1844 Some old boot loaders still use this way.
1845
1846# Compressed boot loader in ROM. Yes, we really want to ask about
1847# TEXT and BSS so we preserve their values in the config files.
1848config ZBOOT_ROM_TEXT
1849 hex "Compressed ROM boot loader base address"
1850 default "0"
1851 help
1852 The physical address at which the ROM-able zImage is to be
1853 placed in the target. Platforms which normally make use of
1854 ROM-able zImage formats normally set this to a suitable
1855 value in their defconfig file.
1856
1857 If ZBOOT_ROM is not enabled, this has no effect.
1858
1859config ZBOOT_ROM_BSS
1860 hex "Compressed ROM boot loader BSS address"
1861 default "0"
1862 help
1863 The base address of an area of read/write memory in the target
1864 for the ROM-able zImage which must be available while the
1865 decompressor is running. It must be large enough to hold the
1866 entire decompressed kernel plus an additional 128 KiB.
1867 Platforms which normally make use of ROM-able zImage formats
1868 normally set this to a suitable value in their defconfig file.
1869
1870 If ZBOOT_ROM is not enabled, this has no effect.
1871
1872config ZBOOT_ROM
1873 bool "Compressed boot loader in ROM/flash"
1874 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1875 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1876 help
1877 Say Y here if you intend to execute your compressed kernel image
1878 (zImage) directly from ROM or flash. If unsure, say N.
1879
1880config ARM_APPENDED_DTB
1881 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1882 depends on OF
1883 help
1884 With this option, the boot code will look for a device tree binary
1885 (DTB) appended to zImage
1886 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1887
1888 This is meant as a backward compatibility convenience for those
1889 systems with a bootloader that can't be upgraded to accommodate
1890 the documented boot protocol using a device tree.
1891
1892 Beware that there is very little in terms of protection against
1893 this option being confused by leftover garbage in memory that might
1894 look like a DTB header after a reboot if no actual DTB is appended
1895 to zImage. Do not leave this option active in a production kernel
1896 if you don't intend to always append a DTB. Proper passing of the
1897 location into r2 of a bootloader provided DTB is always preferable
1898 to this option.
1899
1900config ARM_ATAG_DTB_COMPAT
1901 bool "Supplement the appended DTB with traditional ATAG information"
1902 depends on ARM_APPENDED_DTB
1903 help
1904 Some old bootloaders can't be updated to a DTB capable one, yet
1905 they provide ATAGs with memory configuration, the ramdisk address,
1906 the kernel cmdline string, etc. Such information is dynamically
1907 provided by the bootloader and can't always be stored in a static
1908 DTB. To allow a device tree enabled kernel to be used with such
1909 bootloaders, this option allows zImage to extract the information
1910 from the ATAG list and store it at run time into the appended DTB.
1911
1912choice
1913 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1914 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1915
1916config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1917 bool "Use bootloader kernel arguments if available"
1918 help
1919 Uses the command-line options passed by the boot loader instead of
1920 the device tree bootargs property. If the boot loader doesn't provide
1921 any, the device tree bootargs property will be used.
1922
1923config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1924 bool "Extend with bootloader kernel arguments"
1925 help
1926 The command-line arguments provided by the boot loader will be
1927 appended to the the device tree bootargs property.
1928
1929endchoice
1930
1931config CMDLINE
1932 string "Default kernel command string"
1933 default ""
1934 help
1935 On some architectures (EBSA110 and CATS), there is currently no way
1936 for the boot loader to pass arguments to the kernel. For these
1937 architectures, you should supply some command-line options at build
1938 time by entering them here. As a minimum, you should specify the
1939 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1940
1941choice
1942 prompt "Kernel command line type" if CMDLINE != ""
1943 default CMDLINE_FROM_BOOTLOADER
1944 depends on ATAGS
1945
1946config CMDLINE_FROM_BOOTLOADER
1947 bool "Use bootloader kernel arguments if available"
1948 help
1949 Uses the command-line options passed by the boot loader. If
1950 the boot loader doesn't provide any, the default kernel command
1951 string provided in CMDLINE will be used.
1952
1953config CMDLINE_EXTEND
1954 bool "Extend bootloader kernel arguments"
1955 help
1956 The command-line arguments provided by the boot loader will be
1957 appended to the default kernel command string.
1958
1959config CMDLINE_FORCE
1960 bool "Always use the default kernel command string"
1961 help
1962 Always use the default kernel command string, even if the boot
1963 loader passes other arguments to the kernel.
1964 This is useful if you cannot or don't want to change the
1965 command-line options your boot loader passes to the kernel.
1966endchoice
1967
1968config XIP_KERNEL
1969 bool "Kernel Execute-In-Place from ROM"
1970 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1971 help
1972 Execute-In-Place allows the kernel to run from non-volatile storage
1973 directly addressable by the CPU, such as NOR flash. This saves RAM
1974 space since the text section of the kernel is not loaded from flash
1975 to RAM. Read-write sections, such as the data section and stack,
1976 are still copied to RAM. The XIP kernel is not compressed since
1977 it has to run directly from flash, so it will take more space to
1978 store it. The flash address used to link the kernel object files,
1979 and for storing it, is configuration dependent. Therefore, if you
1980 say Y here, you must know the proper physical address where to
1981 store the kernel image depending on your own flash memory usage.
1982
1983 Also note that the make target becomes "make xipImage" rather than
1984 "make zImage" or "make Image". The final kernel binary to put in
1985 ROM memory will be arch/arm/boot/xipImage.
1986
1987 If unsure, say N.
1988
1989config XIP_PHYS_ADDR
1990 hex "XIP Kernel Physical Location"
1991 depends on XIP_KERNEL
1992 default "0x00080000"
1993 help
1994 This is the physical address in your flash memory the kernel will
1995 be linked for and stored to. This address is dependent on your
1996 own flash usage.
1997
1998config XIP_DEFLATED_DATA
1999 bool "Store kernel .data section compressed in ROM"
2000 depends on XIP_KERNEL
2001 select ZLIB_INFLATE
2002 help
2003 Before the kernel is actually executed, its .data section has to be
2004 copied to RAM from ROM. This option allows for storing that data
2005 in compressed form and decompressed to RAM rather than merely being
2006 copied, saving some precious ROM space. A possible drawback is a
2007 slightly longer boot delay.
2008
2009config KEXEC
2010 bool "Kexec system call (EXPERIMENTAL)"
2011 depends on (!SMP || PM_SLEEP_SMP)
2012 depends on !CPU_V7M
2013 select KEXEC_CORE
2014 help
2015 kexec is a system call that implements the ability to shutdown your
2016 current kernel, and to start another kernel. It is like a reboot
2017 but it is independent of the system firmware. And like a reboot
2018 you can start any kernel with it, not just Linux.
2019
2020 It is an ongoing process to be certain the hardware in a machine
2021 is properly shutdown, so do not be surprised if this code does not
2022 initially work for you.
2023
2024config ATAGS_PROC
2025 bool "Export atags in procfs"
2026 depends on ATAGS && KEXEC
2027 default y
2028 help
2029 Should the atags used to boot the kernel be exported in an "atags"
2030 file in procfs. Useful with kexec.
2031
2032config CRASH_DUMP
2033 bool "Build kdump crash kernel (EXPERIMENTAL)"
2034 help
2035 Generate crash dump after being started by kexec. This should
2036 be normally only set in special crash dump kernels which are
2037 loaded in the main kernel with kexec-tools into a specially
2038 reserved region and then later executed after a crash by
2039 kdump/kexec. The crash dump kernel must be compiled to a
2040 memory address not used by the main kernel
2041
2042 For more details see Documentation/kdump/kdump.txt
2043
2044config AUTO_ZRELADDR
2045 bool "Auto calculation of the decompressed kernel image address"
2046 help
2047 ZRELADDR is the physical address where the decompressed kernel
2048 image will be placed. If AUTO_ZRELADDR is selected, the address
2049 will be determined at run-time by masking the current IP with
2050 0xf8000000. This assumes the zImage being placed in the first 128MB
2051 from start of memory.
2052
2053config EFI_STUB
2054 bool
2055
2056config EFI
2057 bool "UEFI runtime support"
2058 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
2059 select UCS2_STRING
2060 select EFI_PARAMS_FROM_FDT
2061 select EFI_STUB
2062 select EFI_ARMSTUB
2063 select EFI_RUNTIME_WRAPPERS
2064 ---help---
2065 This option provides support for runtime services provided
2066 by UEFI firmware (such as non-volatile variables, realtime
2067 clock, and platform reset). A UEFI stub is also provided to
2068 allow the kernel to be booted as an EFI application. This
2069 is only useful for kernels that may run on systems that have
2070 UEFI firmware.
2071
2072config DMI
2073 bool "Enable support for SMBIOS (DMI) tables"
2074 depends on EFI
2075 default y
2076 help
2077 This enables SMBIOS/DMI feature for systems.
2078
2079 This option is only useful on systems that have UEFI firmware.
2080 However, even with this option, the resultant kernel should
2081 continue to boot on existing non-UEFI platforms.
2082
2083 NOTE: This does *NOT* enable or encourage the use of DMI quirks,
2084 i.e., the the practice of identifying the platform via DMI to
2085 decide whether certain workarounds for buggy hardware and/or
2086 firmware need to be enabled. This would require the DMI subsystem
2087 to be enabled much earlier than we do on ARM, which is non-trivial.
2088
2089endmenu
2090
2091menu "CPU Power Management"
2092
2093source "drivers/cpufreq/Kconfig"
2094
2095source "drivers/cpuidle/Kconfig"
2096
2097endmenu
2098
2099menu "Floating point emulation"
2100
2101comment "At least one emulation must be selected"
2102
2103config FPE_NWFPE
2104 bool "NWFPE math emulation"
2105 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
2106 ---help---
2107 Say Y to include the NWFPE floating point emulator in the kernel.
2108 This is necessary to run most binaries. Linux does not currently
2109 support floating point hardware so you need to say Y here even if
2110 your machine has an FPA or floating point co-processor podule.
2111
2112 You may say N here if you are going to load the Acorn FPEmulator
2113 early in the bootup.
2114
2115config FPE_NWFPE_XP
2116 bool "Support extended precision"
2117 depends on FPE_NWFPE
2118 help
2119 Say Y to include 80-bit support in the kernel floating-point
2120 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2121 Note that gcc does not generate 80-bit operations by default,
2122 so in most cases this option only enlarges the size of the
2123 floating point emulator without any good reason.
2124
2125 You almost surely want to say N here.
2126
2127config FPE_FASTFPE
2128 bool "FastFPE math emulation (EXPERIMENTAL)"
2129 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
2130 ---help---
2131 Say Y here to include the FAST floating point emulator in the kernel.
2132 This is an experimental much faster emulator which now also has full
2133 precision for the mantissa. It does not support any exceptions.
2134 It is very simple, and approximately 3-6 times faster than NWFPE.
2135
2136 It should be sufficient for most programs. It may be not suitable
2137 for scientific calculations, but you have to check this for yourself.
2138 If you do not feel you need a faster FP emulation you should better
2139 choose NWFPE.
2140
2141config VFP
2142 bool "VFP-format floating point maths"
2143 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
2144 help
2145 Say Y to include VFP support code in the kernel. This is needed
2146 if your hardware includes a VFP unit.
2147
2148 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2149 release notes and additional status information.
2150
2151 Say N if your target does not have VFP hardware.
2152
2153config VFPv3
2154 bool
2155 depends on VFP
2156 default y if CPU_V7
2157
2158config NEON
2159 bool "Advanced SIMD (NEON) Extension support"
2160 depends on VFPv3 && CPU_V7
2161 help
2162 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2163 Extension.
2164
2165config KERNEL_MODE_NEON
2166 bool "Support for NEON in kernel mode"
2167 depends on NEON && AEABI
2168 help
2169 Say Y to include support for NEON in kernel mode.
2170
2171endmenu
2172
2173menu "Power management options"
2174
2175source "kernel/power/Kconfig"
2176
2177config ARCH_SUSPEND_POSSIBLE
2178 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2179 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2180 def_bool y
2181
2182config ARM_CPU_SUSPEND
2183 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
2184 depends on ARCH_SUSPEND_POSSIBLE
2185
2186config ARCH_HIBERNATION_POSSIBLE
2187 bool
2188 depends on MMU
2189 default y if ARCH_SUSPEND_POSSIBLE
2190
2191endmenu
2192
2193source "drivers/firmware/Kconfig"
2194
2195if CRYPTO
2196source "arch/arm/crypto/Kconfig"
2197endif
2198
2199source "arch/arm/kvm/Kconfig"