blob: a64a9b940a5fa24b4ab43ed937d985c9822defbd [file] [log] [blame]
xjb04a4022021-11-25 15:01:52 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) 2019 MediaTek Inc.
4 */
5
6#include <linux/clk-provider.h>
7#include <linux/platform_device.h>
8
9#include "clk-mtk.h"
10#include "clk-gate.h"
11
12#include <dt-bindings/clock/mt8168-clk.h>
13
14static const struct mtk_gate_regs cam_cg_regs = {
15 .set_ofs = 0x4,
16 .clr_ofs = 0x8,
17 .sta_ofs = 0x0,
18};
19
20#define GATE_CAM(_id, _name, _parent, _shift) { \
21 .id = _id, \
22 .name = _name, \
23 .parent_name = _parent, \
24 .regs = &cam_cg_regs, \
25 .shift = _shift, \
26 .ops = &mtk_clk_gate_ops_setclr, \
27 }
28
29static const struct mtk_gate cam_clks[] = {
30 GATE_CAM(CLK_CAM_LARB2, "cam_larb2", "mm_sel", 0),
31 GATE_CAM(CLK_CAM, "cam", "mm_sel", 6),
32 GATE_CAM(CLK_CAMTG, "camtg", "mm_sel", 7),
33 GATE_CAM(CLK_CAM_SENIF, "cam_senif", "mm_sel", 8),
34 GATE_CAM(CLK_CAMSV0, "camsv0", "mm_sel", 9),
35 GATE_CAM(CLK_CAMSV1, "camsv1", "mm_sel", 10),
36 GATE_CAM(CLK_CAM_FDVT, "cam_fdvt", "mm_sel", 11),
37 GATE_CAM(CLK_CAM_WPE, "cam_wpe", "mm_sel", 12),
38};
39
40static int clk_mt8168_cam_probe(struct platform_device *pdev)
41{
42 struct clk_onecell_data *clk_data;
43 int r;
44 struct device_node *node = pdev->dev.of_node;
45
46 clk_data = mtk_alloc_clk_data(CLK_CAM_NR_CLK);
47
48 mtk_clk_register_gates(node, cam_clks, ARRAY_SIZE(cam_clks), clk_data);
49
50 r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
51
52 if (r)
53 pr_err("%s(): could not register clock provider: %d\n",
54 __func__, r);
55
56 return r;
57}
58
59static const struct of_device_id of_match_clk_mt8168_cam[] = {
60 { .compatible = "mediatek,mt8168-imgsys", },
61 {}
62};
63
64static struct platform_driver clk_mt8168_cam_drv = {
65 .probe = clk_mt8168_cam_probe,
66 .driver = {
67 .name = "clk-mt8168-cam",
68 .of_match_table = of_match_clk_mt8168_cam,
69 },
70};
71
72builtin_platform_driver(clk_mt8168_cam_drv);