| xj | b04a402 | 2021-11-25 15:01:52 +0800 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 | 
|  | 2 | /* | 
|  | 3 | * Driver core for Samsung SoC onboard UARTs. | 
|  | 4 | * | 
|  | 5 | * Ben Dooks, Copyright (c) 2003-2008 Simtec Electronics | 
|  | 6 | *	http://armlinux.simtec.co.uk/ | 
|  | 7 | */ | 
|  | 8 |  | 
|  | 9 | /* Hote on 2410 error handling | 
|  | 10 | * | 
|  | 11 | * The s3c2410 manual has a love/hate affair with the contents of the | 
|  | 12 | * UERSTAT register in the UART blocks, and keeps marking some of the | 
|  | 13 | * error bits as reserved. Having checked with the s3c2410x01, | 
|  | 14 | * it copes with BREAKs properly, so I am happy to ignore the RESERVED | 
|  | 15 | * feature from the latter versions of the manual. | 
|  | 16 | * | 
|  | 17 | * If it becomes aparrent that latter versions of the 2410 remove these | 
|  | 18 | * bits, then action will have to be taken to differentiate the versions | 
|  | 19 | * and change the policy on BREAK | 
|  | 20 | * | 
|  | 21 | * BJD, 04-Nov-2004 | 
|  | 22 | */ | 
|  | 23 |  | 
|  | 24 | #if defined(CONFIG_SERIAL_SAMSUNG_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ) | 
|  | 25 | #define SUPPORT_SYSRQ | 
|  | 26 | #endif | 
|  | 27 |  | 
|  | 28 | #include <linux/dmaengine.h> | 
|  | 29 | #include <linux/dma-mapping.h> | 
|  | 30 | #include <linux/slab.h> | 
|  | 31 | #include <linux/module.h> | 
|  | 32 | #include <linux/ioport.h> | 
|  | 33 | #include <linux/io.h> | 
|  | 34 | #include <linux/platform_device.h> | 
|  | 35 | #include <linux/init.h> | 
|  | 36 | #include <linux/sysrq.h> | 
|  | 37 | #include <linux/console.h> | 
|  | 38 | #include <linux/tty.h> | 
|  | 39 | #include <linux/tty_flip.h> | 
|  | 40 | #include <linux/serial_core.h> | 
|  | 41 | #include <linux/serial.h> | 
|  | 42 | #include <linux/serial_s3c.h> | 
|  | 43 | #include <linux/delay.h> | 
|  | 44 | #include <linux/clk.h> | 
|  | 45 | #include <linux/cpufreq.h> | 
|  | 46 | #include <linux/of.h> | 
|  | 47 |  | 
|  | 48 | #include <asm/irq.h> | 
|  | 49 |  | 
|  | 50 | #include "samsung.h" | 
|  | 51 |  | 
|  | 52 | #if	defined(CONFIG_SERIAL_SAMSUNG_DEBUG) &&	\ | 
|  | 53 | !defined(MODULE) | 
|  | 54 |  | 
|  | 55 | extern void printascii(const char *); | 
|  | 56 |  | 
|  | 57 | __printf(1, 2) | 
|  | 58 | static void dbg(const char *fmt, ...) | 
|  | 59 | { | 
|  | 60 | va_list va; | 
|  | 61 | char buff[256]; | 
|  | 62 |  | 
|  | 63 | va_start(va, fmt); | 
|  | 64 | vscnprintf(buff, sizeof(buff), fmt, va); | 
|  | 65 | va_end(va); | 
|  | 66 |  | 
|  | 67 | printascii(buff); | 
|  | 68 | } | 
|  | 69 |  | 
|  | 70 | #else | 
|  | 71 | #define dbg(fmt, ...) do { if (0) no_printk(fmt, ##__VA_ARGS__); } while (0) | 
|  | 72 | #endif | 
|  | 73 |  | 
|  | 74 | /* UART name and device definitions */ | 
|  | 75 |  | 
|  | 76 | #define S3C24XX_SERIAL_NAME	"ttySAC" | 
|  | 77 | #define S3C24XX_SERIAL_MAJOR	204 | 
|  | 78 | #define S3C24XX_SERIAL_MINOR	64 | 
|  | 79 |  | 
|  | 80 | #define S3C24XX_TX_PIO			1 | 
|  | 81 | #define S3C24XX_TX_DMA			2 | 
|  | 82 | #define S3C24XX_RX_PIO			1 | 
|  | 83 | #define S3C24XX_RX_DMA			2 | 
|  | 84 | /* macros to change one thing to another */ | 
|  | 85 |  | 
|  | 86 | #define tx_enabled(port) ((port)->unused[0]) | 
|  | 87 | #define rx_enabled(port) ((port)->unused[1]) | 
|  | 88 |  | 
|  | 89 | /* flag to ignore all characters coming in */ | 
|  | 90 | #define RXSTAT_DUMMY_READ (0x10000000) | 
|  | 91 |  | 
|  | 92 | static inline struct s3c24xx_uart_port *to_ourport(struct uart_port *port) | 
|  | 93 | { | 
|  | 94 | return container_of(port, struct s3c24xx_uart_port, port); | 
|  | 95 | } | 
|  | 96 |  | 
|  | 97 | /* translate a port to the device name */ | 
|  | 98 |  | 
|  | 99 | static inline const char *s3c24xx_serial_portname(struct uart_port *port) | 
|  | 100 | { | 
|  | 101 | return to_platform_device(port->dev)->name; | 
|  | 102 | } | 
|  | 103 |  | 
|  | 104 | static int s3c24xx_serial_txempty_nofifo(struct uart_port *port) | 
|  | 105 | { | 
|  | 106 | return rd_regl(port, S3C2410_UTRSTAT) & S3C2410_UTRSTAT_TXE; | 
|  | 107 | } | 
|  | 108 |  | 
|  | 109 | /* | 
|  | 110 | * s3c64xx and later SoC's include the interrupt mask and status registers in | 
|  | 111 | * the controller itself, unlike the s3c24xx SoC's which have these registers | 
|  | 112 | * in the interrupt controller. Check if the port type is s3c64xx or higher. | 
|  | 113 | */ | 
|  | 114 | static int s3c24xx_serial_has_interrupt_mask(struct uart_port *port) | 
|  | 115 | { | 
|  | 116 | return to_ourport(port)->info->type == PORT_S3C6400; | 
|  | 117 | } | 
|  | 118 |  | 
|  | 119 | static void s3c24xx_serial_rx_enable(struct uart_port *port) | 
|  | 120 | { | 
|  | 121 | unsigned long flags; | 
|  | 122 | unsigned int ucon, ufcon; | 
|  | 123 | int count = 10000; | 
|  | 124 |  | 
|  | 125 | spin_lock_irqsave(&port->lock, flags); | 
|  | 126 |  | 
|  | 127 | while (--count && !s3c24xx_serial_txempty_nofifo(port)) | 
|  | 128 | udelay(100); | 
|  | 129 |  | 
|  | 130 | ufcon = rd_regl(port, S3C2410_UFCON); | 
|  | 131 | ufcon |= S3C2410_UFCON_RESETRX; | 
|  | 132 | wr_regl(port, S3C2410_UFCON, ufcon); | 
|  | 133 |  | 
|  | 134 | ucon = rd_regl(port, S3C2410_UCON); | 
|  | 135 | ucon |= S3C2410_UCON_RXIRQMODE; | 
|  | 136 | wr_regl(port, S3C2410_UCON, ucon); | 
|  | 137 |  | 
|  | 138 | rx_enabled(port) = 1; | 
|  | 139 | spin_unlock_irqrestore(&port->lock, flags); | 
|  | 140 | } | 
|  | 141 |  | 
|  | 142 | static void s3c24xx_serial_rx_disable(struct uart_port *port) | 
|  | 143 | { | 
|  | 144 | unsigned long flags; | 
|  | 145 | unsigned int ucon; | 
|  | 146 |  | 
|  | 147 | spin_lock_irqsave(&port->lock, flags); | 
|  | 148 |  | 
|  | 149 | ucon = rd_regl(port, S3C2410_UCON); | 
|  | 150 | ucon &= ~S3C2410_UCON_RXIRQMODE; | 
|  | 151 | wr_regl(port, S3C2410_UCON, ucon); | 
|  | 152 |  | 
|  | 153 | rx_enabled(port) = 0; | 
|  | 154 | spin_unlock_irqrestore(&port->lock, flags); | 
|  | 155 | } | 
|  | 156 |  | 
|  | 157 | static void s3c24xx_serial_stop_tx(struct uart_port *port) | 
|  | 158 | { | 
|  | 159 | struct s3c24xx_uart_port *ourport = to_ourport(port); | 
|  | 160 | struct s3c24xx_uart_dma *dma = ourport->dma; | 
|  | 161 | struct circ_buf *xmit = &port->state->xmit; | 
|  | 162 | struct dma_tx_state state; | 
|  | 163 | int count; | 
|  | 164 |  | 
|  | 165 | if (!tx_enabled(port)) | 
|  | 166 | return; | 
|  | 167 |  | 
|  | 168 | if (s3c24xx_serial_has_interrupt_mask(port)) | 
|  | 169 | s3c24xx_set_bit(port, S3C64XX_UINTM_TXD, S3C64XX_UINTM); | 
|  | 170 | else | 
|  | 171 | disable_irq_nosync(ourport->tx_irq); | 
|  | 172 |  | 
|  | 173 | if (dma && dma->tx_chan && ourport->tx_in_progress == S3C24XX_TX_DMA) { | 
|  | 174 | dmaengine_pause(dma->tx_chan); | 
|  | 175 | dmaengine_tx_status(dma->tx_chan, dma->tx_cookie, &state); | 
|  | 176 | dmaengine_terminate_all(dma->tx_chan); | 
|  | 177 | dma_sync_single_for_cpu(ourport->port.dev, | 
|  | 178 | dma->tx_transfer_addr, dma->tx_size, DMA_TO_DEVICE); | 
|  | 179 | async_tx_ack(dma->tx_desc); | 
|  | 180 | count = dma->tx_bytes_requested - state.residue; | 
|  | 181 | xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1); | 
|  | 182 | port->icount.tx += count; | 
|  | 183 | } | 
|  | 184 |  | 
|  | 185 | tx_enabled(port) = 0; | 
|  | 186 | ourport->tx_in_progress = 0; | 
|  | 187 |  | 
|  | 188 | if (port->flags & UPF_CONS_FLOW) | 
|  | 189 | s3c24xx_serial_rx_enable(port); | 
|  | 190 |  | 
|  | 191 | ourport->tx_mode = 0; | 
|  | 192 | } | 
|  | 193 |  | 
|  | 194 | static void s3c24xx_serial_start_next_tx(struct s3c24xx_uart_port *ourport); | 
|  | 195 |  | 
|  | 196 | static void s3c24xx_serial_tx_dma_complete(void *args) | 
|  | 197 | { | 
|  | 198 | struct s3c24xx_uart_port *ourport = args; | 
|  | 199 | struct uart_port *port = &ourport->port; | 
|  | 200 | struct circ_buf *xmit = &port->state->xmit; | 
|  | 201 | struct s3c24xx_uart_dma *dma = ourport->dma; | 
|  | 202 | struct dma_tx_state state; | 
|  | 203 | unsigned long flags; | 
|  | 204 | int count; | 
|  | 205 |  | 
|  | 206 |  | 
|  | 207 | dmaengine_tx_status(dma->tx_chan, dma->tx_cookie, &state); | 
|  | 208 | count = dma->tx_bytes_requested - state.residue; | 
|  | 209 | async_tx_ack(dma->tx_desc); | 
|  | 210 |  | 
|  | 211 | dma_sync_single_for_cpu(ourport->port.dev, dma->tx_transfer_addr, | 
|  | 212 | dma->tx_size, DMA_TO_DEVICE); | 
|  | 213 |  | 
|  | 214 | spin_lock_irqsave(&port->lock, flags); | 
|  | 215 |  | 
|  | 216 | xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1); | 
|  | 217 | port->icount.tx += count; | 
|  | 218 | ourport->tx_in_progress = 0; | 
|  | 219 |  | 
|  | 220 | if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) | 
|  | 221 | uart_write_wakeup(port); | 
|  | 222 |  | 
|  | 223 | s3c24xx_serial_start_next_tx(ourport); | 
|  | 224 | spin_unlock_irqrestore(&port->lock, flags); | 
|  | 225 | } | 
|  | 226 |  | 
|  | 227 | static void enable_tx_dma(struct s3c24xx_uart_port *ourport) | 
|  | 228 | { | 
|  | 229 | struct uart_port *port = &ourport->port; | 
|  | 230 | u32 ucon; | 
|  | 231 |  | 
|  | 232 | /* Mask Tx interrupt */ | 
|  | 233 | if (s3c24xx_serial_has_interrupt_mask(port)) | 
|  | 234 | s3c24xx_set_bit(port, S3C64XX_UINTM_TXD, S3C64XX_UINTM); | 
|  | 235 | else | 
|  | 236 | disable_irq_nosync(ourport->tx_irq); | 
|  | 237 |  | 
|  | 238 | /* Enable tx dma mode */ | 
|  | 239 | ucon = rd_regl(port, S3C2410_UCON); | 
|  | 240 | ucon &= ~(S3C64XX_UCON_TXBURST_MASK | S3C64XX_UCON_TXMODE_MASK); | 
|  | 241 | ucon |= (dma_get_cache_alignment() >= 16) ? | 
|  | 242 | S3C64XX_UCON_TXBURST_16 : S3C64XX_UCON_TXBURST_1; | 
|  | 243 | ucon |= S3C64XX_UCON_TXMODE_DMA; | 
|  | 244 | wr_regl(port,  S3C2410_UCON, ucon); | 
|  | 245 |  | 
|  | 246 | ourport->tx_mode = S3C24XX_TX_DMA; | 
|  | 247 | } | 
|  | 248 |  | 
|  | 249 | static void enable_tx_pio(struct s3c24xx_uart_port *ourport) | 
|  | 250 | { | 
|  | 251 | struct uart_port *port = &ourport->port; | 
|  | 252 | u32 ucon, ufcon; | 
|  | 253 |  | 
|  | 254 | /* Set ufcon txtrig */ | 
|  | 255 | ourport->tx_in_progress = S3C24XX_TX_PIO; | 
|  | 256 | ufcon = rd_regl(port, S3C2410_UFCON); | 
|  | 257 | wr_regl(port,  S3C2410_UFCON, ufcon); | 
|  | 258 |  | 
|  | 259 | /* Enable tx pio mode */ | 
|  | 260 | ucon = rd_regl(port, S3C2410_UCON); | 
|  | 261 | ucon &= ~(S3C64XX_UCON_TXMODE_MASK); | 
|  | 262 | ucon |= S3C64XX_UCON_TXMODE_CPU; | 
|  | 263 | wr_regl(port,  S3C2410_UCON, ucon); | 
|  | 264 |  | 
|  | 265 | /* Unmask Tx interrupt */ | 
|  | 266 | if (s3c24xx_serial_has_interrupt_mask(port)) | 
|  | 267 | s3c24xx_clear_bit(port, S3C64XX_UINTM_TXD, | 
|  | 268 | S3C64XX_UINTM); | 
|  | 269 | else | 
|  | 270 | enable_irq(ourport->tx_irq); | 
|  | 271 |  | 
|  | 272 | ourport->tx_mode = S3C24XX_TX_PIO; | 
|  | 273 | } | 
|  | 274 |  | 
|  | 275 | static void s3c24xx_serial_start_tx_pio(struct s3c24xx_uart_port *ourport) | 
|  | 276 | { | 
|  | 277 | if (ourport->tx_mode != S3C24XX_TX_PIO) | 
|  | 278 | enable_tx_pio(ourport); | 
|  | 279 | } | 
|  | 280 |  | 
|  | 281 | static int s3c24xx_serial_start_tx_dma(struct s3c24xx_uart_port *ourport, | 
|  | 282 | unsigned int count) | 
|  | 283 | { | 
|  | 284 | struct uart_port *port = &ourport->port; | 
|  | 285 | struct circ_buf *xmit = &port->state->xmit; | 
|  | 286 | struct s3c24xx_uart_dma *dma = ourport->dma; | 
|  | 287 |  | 
|  | 288 |  | 
|  | 289 | if (ourport->tx_mode != S3C24XX_TX_DMA) | 
|  | 290 | enable_tx_dma(ourport); | 
|  | 291 |  | 
|  | 292 | dma->tx_size = count & ~(dma_get_cache_alignment() - 1); | 
|  | 293 | dma->tx_transfer_addr = dma->tx_addr + xmit->tail; | 
|  | 294 |  | 
|  | 295 | dma_sync_single_for_device(ourport->port.dev, dma->tx_transfer_addr, | 
|  | 296 | dma->tx_size, DMA_TO_DEVICE); | 
|  | 297 |  | 
|  | 298 | dma->tx_desc = dmaengine_prep_slave_single(dma->tx_chan, | 
|  | 299 | dma->tx_transfer_addr, dma->tx_size, | 
|  | 300 | DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT); | 
|  | 301 | if (!dma->tx_desc) { | 
|  | 302 | dev_err(ourport->port.dev, "Unable to get desc for Tx\n"); | 
|  | 303 | return -EIO; | 
|  | 304 | } | 
|  | 305 |  | 
|  | 306 | dma->tx_desc->callback = s3c24xx_serial_tx_dma_complete; | 
|  | 307 | dma->tx_desc->callback_param = ourport; | 
|  | 308 | dma->tx_bytes_requested = dma->tx_size; | 
|  | 309 |  | 
|  | 310 | ourport->tx_in_progress = S3C24XX_TX_DMA; | 
|  | 311 | dma->tx_cookie = dmaengine_submit(dma->tx_desc); | 
|  | 312 | dma_async_issue_pending(dma->tx_chan); | 
|  | 313 | return 0; | 
|  | 314 | } | 
|  | 315 |  | 
|  | 316 | static void s3c24xx_serial_start_next_tx(struct s3c24xx_uart_port *ourport) | 
|  | 317 | { | 
|  | 318 | struct uart_port *port = &ourport->port; | 
|  | 319 | struct circ_buf *xmit = &port->state->xmit; | 
|  | 320 | unsigned long count; | 
|  | 321 |  | 
|  | 322 | /* Get data size up to the end of buffer */ | 
|  | 323 | count = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE); | 
|  | 324 |  | 
|  | 325 | if (!count) { | 
|  | 326 | s3c24xx_serial_stop_tx(port); | 
|  | 327 | return; | 
|  | 328 | } | 
|  | 329 |  | 
|  | 330 | if (!ourport->dma || !ourport->dma->tx_chan || | 
|  | 331 | count < ourport->min_dma_size || | 
|  | 332 | xmit->tail & (dma_get_cache_alignment() - 1)) | 
|  | 333 | s3c24xx_serial_start_tx_pio(ourport); | 
|  | 334 | else | 
|  | 335 | s3c24xx_serial_start_tx_dma(ourport, count); | 
|  | 336 | } | 
|  | 337 |  | 
|  | 338 | static void s3c24xx_serial_start_tx(struct uart_port *port) | 
|  | 339 | { | 
|  | 340 | struct s3c24xx_uart_port *ourport = to_ourport(port); | 
|  | 341 | struct circ_buf *xmit = &port->state->xmit; | 
|  | 342 |  | 
|  | 343 | if (!tx_enabled(port)) { | 
|  | 344 | if (port->flags & UPF_CONS_FLOW) | 
|  | 345 | s3c24xx_serial_rx_disable(port); | 
|  | 346 |  | 
|  | 347 | tx_enabled(port) = 1; | 
|  | 348 | if (!ourport->dma || !ourport->dma->tx_chan) | 
|  | 349 | s3c24xx_serial_start_tx_pio(ourport); | 
|  | 350 | } | 
|  | 351 |  | 
|  | 352 | if (ourport->dma && ourport->dma->tx_chan) { | 
|  | 353 | if (!uart_circ_empty(xmit) && !ourport->tx_in_progress) | 
|  | 354 | s3c24xx_serial_start_next_tx(ourport); | 
|  | 355 | } | 
|  | 356 | } | 
|  | 357 |  | 
|  | 358 | static void s3c24xx_uart_copy_rx_to_tty(struct s3c24xx_uart_port *ourport, | 
|  | 359 | struct tty_port *tty, int count) | 
|  | 360 | { | 
|  | 361 | struct s3c24xx_uart_dma *dma = ourport->dma; | 
|  | 362 | int copied; | 
|  | 363 |  | 
|  | 364 | if (!count) | 
|  | 365 | return; | 
|  | 366 |  | 
|  | 367 | dma_sync_single_for_cpu(ourport->port.dev, dma->rx_addr, | 
|  | 368 | dma->rx_size, DMA_FROM_DEVICE); | 
|  | 369 |  | 
|  | 370 | ourport->port.icount.rx += count; | 
|  | 371 | if (!tty) { | 
|  | 372 | dev_err(ourport->port.dev, "No tty port\n"); | 
|  | 373 | return; | 
|  | 374 | } | 
|  | 375 | copied = tty_insert_flip_string(tty, | 
|  | 376 | ((unsigned char *)(ourport->dma->rx_buf)), count); | 
|  | 377 | if (copied != count) { | 
|  | 378 | WARN_ON(1); | 
|  | 379 | dev_err(ourport->port.dev, "RxData copy to tty layer failed\n"); | 
|  | 380 | } | 
|  | 381 | } | 
|  | 382 |  | 
|  | 383 | static void s3c24xx_serial_stop_rx(struct uart_port *port) | 
|  | 384 | { | 
|  | 385 | struct s3c24xx_uart_port *ourport = to_ourport(port); | 
|  | 386 | struct s3c24xx_uart_dma *dma = ourport->dma; | 
|  | 387 | struct tty_port *t = &port->state->port; | 
|  | 388 | struct dma_tx_state state; | 
|  | 389 | enum dma_status dma_status; | 
|  | 390 | unsigned int received; | 
|  | 391 |  | 
|  | 392 | if (rx_enabled(port)) { | 
|  | 393 | dbg("s3c24xx_serial_stop_rx: port=%p\n", port); | 
|  | 394 | if (s3c24xx_serial_has_interrupt_mask(port)) | 
|  | 395 | s3c24xx_set_bit(port, S3C64XX_UINTM_RXD, | 
|  | 396 | S3C64XX_UINTM); | 
|  | 397 | else | 
|  | 398 | disable_irq_nosync(ourport->rx_irq); | 
|  | 399 | rx_enabled(port) = 0; | 
|  | 400 | } | 
|  | 401 | if (dma && dma->rx_chan) { | 
|  | 402 | dmaengine_pause(dma->tx_chan); | 
|  | 403 | dma_status = dmaengine_tx_status(dma->rx_chan, | 
|  | 404 | dma->rx_cookie, &state); | 
|  | 405 | if (dma_status == DMA_IN_PROGRESS || | 
|  | 406 | dma_status == DMA_PAUSED) { | 
|  | 407 | received = dma->rx_bytes_requested - state.residue; | 
|  | 408 | dmaengine_terminate_all(dma->rx_chan); | 
|  | 409 | s3c24xx_uart_copy_rx_to_tty(ourport, t, received); | 
|  | 410 | } | 
|  | 411 | } | 
|  | 412 | } | 
|  | 413 |  | 
|  | 414 | static inline struct s3c24xx_uart_info | 
|  | 415 | *s3c24xx_port_to_info(struct uart_port *port) | 
|  | 416 | { | 
|  | 417 | return to_ourport(port)->info; | 
|  | 418 | } | 
|  | 419 |  | 
|  | 420 | static inline struct s3c2410_uartcfg | 
|  | 421 | *s3c24xx_port_to_cfg(struct uart_port *port) | 
|  | 422 | { | 
|  | 423 | struct s3c24xx_uart_port *ourport; | 
|  | 424 |  | 
|  | 425 | if (port->dev == NULL) | 
|  | 426 | return NULL; | 
|  | 427 |  | 
|  | 428 | ourport = container_of(port, struct s3c24xx_uart_port, port); | 
|  | 429 | return ourport->cfg; | 
|  | 430 | } | 
|  | 431 |  | 
|  | 432 | static int s3c24xx_serial_rx_fifocnt(struct s3c24xx_uart_port *ourport, | 
|  | 433 | unsigned long ufstat) | 
|  | 434 | { | 
|  | 435 | struct s3c24xx_uart_info *info = ourport->info; | 
|  | 436 |  | 
|  | 437 | if (ufstat & info->rx_fifofull) | 
|  | 438 | return ourport->port.fifosize; | 
|  | 439 |  | 
|  | 440 | return (ufstat & info->rx_fifomask) >> info->rx_fifoshift; | 
|  | 441 | } | 
|  | 442 |  | 
|  | 443 | static void s3c64xx_start_rx_dma(struct s3c24xx_uart_port *ourport); | 
|  | 444 | static void s3c24xx_serial_rx_dma_complete(void *args) | 
|  | 445 | { | 
|  | 446 | struct s3c24xx_uart_port *ourport = args; | 
|  | 447 | struct uart_port *port = &ourport->port; | 
|  | 448 |  | 
|  | 449 | struct s3c24xx_uart_dma *dma = ourport->dma; | 
|  | 450 | struct tty_port *t = &port->state->port; | 
|  | 451 | struct tty_struct *tty = tty_port_tty_get(&ourport->port.state->port); | 
|  | 452 |  | 
|  | 453 | struct dma_tx_state state; | 
|  | 454 | unsigned long flags; | 
|  | 455 | int received; | 
|  | 456 |  | 
|  | 457 | dmaengine_tx_status(dma->rx_chan,  dma->rx_cookie, &state); | 
|  | 458 | received  = dma->rx_bytes_requested - state.residue; | 
|  | 459 | async_tx_ack(dma->rx_desc); | 
|  | 460 |  | 
|  | 461 | spin_lock_irqsave(&port->lock, flags); | 
|  | 462 |  | 
|  | 463 | if (received) | 
|  | 464 | s3c24xx_uart_copy_rx_to_tty(ourport, t, received); | 
|  | 465 |  | 
|  | 466 | if (tty) { | 
|  | 467 | tty_flip_buffer_push(t); | 
|  | 468 | tty_kref_put(tty); | 
|  | 469 | } | 
|  | 470 |  | 
|  | 471 | s3c64xx_start_rx_dma(ourport); | 
|  | 472 |  | 
|  | 473 | spin_unlock_irqrestore(&port->lock, flags); | 
|  | 474 | } | 
|  | 475 |  | 
|  | 476 | static void s3c64xx_start_rx_dma(struct s3c24xx_uart_port *ourport) | 
|  | 477 | { | 
|  | 478 | struct s3c24xx_uart_dma *dma = ourport->dma; | 
|  | 479 |  | 
|  | 480 | dma_sync_single_for_device(ourport->port.dev, dma->rx_addr, | 
|  | 481 | dma->rx_size, DMA_FROM_DEVICE); | 
|  | 482 |  | 
|  | 483 | dma->rx_desc = dmaengine_prep_slave_single(dma->rx_chan, | 
|  | 484 | dma->rx_addr, dma->rx_size, DMA_DEV_TO_MEM, | 
|  | 485 | DMA_PREP_INTERRUPT); | 
|  | 486 | if (!dma->rx_desc) { | 
|  | 487 | dev_err(ourport->port.dev, "Unable to get desc for Rx\n"); | 
|  | 488 | return; | 
|  | 489 | } | 
|  | 490 |  | 
|  | 491 | dma->rx_desc->callback = s3c24xx_serial_rx_dma_complete; | 
|  | 492 | dma->rx_desc->callback_param = ourport; | 
|  | 493 | dma->rx_bytes_requested = dma->rx_size; | 
|  | 494 |  | 
|  | 495 | dma->rx_cookie = dmaengine_submit(dma->rx_desc); | 
|  | 496 | dma_async_issue_pending(dma->rx_chan); | 
|  | 497 | } | 
|  | 498 |  | 
|  | 499 | /* ? - where has parity gone?? */ | 
|  | 500 | #define S3C2410_UERSTAT_PARITY (0x1000) | 
|  | 501 |  | 
|  | 502 | static void enable_rx_dma(struct s3c24xx_uart_port *ourport) | 
|  | 503 | { | 
|  | 504 | struct uart_port *port = &ourport->port; | 
|  | 505 | unsigned int ucon; | 
|  | 506 |  | 
|  | 507 | /* set Rx mode to DMA mode */ | 
|  | 508 | ucon = rd_regl(port, S3C2410_UCON); | 
|  | 509 | ucon &= ~(S3C64XX_UCON_RXBURST_MASK | | 
|  | 510 | S3C64XX_UCON_TIMEOUT_MASK | | 
|  | 511 | S3C64XX_UCON_EMPTYINT_EN | | 
|  | 512 | S3C64XX_UCON_DMASUS_EN | | 
|  | 513 | S3C64XX_UCON_TIMEOUT_EN | | 
|  | 514 | S3C64XX_UCON_RXMODE_MASK); | 
|  | 515 | ucon |= S3C64XX_UCON_RXBURST_16 | | 
|  | 516 | 0xf << S3C64XX_UCON_TIMEOUT_SHIFT | | 
|  | 517 | S3C64XX_UCON_EMPTYINT_EN | | 
|  | 518 | S3C64XX_UCON_TIMEOUT_EN | | 
|  | 519 | S3C64XX_UCON_RXMODE_DMA; | 
|  | 520 | wr_regl(port, S3C2410_UCON, ucon); | 
|  | 521 |  | 
|  | 522 | ourport->rx_mode = S3C24XX_RX_DMA; | 
|  | 523 | } | 
|  | 524 |  | 
|  | 525 | static void enable_rx_pio(struct s3c24xx_uart_port *ourport) | 
|  | 526 | { | 
|  | 527 | struct uart_port *port = &ourport->port; | 
|  | 528 | unsigned int ucon; | 
|  | 529 |  | 
|  | 530 | /* set Rx mode to DMA mode */ | 
|  | 531 | ucon = rd_regl(port, S3C2410_UCON); | 
|  | 532 | ucon &= ~(S3C64XX_UCON_TIMEOUT_MASK | | 
|  | 533 | S3C64XX_UCON_EMPTYINT_EN | | 
|  | 534 | S3C64XX_UCON_DMASUS_EN | | 
|  | 535 | S3C64XX_UCON_TIMEOUT_EN | | 
|  | 536 | S3C64XX_UCON_RXMODE_MASK); | 
|  | 537 | ucon |= 0xf << S3C64XX_UCON_TIMEOUT_SHIFT | | 
|  | 538 | S3C64XX_UCON_TIMEOUT_EN | | 
|  | 539 | S3C64XX_UCON_RXMODE_CPU; | 
|  | 540 | wr_regl(port, S3C2410_UCON, ucon); | 
|  | 541 |  | 
|  | 542 | ourport->rx_mode = S3C24XX_RX_PIO; | 
|  | 543 | } | 
|  | 544 |  | 
|  | 545 | static void s3c24xx_serial_rx_drain_fifo(struct s3c24xx_uart_port *ourport); | 
|  | 546 |  | 
|  | 547 | static irqreturn_t s3c24xx_serial_rx_chars_dma(void *dev_id) | 
|  | 548 | { | 
|  | 549 | unsigned int utrstat, ufstat, received; | 
|  | 550 | struct s3c24xx_uart_port *ourport = dev_id; | 
|  | 551 | struct uart_port *port = &ourport->port; | 
|  | 552 | struct s3c24xx_uart_dma *dma = ourport->dma; | 
|  | 553 | struct tty_struct *tty = tty_port_tty_get(&ourport->port.state->port); | 
|  | 554 | struct tty_port *t = &port->state->port; | 
|  | 555 | unsigned long flags; | 
|  | 556 | struct dma_tx_state state; | 
|  | 557 |  | 
|  | 558 | utrstat = rd_regl(port, S3C2410_UTRSTAT); | 
|  | 559 | ufstat = rd_regl(port, S3C2410_UFSTAT); | 
|  | 560 |  | 
|  | 561 | spin_lock_irqsave(&port->lock, flags); | 
|  | 562 |  | 
|  | 563 | if (!(utrstat & S3C2410_UTRSTAT_TIMEOUT)) { | 
|  | 564 | s3c64xx_start_rx_dma(ourport); | 
|  | 565 | if (ourport->rx_mode == S3C24XX_RX_PIO) | 
|  | 566 | enable_rx_dma(ourport); | 
|  | 567 | goto finish; | 
|  | 568 | } | 
|  | 569 |  | 
|  | 570 | if (ourport->rx_mode == S3C24XX_RX_DMA) { | 
|  | 571 | dmaengine_pause(dma->rx_chan); | 
|  | 572 | dmaengine_tx_status(dma->rx_chan, dma->rx_cookie, &state); | 
|  | 573 | dmaengine_terminate_all(dma->rx_chan); | 
|  | 574 | received = dma->rx_bytes_requested - state.residue; | 
|  | 575 | s3c24xx_uart_copy_rx_to_tty(ourport, t, received); | 
|  | 576 |  | 
|  | 577 | enable_rx_pio(ourport); | 
|  | 578 | } | 
|  | 579 |  | 
|  | 580 | s3c24xx_serial_rx_drain_fifo(ourport); | 
|  | 581 |  | 
|  | 582 | if (tty) { | 
|  | 583 | tty_flip_buffer_push(t); | 
|  | 584 | tty_kref_put(tty); | 
|  | 585 | } | 
|  | 586 |  | 
|  | 587 | wr_regl(port, S3C2410_UTRSTAT, S3C2410_UTRSTAT_TIMEOUT); | 
|  | 588 |  | 
|  | 589 | finish: | 
|  | 590 | spin_unlock_irqrestore(&port->lock, flags); | 
|  | 591 |  | 
|  | 592 | return IRQ_HANDLED; | 
|  | 593 | } | 
|  | 594 |  | 
|  | 595 | static void s3c24xx_serial_rx_drain_fifo(struct s3c24xx_uart_port *ourport) | 
|  | 596 | { | 
|  | 597 | struct uart_port *port = &ourport->port; | 
|  | 598 | unsigned int ufcon, ch, flag, ufstat, uerstat; | 
|  | 599 | unsigned int fifocnt = 0; | 
|  | 600 | int max_count = port->fifosize; | 
|  | 601 |  | 
|  | 602 | while (max_count-- > 0) { | 
|  | 603 | /* | 
|  | 604 | * Receive all characters known to be in FIFO | 
|  | 605 | * before reading FIFO level again | 
|  | 606 | */ | 
|  | 607 | if (fifocnt == 0) { | 
|  | 608 | ufstat = rd_regl(port, S3C2410_UFSTAT); | 
|  | 609 | fifocnt = s3c24xx_serial_rx_fifocnt(ourport, ufstat); | 
|  | 610 | if (fifocnt == 0) | 
|  | 611 | break; | 
|  | 612 | } | 
|  | 613 | fifocnt--; | 
|  | 614 |  | 
|  | 615 | uerstat = rd_regl(port, S3C2410_UERSTAT); | 
|  | 616 | ch = rd_regb(port, S3C2410_URXH); | 
|  | 617 |  | 
|  | 618 | if (port->flags & UPF_CONS_FLOW) { | 
|  | 619 | int txe = s3c24xx_serial_txempty_nofifo(port); | 
|  | 620 |  | 
|  | 621 | if (rx_enabled(port)) { | 
|  | 622 | if (!txe) { | 
|  | 623 | rx_enabled(port) = 0; | 
|  | 624 | continue; | 
|  | 625 | } | 
|  | 626 | } else { | 
|  | 627 | if (txe) { | 
|  | 628 | ufcon = rd_regl(port, S3C2410_UFCON); | 
|  | 629 | ufcon |= S3C2410_UFCON_RESETRX; | 
|  | 630 | wr_regl(port, S3C2410_UFCON, ufcon); | 
|  | 631 | rx_enabled(port) = 1; | 
|  | 632 | return; | 
|  | 633 | } | 
|  | 634 | continue; | 
|  | 635 | } | 
|  | 636 | } | 
|  | 637 |  | 
|  | 638 | /* insert the character into the buffer */ | 
|  | 639 |  | 
|  | 640 | flag = TTY_NORMAL; | 
|  | 641 | port->icount.rx++; | 
|  | 642 |  | 
|  | 643 | if (unlikely(uerstat & S3C2410_UERSTAT_ANY)) { | 
|  | 644 | dbg("rxerr: port ch=0x%02x, rxs=0x%08x\n", | 
|  | 645 | ch, uerstat); | 
|  | 646 |  | 
|  | 647 | /* check for break */ | 
|  | 648 | if (uerstat & S3C2410_UERSTAT_BREAK) { | 
|  | 649 | dbg("break!\n"); | 
|  | 650 | port->icount.brk++; | 
|  | 651 | if (uart_handle_break(port)) | 
|  | 652 | continue; /* Ignore character */ | 
|  | 653 | } | 
|  | 654 |  | 
|  | 655 | if (uerstat & S3C2410_UERSTAT_FRAME) | 
|  | 656 | port->icount.frame++; | 
|  | 657 | if (uerstat & S3C2410_UERSTAT_OVERRUN) | 
|  | 658 | port->icount.overrun++; | 
|  | 659 |  | 
|  | 660 | uerstat &= port->read_status_mask; | 
|  | 661 |  | 
|  | 662 | if (uerstat & S3C2410_UERSTAT_BREAK) | 
|  | 663 | flag = TTY_BREAK; | 
|  | 664 | else if (uerstat & S3C2410_UERSTAT_PARITY) | 
|  | 665 | flag = TTY_PARITY; | 
|  | 666 | else if (uerstat & (S3C2410_UERSTAT_FRAME | | 
|  | 667 | S3C2410_UERSTAT_OVERRUN)) | 
|  | 668 | flag = TTY_FRAME; | 
|  | 669 | } | 
|  | 670 |  | 
|  | 671 | if (uart_handle_sysrq_char(port, ch)) | 
|  | 672 | continue; /* Ignore character */ | 
|  | 673 |  | 
|  | 674 | uart_insert_char(port, uerstat, S3C2410_UERSTAT_OVERRUN, | 
|  | 675 | ch, flag); | 
|  | 676 | } | 
|  | 677 |  | 
|  | 678 | tty_flip_buffer_push(&port->state->port); | 
|  | 679 | } | 
|  | 680 |  | 
|  | 681 | static irqreturn_t s3c24xx_serial_rx_chars_pio(void *dev_id) | 
|  | 682 | { | 
|  | 683 | struct s3c24xx_uart_port *ourport = dev_id; | 
|  | 684 | struct uart_port *port = &ourport->port; | 
|  | 685 | unsigned long flags; | 
|  | 686 |  | 
|  | 687 | spin_lock_irqsave(&port->lock, flags); | 
|  | 688 | s3c24xx_serial_rx_drain_fifo(ourport); | 
|  | 689 | spin_unlock_irqrestore(&port->lock, flags); | 
|  | 690 |  | 
|  | 691 | return IRQ_HANDLED; | 
|  | 692 | } | 
|  | 693 |  | 
|  | 694 |  | 
|  | 695 | static irqreturn_t s3c24xx_serial_rx_chars(int irq, void *dev_id) | 
|  | 696 | { | 
|  | 697 | struct s3c24xx_uart_port *ourport = dev_id; | 
|  | 698 |  | 
|  | 699 | if (ourport->dma && ourport->dma->rx_chan) | 
|  | 700 | return s3c24xx_serial_rx_chars_dma(dev_id); | 
|  | 701 | return s3c24xx_serial_rx_chars_pio(dev_id); | 
|  | 702 | } | 
|  | 703 |  | 
|  | 704 | static irqreturn_t s3c24xx_serial_tx_chars(int irq, void *id) | 
|  | 705 | { | 
|  | 706 | struct s3c24xx_uart_port *ourport = id; | 
|  | 707 | struct uart_port *port = &ourport->port; | 
|  | 708 | struct circ_buf *xmit = &port->state->xmit; | 
|  | 709 | unsigned long flags; | 
|  | 710 | int count, dma_count = 0; | 
|  | 711 |  | 
|  | 712 | spin_lock_irqsave(&port->lock, flags); | 
|  | 713 |  | 
|  | 714 | count = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE); | 
|  | 715 |  | 
|  | 716 | if (ourport->dma && ourport->dma->tx_chan && | 
|  | 717 | count >= ourport->min_dma_size) { | 
|  | 718 | int align = dma_get_cache_alignment() - | 
|  | 719 | (xmit->tail & (dma_get_cache_alignment() - 1)); | 
|  | 720 | if (count-align >= ourport->min_dma_size) { | 
|  | 721 | dma_count = count-align; | 
|  | 722 | count = align; | 
|  | 723 | } | 
|  | 724 | } | 
|  | 725 |  | 
|  | 726 | if (port->x_char) { | 
|  | 727 | wr_regb(port, S3C2410_UTXH, port->x_char); | 
|  | 728 | port->icount.tx++; | 
|  | 729 | port->x_char = 0; | 
|  | 730 | goto out; | 
|  | 731 | } | 
|  | 732 |  | 
|  | 733 | /* if there isn't anything more to transmit, or the uart is now | 
|  | 734 | * stopped, disable the uart and exit | 
|  | 735 | */ | 
|  | 736 |  | 
|  | 737 | if (uart_circ_empty(xmit) || uart_tx_stopped(port)) { | 
|  | 738 | s3c24xx_serial_stop_tx(port); | 
|  | 739 | goto out; | 
|  | 740 | } | 
|  | 741 |  | 
|  | 742 | /* try and drain the buffer... */ | 
|  | 743 |  | 
|  | 744 | if (count > port->fifosize) { | 
|  | 745 | count = port->fifosize; | 
|  | 746 | dma_count = 0; | 
|  | 747 | } | 
|  | 748 |  | 
|  | 749 | while (!uart_circ_empty(xmit) && count > 0) { | 
|  | 750 | if (rd_regl(port, S3C2410_UFSTAT) & ourport->info->tx_fifofull) | 
|  | 751 | break; | 
|  | 752 |  | 
|  | 753 | wr_regb(port, S3C2410_UTXH, xmit->buf[xmit->tail]); | 
|  | 754 | xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1); | 
|  | 755 | port->icount.tx++; | 
|  | 756 | count--; | 
|  | 757 | } | 
|  | 758 |  | 
|  | 759 | if (!count && dma_count) { | 
|  | 760 | s3c24xx_serial_start_tx_dma(ourport, dma_count); | 
|  | 761 | goto out; | 
|  | 762 | } | 
|  | 763 |  | 
|  | 764 | if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) { | 
|  | 765 | spin_unlock(&port->lock); | 
|  | 766 | uart_write_wakeup(port); | 
|  | 767 | spin_lock(&port->lock); | 
|  | 768 | } | 
|  | 769 |  | 
|  | 770 | if (uart_circ_empty(xmit)) | 
|  | 771 | s3c24xx_serial_stop_tx(port); | 
|  | 772 |  | 
|  | 773 | out: | 
|  | 774 | spin_unlock_irqrestore(&port->lock, flags); | 
|  | 775 | return IRQ_HANDLED; | 
|  | 776 | } | 
|  | 777 |  | 
|  | 778 | /* interrupt handler for s3c64xx and later SoC's.*/ | 
|  | 779 | static irqreturn_t s3c64xx_serial_handle_irq(int irq, void *id) | 
|  | 780 | { | 
|  | 781 | struct s3c24xx_uart_port *ourport = id; | 
|  | 782 | struct uart_port *port = &ourport->port; | 
|  | 783 | unsigned int pend = rd_regl(port, S3C64XX_UINTP); | 
|  | 784 | irqreturn_t ret = IRQ_HANDLED; | 
|  | 785 |  | 
|  | 786 | if (pend & S3C64XX_UINTM_RXD_MSK) { | 
|  | 787 | ret = s3c24xx_serial_rx_chars(irq, id); | 
|  | 788 | wr_regl(port, S3C64XX_UINTP, S3C64XX_UINTM_RXD_MSK); | 
|  | 789 | } | 
|  | 790 | if (pend & S3C64XX_UINTM_TXD_MSK) { | 
|  | 791 | ret = s3c24xx_serial_tx_chars(irq, id); | 
|  | 792 | wr_regl(port, S3C64XX_UINTP, S3C64XX_UINTM_TXD_MSK); | 
|  | 793 | } | 
|  | 794 | return ret; | 
|  | 795 | } | 
|  | 796 |  | 
|  | 797 | static unsigned int s3c24xx_serial_tx_empty(struct uart_port *port) | 
|  | 798 | { | 
|  | 799 | struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port); | 
|  | 800 | unsigned long ufstat = rd_regl(port, S3C2410_UFSTAT); | 
|  | 801 | unsigned long ufcon = rd_regl(port, S3C2410_UFCON); | 
|  | 802 |  | 
|  | 803 | if (ufcon & S3C2410_UFCON_FIFOMODE) { | 
|  | 804 | if ((ufstat & info->tx_fifomask) != 0 || | 
|  | 805 | (ufstat & info->tx_fifofull)) | 
|  | 806 | return 0; | 
|  | 807 |  | 
|  | 808 | return 1; | 
|  | 809 | } | 
|  | 810 |  | 
|  | 811 | return s3c24xx_serial_txempty_nofifo(port); | 
|  | 812 | } | 
|  | 813 |  | 
|  | 814 | /* no modem control lines */ | 
|  | 815 | static unsigned int s3c24xx_serial_get_mctrl(struct uart_port *port) | 
|  | 816 | { | 
|  | 817 | unsigned int umstat = rd_regb(port, S3C2410_UMSTAT); | 
|  | 818 |  | 
|  | 819 | if (umstat & S3C2410_UMSTAT_CTS) | 
|  | 820 | return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS; | 
|  | 821 | else | 
|  | 822 | return TIOCM_CAR | TIOCM_DSR; | 
|  | 823 | } | 
|  | 824 |  | 
|  | 825 | static void s3c24xx_serial_set_mctrl(struct uart_port *port, unsigned int mctrl) | 
|  | 826 | { | 
|  | 827 | unsigned int umcon = rd_regl(port, S3C2410_UMCON); | 
|  | 828 |  | 
|  | 829 | if (mctrl & TIOCM_RTS) | 
|  | 830 | umcon |= S3C2410_UMCOM_RTS_LOW; | 
|  | 831 | else | 
|  | 832 | umcon &= ~S3C2410_UMCOM_RTS_LOW; | 
|  | 833 |  | 
|  | 834 | wr_regl(port, S3C2410_UMCON, umcon); | 
|  | 835 | } | 
|  | 836 |  | 
|  | 837 | static void s3c24xx_serial_break_ctl(struct uart_port *port, int break_state) | 
|  | 838 | { | 
|  | 839 | unsigned long flags; | 
|  | 840 | unsigned int ucon; | 
|  | 841 |  | 
|  | 842 | spin_lock_irqsave(&port->lock, flags); | 
|  | 843 |  | 
|  | 844 | ucon = rd_regl(port, S3C2410_UCON); | 
|  | 845 |  | 
|  | 846 | if (break_state) | 
|  | 847 | ucon |= S3C2410_UCON_SBREAK; | 
|  | 848 | else | 
|  | 849 | ucon &= ~S3C2410_UCON_SBREAK; | 
|  | 850 |  | 
|  | 851 | wr_regl(port, S3C2410_UCON, ucon); | 
|  | 852 |  | 
|  | 853 | spin_unlock_irqrestore(&port->lock, flags); | 
|  | 854 | } | 
|  | 855 |  | 
|  | 856 | static int s3c24xx_serial_request_dma(struct s3c24xx_uart_port *p) | 
|  | 857 | { | 
|  | 858 | struct s3c24xx_uart_dma	*dma = p->dma; | 
|  | 859 | struct dma_slave_caps dma_caps; | 
|  | 860 | const char *reason = NULL; | 
|  | 861 | int ret; | 
|  | 862 |  | 
|  | 863 | /* Default slave configuration parameters */ | 
|  | 864 | dma->rx_conf.direction		= DMA_DEV_TO_MEM; | 
|  | 865 | dma->rx_conf.src_addr_width	= DMA_SLAVE_BUSWIDTH_1_BYTE; | 
|  | 866 | dma->rx_conf.src_addr		= p->port.mapbase + S3C2410_URXH; | 
|  | 867 | dma->rx_conf.src_maxburst	= 1; | 
|  | 868 |  | 
|  | 869 | dma->tx_conf.direction		= DMA_MEM_TO_DEV; | 
|  | 870 | dma->tx_conf.dst_addr_width	= DMA_SLAVE_BUSWIDTH_1_BYTE; | 
|  | 871 | dma->tx_conf.dst_addr		= p->port.mapbase + S3C2410_UTXH; | 
|  | 872 | dma->tx_conf.dst_maxburst	= 1; | 
|  | 873 |  | 
|  | 874 | dma->rx_chan = dma_request_chan(p->port.dev, "rx"); | 
|  | 875 |  | 
|  | 876 | if (IS_ERR(dma->rx_chan)) { | 
|  | 877 | reason = "DMA RX channel request failed"; | 
|  | 878 | ret = PTR_ERR(dma->rx_chan); | 
|  | 879 | goto err_warn; | 
|  | 880 | } | 
|  | 881 |  | 
|  | 882 | ret = dma_get_slave_caps(dma->rx_chan, &dma_caps); | 
|  | 883 | if (ret < 0 || | 
|  | 884 | dma_caps.residue_granularity < DMA_RESIDUE_GRANULARITY_BURST) { | 
|  | 885 | reason = "insufficient DMA RX engine capabilities"; | 
|  | 886 | ret = -EOPNOTSUPP; | 
|  | 887 | goto err_release_rx; | 
|  | 888 | } | 
|  | 889 |  | 
|  | 890 | dmaengine_slave_config(dma->rx_chan, &dma->rx_conf); | 
|  | 891 |  | 
|  | 892 | dma->tx_chan = dma_request_chan(p->port.dev, "tx"); | 
|  | 893 | if (IS_ERR(dma->tx_chan)) { | 
|  | 894 | reason = "DMA TX channel request failed"; | 
|  | 895 | ret = PTR_ERR(dma->tx_chan); | 
|  | 896 | goto err_release_rx; | 
|  | 897 | } | 
|  | 898 |  | 
|  | 899 | ret = dma_get_slave_caps(dma->tx_chan, &dma_caps); | 
|  | 900 | if (ret < 0 || | 
|  | 901 | dma_caps.residue_granularity < DMA_RESIDUE_GRANULARITY_BURST) { | 
|  | 902 | reason = "insufficient DMA TX engine capabilities"; | 
|  | 903 | ret = -EOPNOTSUPP; | 
|  | 904 | goto err_release_tx; | 
|  | 905 | } | 
|  | 906 |  | 
|  | 907 | dmaengine_slave_config(dma->tx_chan, &dma->tx_conf); | 
|  | 908 |  | 
|  | 909 | /* RX buffer */ | 
|  | 910 | dma->rx_size = PAGE_SIZE; | 
|  | 911 |  | 
|  | 912 | dma->rx_buf = kmalloc(dma->rx_size, GFP_KERNEL); | 
|  | 913 | if (!dma->rx_buf) { | 
|  | 914 | ret = -ENOMEM; | 
|  | 915 | goto err_release_tx; | 
|  | 916 | } | 
|  | 917 |  | 
|  | 918 | dma->rx_addr = dma_map_single(p->port.dev, dma->rx_buf, | 
|  | 919 | dma->rx_size, DMA_FROM_DEVICE); | 
|  | 920 | if (dma_mapping_error(p->port.dev, dma->rx_addr)) { | 
|  | 921 | reason = "DMA mapping error for RX buffer"; | 
|  | 922 | ret = -EIO; | 
|  | 923 | goto err_free_rx; | 
|  | 924 | } | 
|  | 925 |  | 
|  | 926 | /* TX buffer */ | 
|  | 927 | dma->tx_addr = dma_map_single(p->port.dev, p->port.state->xmit.buf, | 
|  | 928 | UART_XMIT_SIZE, DMA_TO_DEVICE); | 
|  | 929 | if (dma_mapping_error(p->port.dev, dma->tx_addr)) { | 
|  | 930 | reason = "DMA mapping error for TX buffer"; | 
|  | 931 | ret = -EIO; | 
|  | 932 | goto err_unmap_rx; | 
|  | 933 | } | 
|  | 934 |  | 
|  | 935 | return 0; | 
|  | 936 |  | 
|  | 937 | err_unmap_rx: | 
|  | 938 | dma_unmap_single(p->port.dev, dma->rx_addr, dma->rx_size, | 
|  | 939 | DMA_FROM_DEVICE); | 
|  | 940 | err_free_rx: | 
|  | 941 | kfree(dma->rx_buf); | 
|  | 942 | err_release_tx: | 
|  | 943 | dma_release_channel(dma->tx_chan); | 
|  | 944 | err_release_rx: | 
|  | 945 | dma_release_channel(dma->rx_chan); | 
|  | 946 | err_warn: | 
|  | 947 | if (reason) | 
|  | 948 | dev_warn(p->port.dev, "%s, DMA will not be used\n", reason); | 
|  | 949 | return ret; | 
|  | 950 | } | 
|  | 951 |  | 
|  | 952 | static void s3c24xx_serial_release_dma(struct s3c24xx_uart_port *p) | 
|  | 953 | { | 
|  | 954 | struct s3c24xx_uart_dma	*dma = p->dma; | 
|  | 955 |  | 
|  | 956 | if (dma->rx_chan) { | 
|  | 957 | dmaengine_terminate_all(dma->rx_chan); | 
|  | 958 | dma_unmap_single(p->port.dev, dma->rx_addr, | 
|  | 959 | dma->rx_size, DMA_FROM_DEVICE); | 
|  | 960 | kfree(dma->rx_buf); | 
|  | 961 | dma_release_channel(dma->rx_chan); | 
|  | 962 | dma->rx_chan = NULL; | 
|  | 963 | } | 
|  | 964 |  | 
|  | 965 | if (dma->tx_chan) { | 
|  | 966 | dmaengine_terminate_all(dma->tx_chan); | 
|  | 967 | dma_unmap_single(p->port.dev, dma->tx_addr, | 
|  | 968 | UART_XMIT_SIZE, DMA_TO_DEVICE); | 
|  | 969 | dma_release_channel(dma->tx_chan); | 
|  | 970 | dma->tx_chan = NULL; | 
|  | 971 | } | 
|  | 972 | } | 
|  | 973 |  | 
|  | 974 | static void s3c24xx_serial_shutdown(struct uart_port *port) | 
|  | 975 | { | 
|  | 976 | struct s3c24xx_uart_port *ourport = to_ourport(port); | 
|  | 977 |  | 
|  | 978 | if (ourport->tx_claimed) { | 
|  | 979 | if (!s3c24xx_serial_has_interrupt_mask(port)) | 
|  | 980 | free_irq(ourport->tx_irq, ourport); | 
|  | 981 | tx_enabled(port) = 0; | 
|  | 982 | ourport->tx_claimed = 0; | 
|  | 983 | ourport->tx_mode = 0; | 
|  | 984 | } | 
|  | 985 |  | 
|  | 986 | if (ourport->rx_claimed) { | 
|  | 987 | if (!s3c24xx_serial_has_interrupt_mask(port)) | 
|  | 988 | free_irq(ourport->rx_irq, ourport); | 
|  | 989 | ourport->rx_claimed = 0; | 
|  | 990 | rx_enabled(port) = 0; | 
|  | 991 | } | 
|  | 992 |  | 
|  | 993 | /* Clear pending interrupts and mask all interrupts */ | 
|  | 994 | if (s3c24xx_serial_has_interrupt_mask(port)) { | 
|  | 995 | free_irq(port->irq, ourport); | 
|  | 996 |  | 
|  | 997 | wr_regl(port, S3C64XX_UINTP, 0xf); | 
|  | 998 | wr_regl(port, S3C64XX_UINTM, 0xf); | 
|  | 999 | } | 
|  | 1000 |  | 
|  | 1001 | if (ourport->dma) | 
|  | 1002 | s3c24xx_serial_release_dma(ourport); | 
|  | 1003 |  | 
|  | 1004 | ourport->tx_in_progress = 0; | 
|  | 1005 | } | 
|  | 1006 |  | 
|  | 1007 | static int s3c24xx_serial_startup(struct uart_port *port) | 
|  | 1008 | { | 
|  | 1009 | struct s3c24xx_uart_port *ourport = to_ourport(port); | 
|  | 1010 | int ret; | 
|  | 1011 |  | 
|  | 1012 | dbg("s3c24xx_serial_startup: port=%p (%08llx,%p)\n", | 
|  | 1013 | port, (unsigned long long)port->mapbase, port->membase); | 
|  | 1014 |  | 
|  | 1015 | rx_enabled(port) = 1; | 
|  | 1016 |  | 
|  | 1017 | ret = request_irq(ourport->rx_irq, s3c24xx_serial_rx_chars, 0, | 
|  | 1018 | s3c24xx_serial_portname(port), ourport); | 
|  | 1019 |  | 
|  | 1020 | if (ret != 0) { | 
|  | 1021 | dev_err(port->dev, "cannot get irq %d\n", ourport->rx_irq); | 
|  | 1022 | return ret; | 
|  | 1023 | } | 
|  | 1024 |  | 
|  | 1025 | ourport->rx_claimed = 1; | 
|  | 1026 |  | 
|  | 1027 | dbg("requesting tx irq...\n"); | 
|  | 1028 |  | 
|  | 1029 | tx_enabled(port) = 1; | 
|  | 1030 |  | 
|  | 1031 | ret = request_irq(ourport->tx_irq, s3c24xx_serial_tx_chars, 0, | 
|  | 1032 | s3c24xx_serial_portname(port), ourport); | 
|  | 1033 |  | 
|  | 1034 | if (ret) { | 
|  | 1035 | dev_err(port->dev, "cannot get irq %d\n", ourport->tx_irq); | 
|  | 1036 | goto err; | 
|  | 1037 | } | 
|  | 1038 |  | 
|  | 1039 | ourport->tx_claimed = 1; | 
|  | 1040 |  | 
|  | 1041 | dbg("s3c24xx_serial_startup ok\n"); | 
|  | 1042 |  | 
|  | 1043 | /* the port reset code should have done the correct | 
|  | 1044 | * register setup for the port controls */ | 
|  | 1045 |  | 
|  | 1046 | return ret; | 
|  | 1047 |  | 
|  | 1048 | err: | 
|  | 1049 | s3c24xx_serial_shutdown(port); | 
|  | 1050 | return ret; | 
|  | 1051 | } | 
|  | 1052 |  | 
|  | 1053 | static int s3c64xx_serial_startup(struct uart_port *port) | 
|  | 1054 | { | 
|  | 1055 | struct s3c24xx_uart_port *ourport = to_ourport(port); | 
|  | 1056 | unsigned long flags; | 
|  | 1057 | unsigned int ufcon; | 
|  | 1058 | int ret; | 
|  | 1059 |  | 
|  | 1060 | dbg("s3c64xx_serial_startup: port=%p (%08llx,%p)\n", | 
|  | 1061 | port, (unsigned long long)port->mapbase, port->membase); | 
|  | 1062 |  | 
|  | 1063 | wr_regl(port, S3C64XX_UINTM, 0xf); | 
|  | 1064 | if (ourport->dma) { | 
|  | 1065 | ret = s3c24xx_serial_request_dma(ourport); | 
|  | 1066 | if (ret < 0) { | 
|  | 1067 | devm_kfree(port->dev, ourport->dma); | 
|  | 1068 | ourport->dma = NULL; | 
|  | 1069 | } | 
|  | 1070 | } | 
|  | 1071 |  | 
|  | 1072 | ret = request_irq(port->irq, s3c64xx_serial_handle_irq, IRQF_SHARED, | 
|  | 1073 | s3c24xx_serial_portname(port), ourport); | 
|  | 1074 | if (ret) { | 
|  | 1075 | dev_err(port->dev, "cannot get irq %d\n", port->irq); | 
|  | 1076 | return ret; | 
|  | 1077 | } | 
|  | 1078 |  | 
|  | 1079 | /* For compatibility with s3c24xx Soc's */ | 
|  | 1080 | rx_enabled(port) = 1; | 
|  | 1081 | ourport->rx_claimed = 1; | 
|  | 1082 | tx_enabled(port) = 0; | 
|  | 1083 | ourport->tx_claimed = 1; | 
|  | 1084 |  | 
|  | 1085 | spin_lock_irqsave(&port->lock, flags); | 
|  | 1086 |  | 
|  | 1087 | ufcon = rd_regl(port, S3C2410_UFCON); | 
|  | 1088 | ufcon |= S3C2410_UFCON_RESETRX | S5PV210_UFCON_RXTRIG8; | 
|  | 1089 | if (!uart_console(port)) | 
|  | 1090 | ufcon |= S3C2410_UFCON_RESETTX; | 
|  | 1091 | wr_regl(port, S3C2410_UFCON, ufcon); | 
|  | 1092 |  | 
|  | 1093 | enable_rx_pio(ourport); | 
|  | 1094 |  | 
|  | 1095 | spin_unlock_irqrestore(&port->lock, flags); | 
|  | 1096 |  | 
|  | 1097 | /* Enable Rx Interrupt */ | 
|  | 1098 | s3c24xx_clear_bit(port, S3C64XX_UINTM_RXD, S3C64XX_UINTM); | 
|  | 1099 |  | 
|  | 1100 | dbg("s3c64xx_serial_startup ok\n"); | 
|  | 1101 | return ret; | 
|  | 1102 | } | 
|  | 1103 |  | 
|  | 1104 | /* power power management control */ | 
|  | 1105 |  | 
|  | 1106 | static void s3c24xx_serial_pm(struct uart_port *port, unsigned int level, | 
|  | 1107 | unsigned int old) | 
|  | 1108 | { | 
|  | 1109 | struct s3c24xx_uart_port *ourport = to_ourport(port); | 
|  | 1110 | int timeout = 10000; | 
|  | 1111 |  | 
|  | 1112 | ourport->pm_level = level; | 
|  | 1113 |  | 
|  | 1114 | switch (level) { | 
|  | 1115 | case 3: | 
|  | 1116 | while (--timeout && !s3c24xx_serial_txempty_nofifo(port)) | 
|  | 1117 | udelay(100); | 
|  | 1118 |  | 
|  | 1119 | if (!IS_ERR(ourport->baudclk)) | 
|  | 1120 | clk_disable_unprepare(ourport->baudclk); | 
|  | 1121 |  | 
|  | 1122 | clk_disable_unprepare(ourport->clk); | 
|  | 1123 | break; | 
|  | 1124 |  | 
|  | 1125 | case 0: | 
|  | 1126 | clk_prepare_enable(ourport->clk); | 
|  | 1127 |  | 
|  | 1128 | if (!IS_ERR(ourport->baudclk)) | 
|  | 1129 | clk_prepare_enable(ourport->baudclk); | 
|  | 1130 |  | 
|  | 1131 | break; | 
|  | 1132 | default: | 
|  | 1133 | dev_err(port->dev, "s3c24xx_serial: unknown pm %d\n", level); | 
|  | 1134 | } | 
|  | 1135 | } | 
|  | 1136 |  | 
|  | 1137 | /* baud rate calculation | 
|  | 1138 | * | 
|  | 1139 | * The UARTs on the S3C2410/S3C2440 can take their clocks from a number | 
|  | 1140 | * of different sources, including the peripheral clock ("pclk") and an | 
|  | 1141 | * external clock ("uclk"). The S3C2440 also adds the core clock ("fclk") | 
|  | 1142 | * with a programmable extra divisor. | 
|  | 1143 | * | 
|  | 1144 | * The following code goes through the clock sources, and calculates the | 
|  | 1145 | * baud clocks (and the resultant actual baud rates) and then tries to | 
|  | 1146 | * pick the closest one and select that. | 
|  | 1147 | * | 
|  | 1148 | */ | 
|  | 1149 |  | 
|  | 1150 | #define MAX_CLK_NAME_LENGTH 15 | 
|  | 1151 |  | 
|  | 1152 | static inline int s3c24xx_serial_getsource(struct uart_port *port) | 
|  | 1153 | { | 
|  | 1154 | struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port); | 
|  | 1155 | unsigned int ucon; | 
|  | 1156 |  | 
|  | 1157 | if (info->num_clks == 1) | 
|  | 1158 | return 0; | 
|  | 1159 |  | 
|  | 1160 | ucon = rd_regl(port, S3C2410_UCON); | 
|  | 1161 | ucon &= info->clksel_mask; | 
|  | 1162 | return ucon >> info->clksel_shift; | 
|  | 1163 | } | 
|  | 1164 |  | 
|  | 1165 | static void s3c24xx_serial_setsource(struct uart_port *port, | 
|  | 1166 | unsigned int clk_sel) | 
|  | 1167 | { | 
|  | 1168 | struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port); | 
|  | 1169 | unsigned int ucon; | 
|  | 1170 |  | 
|  | 1171 | if (info->num_clks == 1) | 
|  | 1172 | return; | 
|  | 1173 |  | 
|  | 1174 | ucon = rd_regl(port, S3C2410_UCON); | 
|  | 1175 | if ((ucon & info->clksel_mask) >> info->clksel_shift == clk_sel) | 
|  | 1176 | return; | 
|  | 1177 |  | 
|  | 1178 | ucon &= ~info->clksel_mask; | 
|  | 1179 | ucon |= clk_sel << info->clksel_shift; | 
|  | 1180 | wr_regl(port, S3C2410_UCON, ucon); | 
|  | 1181 | } | 
|  | 1182 |  | 
|  | 1183 | static unsigned int s3c24xx_serial_getclk(struct s3c24xx_uart_port *ourport, | 
|  | 1184 | unsigned int req_baud, struct clk **best_clk, | 
|  | 1185 | unsigned int *clk_num) | 
|  | 1186 | { | 
|  | 1187 | struct s3c24xx_uart_info *info = ourport->info; | 
|  | 1188 | struct clk *clk; | 
|  | 1189 | unsigned long rate; | 
|  | 1190 | unsigned int cnt, baud, quot, clk_sel, best_quot = 0; | 
|  | 1191 | char clkname[MAX_CLK_NAME_LENGTH]; | 
|  | 1192 | int calc_deviation, deviation = (1 << 30) - 1; | 
|  | 1193 |  | 
|  | 1194 | clk_sel = (ourport->cfg->clk_sel) ? ourport->cfg->clk_sel : | 
|  | 1195 | ourport->info->def_clk_sel; | 
|  | 1196 | for (cnt = 0; cnt < info->num_clks; cnt++) { | 
|  | 1197 | if (!(clk_sel & (1 << cnt))) | 
|  | 1198 | continue; | 
|  | 1199 |  | 
|  | 1200 | sprintf(clkname, "clk_uart_baud%d", cnt); | 
|  | 1201 | clk = clk_get(ourport->port.dev, clkname); | 
|  | 1202 | if (IS_ERR(clk)) | 
|  | 1203 | continue; | 
|  | 1204 |  | 
|  | 1205 | rate = clk_get_rate(clk); | 
|  | 1206 | if (!rate) | 
|  | 1207 | continue; | 
|  | 1208 |  | 
|  | 1209 | if (ourport->info->has_divslot) { | 
|  | 1210 | unsigned long div = rate / req_baud; | 
|  | 1211 |  | 
|  | 1212 | /* The UDIVSLOT register on the newer UARTs allows us to | 
|  | 1213 | * get a divisor adjustment of 1/16th on the baud clock. | 
|  | 1214 | * | 
|  | 1215 | * We don't keep the UDIVSLOT value (the 16ths we | 
|  | 1216 | * calculated by not multiplying the baud by 16) as it | 
|  | 1217 | * is easy enough to recalculate. | 
|  | 1218 | */ | 
|  | 1219 |  | 
|  | 1220 | quot = div / 16; | 
|  | 1221 | baud = rate / div; | 
|  | 1222 | } else { | 
|  | 1223 | quot = (rate + (8 * req_baud)) / (16 * req_baud); | 
|  | 1224 | baud = rate / (quot * 16); | 
|  | 1225 | } | 
|  | 1226 | quot--; | 
|  | 1227 |  | 
|  | 1228 | calc_deviation = req_baud - baud; | 
|  | 1229 | if (calc_deviation < 0) | 
|  | 1230 | calc_deviation = -calc_deviation; | 
|  | 1231 |  | 
|  | 1232 | if (calc_deviation < deviation) { | 
|  | 1233 | *best_clk = clk; | 
|  | 1234 | best_quot = quot; | 
|  | 1235 | *clk_num = cnt; | 
|  | 1236 | deviation = calc_deviation; | 
|  | 1237 | } | 
|  | 1238 | } | 
|  | 1239 |  | 
|  | 1240 | return best_quot; | 
|  | 1241 | } | 
|  | 1242 |  | 
|  | 1243 | /* udivslot_table[] | 
|  | 1244 | * | 
|  | 1245 | * This table takes the fractional value of the baud divisor and gives | 
|  | 1246 | * the recommended setting for the UDIVSLOT register. | 
|  | 1247 | */ | 
|  | 1248 | static u16 udivslot_table[16] = { | 
|  | 1249 | [0] = 0x0000, | 
|  | 1250 | [1] = 0x0080, | 
|  | 1251 | [2] = 0x0808, | 
|  | 1252 | [3] = 0x0888, | 
|  | 1253 | [4] = 0x2222, | 
|  | 1254 | [5] = 0x4924, | 
|  | 1255 | [6] = 0x4A52, | 
|  | 1256 | [7] = 0x54AA, | 
|  | 1257 | [8] = 0x5555, | 
|  | 1258 | [9] = 0xD555, | 
|  | 1259 | [10] = 0xD5D5, | 
|  | 1260 | [11] = 0xDDD5, | 
|  | 1261 | [12] = 0xDDDD, | 
|  | 1262 | [13] = 0xDFDD, | 
|  | 1263 | [14] = 0xDFDF, | 
|  | 1264 | [15] = 0xFFDF, | 
|  | 1265 | }; | 
|  | 1266 |  | 
|  | 1267 | static void s3c24xx_serial_set_termios(struct uart_port *port, | 
|  | 1268 | struct ktermios *termios, | 
|  | 1269 | struct ktermios *old) | 
|  | 1270 | { | 
|  | 1271 | struct s3c2410_uartcfg *cfg = s3c24xx_port_to_cfg(port); | 
|  | 1272 | struct s3c24xx_uart_port *ourport = to_ourport(port); | 
|  | 1273 | struct clk *clk = ERR_PTR(-EINVAL); | 
|  | 1274 | unsigned long flags; | 
|  | 1275 | unsigned int baud, quot, clk_sel = 0; | 
|  | 1276 | unsigned int ulcon; | 
|  | 1277 | unsigned int umcon; | 
|  | 1278 | unsigned int udivslot = 0; | 
|  | 1279 |  | 
|  | 1280 | /* | 
|  | 1281 | * We don't support modem control lines. | 
|  | 1282 | */ | 
|  | 1283 | termios->c_cflag &= ~(HUPCL | CMSPAR); | 
|  | 1284 | termios->c_cflag |= CLOCAL; | 
|  | 1285 |  | 
|  | 1286 | /* | 
|  | 1287 | * Ask the core to calculate the divisor for us. | 
|  | 1288 | */ | 
|  | 1289 |  | 
|  | 1290 | baud = uart_get_baud_rate(port, termios, old, 0, 115200*8); | 
|  | 1291 | quot = s3c24xx_serial_getclk(ourport, baud, &clk, &clk_sel); | 
|  | 1292 | if (baud == 38400 && (port->flags & UPF_SPD_MASK) == UPF_SPD_CUST) | 
|  | 1293 | quot = port->custom_divisor; | 
|  | 1294 | if (IS_ERR(clk)) | 
|  | 1295 | return; | 
|  | 1296 |  | 
|  | 1297 | /* check to see if we need  to change clock source */ | 
|  | 1298 |  | 
|  | 1299 | if (ourport->baudclk != clk) { | 
|  | 1300 | clk_prepare_enable(clk); | 
|  | 1301 |  | 
|  | 1302 | s3c24xx_serial_setsource(port, clk_sel); | 
|  | 1303 |  | 
|  | 1304 | if (!IS_ERR(ourport->baudclk)) { | 
|  | 1305 | clk_disable_unprepare(ourport->baudclk); | 
|  | 1306 | ourport->baudclk = ERR_PTR(-EINVAL); | 
|  | 1307 | } | 
|  | 1308 |  | 
|  | 1309 | ourport->baudclk = clk; | 
|  | 1310 | ourport->baudclk_rate = clk ? clk_get_rate(clk) : 0; | 
|  | 1311 | } | 
|  | 1312 |  | 
|  | 1313 | if (ourport->info->has_divslot) { | 
|  | 1314 | unsigned int div = ourport->baudclk_rate / baud; | 
|  | 1315 |  | 
|  | 1316 | if (cfg->has_fracval) { | 
|  | 1317 | udivslot = (div & 15); | 
|  | 1318 | dbg("fracval = %04x\n", udivslot); | 
|  | 1319 | } else { | 
|  | 1320 | udivslot = udivslot_table[div & 15]; | 
|  | 1321 | dbg("udivslot = %04x (div %d)\n", udivslot, div & 15); | 
|  | 1322 | } | 
|  | 1323 | } | 
|  | 1324 |  | 
|  | 1325 | switch (termios->c_cflag & CSIZE) { | 
|  | 1326 | case CS5: | 
|  | 1327 | dbg("config: 5bits/char\n"); | 
|  | 1328 | ulcon = S3C2410_LCON_CS5; | 
|  | 1329 | break; | 
|  | 1330 | case CS6: | 
|  | 1331 | dbg("config: 6bits/char\n"); | 
|  | 1332 | ulcon = S3C2410_LCON_CS6; | 
|  | 1333 | break; | 
|  | 1334 | case CS7: | 
|  | 1335 | dbg("config: 7bits/char\n"); | 
|  | 1336 | ulcon = S3C2410_LCON_CS7; | 
|  | 1337 | break; | 
|  | 1338 | case CS8: | 
|  | 1339 | default: | 
|  | 1340 | dbg("config: 8bits/char\n"); | 
|  | 1341 | ulcon = S3C2410_LCON_CS8; | 
|  | 1342 | break; | 
|  | 1343 | } | 
|  | 1344 |  | 
|  | 1345 | /* preserve original lcon IR settings */ | 
|  | 1346 | ulcon |= (cfg->ulcon & S3C2410_LCON_IRM); | 
|  | 1347 |  | 
|  | 1348 | if (termios->c_cflag & CSTOPB) | 
|  | 1349 | ulcon |= S3C2410_LCON_STOPB; | 
|  | 1350 |  | 
|  | 1351 | if (termios->c_cflag & PARENB) { | 
|  | 1352 | if (termios->c_cflag & PARODD) | 
|  | 1353 | ulcon |= S3C2410_LCON_PODD; | 
|  | 1354 | else | 
|  | 1355 | ulcon |= S3C2410_LCON_PEVEN; | 
|  | 1356 | } else { | 
|  | 1357 | ulcon |= S3C2410_LCON_PNONE; | 
|  | 1358 | } | 
|  | 1359 |  | 
|  | 1360 | spin_lock_irqsave(&port->lock, flags); | 
|  | 1361 |  | 
|  | 1362 | dbg("setting ulcon to %08x, brddiv to %d, udivslot %08x\n", | 
|  | 1363 | ulcon, quot, udivslot); | 
|  | 1364 |  | 
|  | 1365 | wr_regl(port, S3C2410_ULCON, ulcon); | 
|  | 1366 | wr_regl(port, S3C2410_UBRDIV, quot); | 
|  | 1367 |  | 
|  | 1368 | port->status &= ~UPSTAT_AUTOCTS; | 
|  | 1369 |  | 
|  | 1370 | umcon = rd_regl(port, S3C2410_UMCON); | 
|  | 1371 | if (termios->c_cflag & CRTSCTS) { | 
|  | 1372 | umcon |= S3C2410_UMCOM_AFC; | 
|  | 1373 | /* Disable RTS when RX FIFO contains 63 bytes */ | 
|  | 1374 | umcon &= ~S3C2412_UMCON_AFC_8; | 
|  | 1375 | port->status = UPSTAT_AUTOCTS; | 
|  | 1376 | } else { | 
|  | 1377 | umcon &= ~S3C2410_UMCOM_AFC; | 
|  | 1378 | } | 
|  | 1379 | wr_regl(port, S3C2410_UMCON, umcon); | 
|  | 1380 |  | 
|  | 1381 | if (ourport->info->has_divslot) | 
|  | 1382 | wr_regl(port, S3C2443_DIVSLOT, udivslot); | 
|  | 1383 |  | 
|  | 1384 | dbg("uart: ulcon = 0x%08x, ucon = 0x%08x, ufcon = 0x%08x\n", | 
|  | 1385 | rd_regl(port, S3C2410_ULCON), | 
|  | 1386 | rd_regl(port, S3C2410_UCON), | 
|  | 1387 | rd_regl(port, S3C2410_UFCON)); | 
|  | 1388 |  | 
|  | 1389 | /* | 
|  | 1390 | * Update the per-port timeout. | 
|  | 1391 | */ | 
|  | 1392 | uart_update_timeout(port, termios->c_cflag, baud); | 
|  | 1393 |  | 
|  | 1394 | /* | 
|  | 1395 | * Which character status flags are we interested in? | 
|  | 1396 | */ | 
|  | 1397 | port->read_status_mask = S3C2410_UERSTAT_OVERRUN; | 
|  | 1398 | if (termios->c_iflag & INPCK) | 
|  | 1399 | port->read_status_mask |= S3C2410_UERSTAT_FRAME | | 
|  | 1400 | S3C2410_UERSTAT_PARITY; | 
|  | 1401 | /* | 
|  | 1402 | * Which character status flags should we ignore? | 
|  | 1403 | */ | 
|  | 1404 | port->ignore_status_mask = 0; | 
|  | 1405 | if (termios->c_iflag & IGNPAR) | 
|  | 1406 | port->ignore_status_mask |= S3C2410_UERSTAT_OVERRUN; | 
|  | 1407 | if (termios->c_iflag & IGNBRK && termios->c_iflag & IGNPAR) | 
|  | 1408 | port->ignore_status_mask |= S3C2410_UERSTAT_FRAME; | 
|  | 1409 |  | 
|  | 1410 | /* | 
|  | 1411 | * Ignore all characters if CREAD is not set. | 
|  | 1412 | */ | 
|  | 1413 | if ((termios->c_cflag & CREAD) == 0) | 
|  | 1414 | port->ignore_status_mask |= RXSTAT_DUMMY_READ; | 
|  | 1415 |  | 
|  | 1416 | spin_unlock_irqrestore(&port->lock, flags); | 
|  | 1417 | } | 
|  | 1418 |  | 
|  | 1419 | static const char *s3c24xx_serial_type(struct uart_port *port) | 
|  | 1420 | { | 
|  | 1421 | switch (port->type) { | 
|  | 1422 | case PORT_S3C2410: | 
|  | 1423 | return "S3C2410"; | 
|  | 1424 | case PORT_S3C2440: | 
|  | 1425 | return "S3C2440"; | 
|  | 1426 | case PORT_S3C2412: | 
|  | 1427 | return "S3C2412"; | 
|  | 1428 | case PORT_S3C6400: | 
|  | 1429 | return "S3C6400/10"; | 
|  | 1430 | default: | 
|  | 1431 | return NULL; | 
|  | 1432 | } | 
|  | 1433 | } | 
|  | 1434 |  | 
|  | 1435 | #define MAP_SIZE (0x100) | 
|  | 1436 |  | 
|  | 1437 | static void s3c24xx_serial_release_port(struct uart_port *port) | 
|  | 1438 | { | 
|  | 1439 | release_mem_region(port->mapbase, MAP_SIZE); | 
|  | 1440 | } | 
|  | 1441 |  | 
|  | 1442 | static int s3c24xx_serial_request_port(struct uart_port *port) | 
|  | 1443 | { | 
|  | 1444 | const char *name = s3c24xx_serial_portname(port); | 
|  | 1445 | return request_mem_region(port->mapbase, MAP_SIZE, name) ? 0 : -EBUSY; | 
|  | 1446 | } | 
|  | 1447 |  | 
|  | 1448 | static void s3c24xx_serial_config_port(struct uart_port *port, int flags) | 
|  | 1449 | { | 
|  | 1450 | struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port); | 
|  | 1451 |  | 
|  | 1452 | if (flags & UART_CONFIG_TYPE && | 
|  | 1453 | s3c24xx_serial_request_port(port) == 0) | 
|  | 1454 | port->type = info->type; | 
|  | 1455 | } | 
|  | 1456 |  | 
|  | 1457 | /* | 
|  | 1458 | * verify the new serial_struct (for TIOCSSERIAL). | 
|  | 1459 | */ | 
|  | 1460 | static int | 
|  | 1461 | s3c24xx_serial_verify_port(struct uart_port *port, struct serial_struct *ser) | 
|  | 1462 | { | 
|  | 1463 | struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port); | 
|  | 1464 |  | 
|  | 1465 | if (ser->type != PORT_UNKNOWN && ser->type != info->type) | 
|  | 1466 | return -EINVAL; | 
|  | 1467 |  | 
|  | 1468 | return 0; | 
|  | 1469 | } | 
|  | 1470 |  | 
|  | 1471 |  | 
|  | 1472 | #ifdef CONFIG_SERIAL_SAMSUNG_CONSOLE | 
|  | 1473 |  | 
|  | 1474 | static struct console s3c24xx_serial_console; | 
|  | 1475 |  | 
|  | 1476 | static int __init s3c24xx_serial_console_init(void) | 
|  | 1477 | { | 
|  | 1478 | register_console(&s3c24xx_serial_console); | 
|  | 1479 | return 0; | 
|  | 1480 | } | 
|  | 1481 | console_initcall(s3c24xx_serial_console_init); | 
|  | 1482 |  | 
|  | 1483 | #define S3C24XX_SERIAL_CONSOLE &s3c24xx_serial_console | 
|  | 1484 | #else | 
|  | 1485 | #define S3C24XX_SERIAL_CONSOLE NULL | 
|  | 1486 | #endif | 
|  | 1487 |  | 
|  | 1488 | #if defined(CONFIG_SERIAL_SAMSUNG_CONSOLE) && defined(CONFIG_CONSOLE_POLL) | 
|  | 1489 | static int s3c24xx_serial_get_poll_char(struct uart_port *port); | 
|  | 1490 | static void s3c24xx_serial_put_poll_char(struct uart_port *port, | 
|  | 1491 | unsigned char c); | 
|  | 1492 | #endif | 
|  | 1493 |  | 
|  | 1494 | static struct uart_ops s3c24xx_serial_ops = { | 
|  | 1495 | .pm		= s3c24xx_serial_pm, | 
|  | 1496 | .tx_empty	= s3c24xx_serial_tx_empty, | 
|  | 1497 | .get_mctrl	= s3c24xx_serial_get_mctrl, | 
|  | 1498 | .set_mctrl	= s3c24xx_serial_set_mctrl, | 
|  | 1499 | .stop_tx	= s3c24xx_serial_stop_tx, | 
|  | 1500 | .start_tx	= s3c24xx_serial_start_tx, | 
|  | 1501 | .stop_rx	= s3c24xx_serial_stop_rx, | 
|  | 1502 | .break_ctl	= s3c24xx_serial_break_ctl, | 
|  | 1503 | .startup	= s3c24xx_serial_startup, | 
|  | 1504 | .shutdown	= s3c24xx_serial_shutdown, | 
|  | 1505 | .set_termios	= s3c24xx_serial_set_termios, | 
|  | 1506 | .type		= s3c24xx_serial_type, | 
|  | 1507 | .release_port	= s3c24xx_serial_release_port, | 
|  | 1508 | .request_port	= s3c24xx_serial_request_port, | 
|  | 1509 | .config_port	= s3c24xx_serial_config_port, | 
|  | 1510 | .verify_port	= s3c24xx_serial_verify_port, | 
|  | 1511 | #if defined(CONFIG_SERIAL_SAMSUNG_CONSOLE) && defined(CONFIG_CONSOLE_POLL) | 
|  | 1512 | .poll_get_char = s3c24xx_serial_get_poll_char, | 
|  | 1513 | .poll_put_char = s3c24xx_serial_put_poll_char, | 
|  | 1514 | #endif | 
|  | 1515 | }; | 
|  | 1516 |  | 
|  | 1517 | static struct uart_driver s3c24xx_uart_drv = { | 
|  | 1518 | .owner		= THIS_MODULE, | 
|  | 1519 | .driver_name	= "s3c2410_serial", | 
|  | 1520 | .nr		= CONFIG_SERIAL_SAMSUNG_UARTS, | 
|  | 1521 | .cons		= S3C24XX_SERIAL_CONSOLE, | 
|  | 1522 | .dev_name	= S3C24XX_SERIAL_NAME, | 
|  | 1523 | .major		= S3C24XX_SERIAL_MAJOR, | 
|  | 1524 | .minor		= S3C24XX_SERIAL_MINOR, | 
|  | 1525 | }; | 
|  | 1526 |  | 
|  | 1527 | #define __PORT_LOCK_UNLOCKED(i) \ | 
|  | 1528 | __SPIN_LOCK_UNLOCKED(s3c24xx_serial_ports[i].port.lock) | 
|  | 1529 | static struct s3c24xx_uart_port | 
|  | 1530 | s3c24xx_serial_ports[CONFIG_SERIAL_SAMSUNG_UARTS] = { | 
|  | 1531 | [0] = { | 
|  | 1532 | .port = { | 
|  | 1533 | .lock		= __PORT_LOCK_UNLOCKED(0), | 
|  | 1534 | .iotype		= UPIO_MEM, | 
|  | 1535 | .uartclk	= 0, | 
|  | 1536 | .fifosize	= 16, | 
|  | 1537 | .ops		= &s3c24xx_serial_ops, | 
|  | 1538 | .flags		= UPF_BOOT_AUTOCONF, | 
|  | 1539 | .line		= 0, | 
|  | 1540 | } | 
|  | 1541 | }, | 
|  | 1542 | [1] = { | 
|  | 1543 | .port = { | 
|  | 1544 | .lock		= __PORT_LOCK_UNLOCKED(1), | 
|  | 1545 | .iotype		= UPIO_MEM, | 
|  | 1546 | .uartclk	= 0, | 
|  | 1547 | .fifosize	= 16, | 
|  | 1548 | .ops		= &s3c24xx_serial_ops, | 
|  | 1549 | .flags		= UPF_BOOT_AUTOCONF, | 
|  | 1550 | .line		= 1, | 
|  | 1551 | } | 
|  | 1552 | }, | 
|  | 1553 | #if CONFIG_SERIAL_SAMSUNG_UARTS > 2 | 
|  | 1554 |  | 
|  | 1555 | [2] = { | 
|  | 1556 | .port = { | 
|  | 1557 | .lock		= __PORT_LOCK_UNLOCKED(2), | 
|  | 1558 | .iotype		= UPIO_MEM, | 
|  | 1559 | .uartclk	= 0, | 
|  | 1560 | .fifosize	= 16, | 
|  | 1561 | .ops		= &s3c24xx_serial_ops, | 
|  | 1562 | .flags		= UPF_BOOT_AUTOCONF, | 
|  | 1563 | .line		= 2, | 
|  | 1564 | } | 
|  | 1565 | }, | 
|  | 1566 | #endif | 
|  | 1567 | #if CONFIG_SERIAL_SAMSUNG_UARTS > 3 | 
|  | 1568 | [3] = { | 
|  | 1569 | .port = { | 
|  | 1570 | .lock		= __PORT_LOCK_UNLOCKED(3), | 
|  | 1571 | .iotype		= UPIO_MEM, | 
|  | 1572 | .uartclk	= 0, | 
|  | 1573 | .fifosize	= 16, | 
|  | 1574 | .ops		= &s3c24xx_serial_ops, | 
|  | 1575 | .flags		= UPF_BOOT_AUTOCONF, | 
|  | 1576 | .line		= 3, | 
|  | 1577 | } | 
|  | 1578 | } | 
|  | 1579 | #endif | 
|  | 1580 | }; | 
|  | 1581 | #undef __PORT_LOCK_UNLOCKED | 
|  | 1582 |  | 
|  | 1583 | /* s3c24xx_serial_resetport | 
|  | 1584 | * | 
|  | 1585 | * reset the fifos and other the settings. | 
|  | 1586 | */ | 
|  | 1587 |  | 
|  | 1588 | static void s3c24xx_serial_resetport(struct uart_port *port, | 
|  | 1589 | struct s3c2410_uartcfg *cfg) | 
|  | 1590 | { | 
|  | 1591 | struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port); | 
|  | 1592 | unsigned long ucon = rd_regl(port, S3C2410_UCON); | 
|  | 1593 | unsigned int ucon_mask; | 
|  | 1594 |  | 
|  | 1595 | ucon_mask = info->clksel_mask; | 
|  | 1596 | if (info->type == PORT_S3C2440) | 
|  | 1597 | ucon_mask |= S3C2440_UCON0_DIVMASK; | 
|  | 1598 |  | 
|  | 1599 | ucon &= ucon_mask; | 
|  | 1600 | wr_regl(port, S3C2410_UCON,  ucon | cfg->ucon); | 
|  | 1601 |  | 
|  | 1602 | /* reset both fifos */ | 
|  | 1603 | wr_regl(port, S3C2410_UFCON, cfg->ufcon | S3C2410_UFCON_RESETBOTH); | 
|  | 1604 | wr_regl(port, S3C2410_UFCON, cfg->ufcon); | 
|  | 1605 |  | 
|  | 1606 | /* some delay is required after fifo reset */ | 
|  | 1607 | udelay(1); | 
|  | 1608 | } | 
|  | 1609 |  | 
|  | 1610 |  | 
|  | 1611 | #ifdef CONFIG_ARM_S3C24XX_CPUFREQ | 
|  | 1612 |  | 
|  | 1613 | static int s3c24xx_serial_cpufreq_transition(struct notifier_block *nb, | 
|  | 1614 | unsigned long val, void *data) | 
|  | 1615 | { | 
|  | 1616 | struct s3c24xx_uart_port *port; | 
|  | 1617 | struct uart_port *uport; | 
|  | 1618 |  | 
|  | 1619 | port = container_of(nb, struct s3c24xx_uart_port, freq_transition); | 
|  | 1620 | uport = &port->port; | 
|  | 1621 |  | 
|  | 1622 | /* check to see if port is enabled */ | 
|  | 1623 |  | 
|  | 1624 | if (port->pm_level != 0) | 
|  | 1625 | return 0; | 
|  | 1626 |  | 
|  | 1627 | /* try and work out if the baudrate is changing, we can detect | 
|  | 1628 | * a change in rate, but we do not have support for detecting | 
|  | 1629 | * a disturbance in the clock-rate over the change. | 
|  | 1630 | */ | 
|  | 1631 |  | 
|  | 1632 | if (IS_ERR(port->baudclk)) | 
|  | 1633 | goto exit; | 
|  | 1634 |  | 
|  | 1635 | if (port->baudclk_rate == clk_get_rate(port->baudclk)) | 
|  | 1636 | goto exit; | 
|  | 1637 |  | 
|  | 1638 | if (val == CPUFREQ_PRECHANGE) { | 
|  | 1639 | /* we should really shut the port down whilst the | 
|  | 1640 | * frequency change is in progress. */ | 
|  | 1641 |  | 
|  | 1642 | } else if (val == CPUFREQ_POSTCHANGE) { | 
|  | 1643 | struct ktermios *termios; | 
|  | 1644 | struct tty_struct *tty; | 
|  | 1645 |  | 
|  | 1646 | if (uport->state == NULL) | 
|  | 1647 | goto exit; | 
|  | 1648 |  | 
|  | 1649 | tty = uport->state->port.tty; | 
|  | 1650 |  | 
|  | 1651 | if (tty == NULL) | 
|  | 1652 | goto exit; | 
|  | 1653 |  | 
|  | 1654 | termios = &tty->termios; | 
|  | 1655 |  | 
|  | 1656 | if (termios == NULL) { | 
|  | 1657 | dev_warn(uport->dev, "%s: no termios?\n", __func__); | 
|  | 1658 | goto exit; | 
|  | 1659 | } | 
|  | 1660 |  | 
|  | 1661 | s3c24xx_serial_set_termios(uport, termios, NULL); | 
|  | 1662 | } | 
|  | 1663 |  | 
|  | 1664 | exit: | 
|  | 1665 | return 0; | 
|  | 1666 | } | 
|  | 1667 |  | 
|  | 1668 | static inline int | 
|  | 1669 | s3c24xx_serial_cpufreq_register(struct s3c24xx_uart_port *port) | 
|  | 1670 | { | 
|  | 1671 | port->freq_transition.notifier_call = s3c24xx_serial_cpufreq_transition; | 
|  | 1672 |  | 
|  | 1673 | return cpufreq_register_notifier(&port->freq_transition, | 
|  | 1674 | CPUFREQ_TRANSITION_NOTIFIER); | 
|  | 1675 | } | 
|  | 1676 |  | 
|  | 1677 | static inline void | 
|  | 1678 | s3c24xx_serial_cpufreq_deregister(struct s3c24xx_uart_port *port) | 
|  | 1679 | { | 
|  | 1680 | cpufreq_unregister_notifier(&port->freq_transition, | 
|  | 1681 | CPUFREQ_TRANSITION_NOTIFIER); | 
|  | 1682 | } | 
|  | 1683 |  | 
|  | 1684 | #else | 
|  | 1685 | static inline int | 
|  | 1686 | s3c24xx_serial_cpufreq_register(struct s3c24xx_uart_port *port) | 
|  | 1687 | { | 
|  | 1688 | return 0; | 
|  | 1689 | } | 
|  | 1690 |  | 
|  | 1691 | static inline void | 
|  | 1692 | s3c24xx_serial_cpufreq_deregister(struct s3c24xx_uart_port *port) | 
|  | 1693 | { | 
|  | 1694 | } | 
|  | 1695 | #endif | 
|  | 1696 |  | 
|  | 1697 | /* s3c24xx_serial_init_port | 
|  | 1698 | * | 
|  | 1699 | * initialise a single serial port from the platform device given | 
|  | 1700 | */ | 
|  | 1701 |  | 
|  | 1702 | static int s3c24xx_serial_init_port(struct s3c24xx_uart_port *ourport, | 
|  | 1703 | struct platform_device *platdev) | 
|  | 1704 | { | 
|  | 1705 | struct uart_port *port = &ourport->port; | 
|  | 1706 | struct s3c2410_uartcfg *cfg = ourport->cfg; | 
|  | 1707 | struct resource *res; | 
|  | 1708 | int ret; | 
|  | 1709 |  | 
|  | 1710 | dbg("s3c24xx_serial_init_port: port=%p, platdev=%p\n", port, platdev); | 
|  | 1711 |  | 
|  | 1712 | if (platdev == NULL) | 
|  | 1713 | return -ENODEV; | 
|  | 1714 |  | 
|  | 1715 | if (port->mapbase != 0) | 
|  | 1716 | return -EINVAL; | 
|  | 1717 |  | 
|  | 1718 | /* setup info for port */ | 
|  | 1719 | port->dev	= &platdev->dev; | 
|  | 1720 |  | 
|  | 1721 | /* Startup sequence is different for s3c64xx and higher SoC's */ | 
|  | 1722 | if (s3c24xx_serial_has_interrupt_mask(port)) | 
|  | 1723 | s3c24xx_serial_ops.startup = s3c64xx_serial_startup; | 
|  | 1724 |  | 
|  | 1725 | port->uartclk = 1; | 
|  | 1726 |  | 
|  | 1727 | if (cfg->uart_flags & UPF_CONS_FLOW) { | 
|  | 1728 | dbg("s3c24xx_serial_init_port: enabling flow control\n"); | 
|  | 1729 | port->flags |= UPF_CONS_FLOW; | 
|  | 1730 | } | 
|  | 1731 |  | 
|  | 1732 | /* sort our the physical and virtual addresses for each UART */ | 
|  | 1733 |  | 
|  | 1734 | res = platform_get_resource(platdev, IORESOURCE_MEM, 0); | 
|  | 1735 | if (res == NULL) { | 
|  | 1736 | dev_err(port->dev, "failed to find memory resource for uart\n"); | 
|  | 1737 | return -EINVAL; | 
|  | 1738 | } | 
|  | 1739 |  | 
|  | 1740 | dbg("resource %pR)\n", res); | 
|  | 1741 |  | 
|  | 1742 | port->membase = devm_ioremap(port->dev, res->start, resource_size(res)); | 
|  | 1743 | if (!port->membase) { | 
|  | 1744 | dev_err(port->dev, "failed to remap controller address\n"); | 
|  | 1745 | return -EBUSY; | 
|  | 1746 | } | 
|  | 1747 |  | 
|  | 1748 | port->mapbase = res->start; | 
|  | 1749 | ret = platform_get_irq(platdev, 0); | 
|  | 1750 | if (ret < 0) | 
|  | 1751 | port->irq = 0; | 
|  | 1752 | else { | 
|  | 1753 | port->irq = ret; | 
|  | 1754 | ourport->rx_irq = ret; | 
|  | 1755 | ourport->tx_irq = ret + 1; | 
|  | 1756 | } | 
|  | 1757 |  | 
|  | 1758 | ret = platform_get_irq(platdev, 1); | 
|  | 1759 | if (ret > 0) | 
|  | 1760 | ourport->tx_irq = ret; | 
|  | 1761 | /* | 
|  | 1762 | * DMA is currently supported only on DT platforms, if DMA properties | 
|  | 1763 | * are specified. | 
|  | 1764 | */ | 
|  | 1765 | if (platdev->dev.of_node && of_find_property(platdev->dev.of_node, | 
|  | 1766 | "dmas", NULL)) { | 
|  | 1767 | ourport->dma = devm_kzalloc(port->dev, | 
|  | 1768 | sizeof(*ourport->dma), | 
|  | 1769 | GFP_KERNEL); | 
|  | 1770 | if (!ourport->dma) { | 
|  | 1771 | ret = -ENOMEM; | 
|  | 1772 | goto err; | 
|  | 1773 | } | 
|  | 1774 | } | 
|  | 1775 |  | 
|  | 1776 | ourport->clk	= clk_get(&platdev->dev, "uart"); | 
|  | 1777 | if (IS_ERR(ourport->clk)) { | 
|  | 1778 | pr_err("%s: Controller clock not found\n", | 
|  | 1779 | dev_name(&platdev->dev)); | 
|  | 1780 | ret = PTR_ERR(ourport->clk); | 
|  | 1781 | goto err; | 
|  | 1782 | } | 
|  | 1783 |  | 
|  | 1784 | ret = clk_prepare_enable(ourport->clk); | 
|  | 1785 | if (ret) { | 
|  | 1786 | pr_err("uart: clock failed to prepare+enable: %d\n", ret); | 
|  | 1787 | clk_put(ourport->clk); | 
|  | 1788 | goto err; | 
|  | 1789 | } | 
|  | 1790 |  | 
|  | 1791 | /* Keep all interrupts masked and cleared */ | 
|  | 1792 | if (s3c24xx_serial_has_interrupt_mask(port)) { | 
|  | 1793 | wr_regl(port, S3C64XX_UINTM, 0xf); | 
|  | 1794 | wr_regl(port, S3C64XX_UINTP, 0xf); | 
|  | 1795 | wr_regl(port, S3C64XX_UINTSP, 0xf); | 
|  | 1796 | } | 
|  | 1797 |  | 
|  | 1798 | dbg("port: map=%pa, mem=%p, irq=%d (%d,%d), clock=%u\n", | 
|  | 1799 | &port->mapbase, port->membase, port->irq, | 
|  | 1800 | ourport->rx_irq, ourport->tx_irq, port->uartclk); | 
|  | 1801 |  | 
|  | 1802 | /* reset the fifos (and setup the uart) */ | 
|  | 1803 | s3c24xx_serial_resetport(port, cfg); | 
|  | 1804 |  | 
|  | 1805 | return 0; | 
|  | 1806 |  | 
|  | 1807 | err: | 
|  | 1808 | port->mapbase = 0; | 
|  | 1809 | return ret; | 
|  | 1810 | } | 
|  | 1811 |  | 
|  | 1812 | /* Device driver serial port probe */ | 
|  | 1813 |  | 
|  | 1814 | static const struct of_device_id s3c24xx_uart_dt_match[]; | 
|  | 1815 | static int probe_index; | 
|  | 1816 |  | 
|  | 1817 | static inline struct s3c24xx_serial_drv_data *s3c24xx_get_driver_data( | 
|  | 1818 | struct platform_device *pdev) | 
|  | 1819 | { | 
|  | 1820 | #ifdef CONFIG_OF | 
|  | 1821 | if (pdev->dev.of_node) { | 
|  | 1822 | const struct of_device_id *match; | 
|  | 1823 | match = of_match_node(s3c24xx_uart_dt_match, pdev->dev.of_node); | 
|  | 1824 | return (struct s3c24xx_serial_drv_data *)match->data; | 
|  | 1825 | } | 
|  | 1826 | #endif | 
|  | 1827 | return (struct s3c24xx_serial_drv_data *) | 
|  | 1828 | platform_get_device_id(pdev)->driver_data; | 
|  | 1829 | } | 
|  | 1830 |  | 
|  | 1831 | static int s3c24xx_serial_probe(struct platform_device *pdev) | 
|  | 1832 | { | 
|  | 1833 | struct device_node *np = pdev->dev.of_node; | 
|  | 1834 | struct s3c24xx_uart_port *ourport; | 
|  | 1835 | int index = probe_index; | 
|  | 1836 | int ret; | 
|  | 1837 |  | 
|  | 1838 | if (np) { | 
|  | 1839 | ret = of_alias_get_id(np, "serial"); | 
|  | 1840 | if (ret >= 0) | 
|  | 1841 | index = ret; | 
|  | 1842 | } | 
|  | 1843 |  | 
|  | 1844 | dbg("s3c24xx_serial_probe(%p) %d\n", pdev, index); | 
|  | 1845 |  | 
|  | 1846 | if (index >= ARRAY_SIZE(s3c24xx_serial_ports)) { | 
|  | 1847 | dev_err(&pdev->dev, "serial%d out of range\n", index); | 
|  | 1848 | return -EINVAL; | 
|  | 1849 | } | 
|  | 1850 | ourport = &s3c24xx_serial_ports[index]; | 
|  | 1851 |  | 
|  | 1852 | ourport->drv_data = s3c24xx_get_driver_data(pdev); | 
|  | 1853 | if (!ourport->drv_data) { | 
|  | 1854 | dev_err(&pdev->dev, "could not find driver data\n"); | 
|  | 1855 | return -ENODEV; | 
|  | 1856 | } | 
|  | 1857 |  | 
|  | 1858 | ourport->baudclk = ERR_PTR(-EINVAL); | 
|  | 1859 | ourport->info = ourport->drv_data->info; | 
|  | 1860 | ourport->cfg = (dev_get_platdata(&pdev->dev)) ? | 
|  | 1861 | dev_get_platdata(&pdev->dev) : | 
|  | 1862 | ourport->drv_data->def_cfg; | 
|  | 1863 |  | 
|  | 1864 | if (np) | 
|  | 1865 | of_property_read_u32(np, | 
|  | 1866 | "samsung,uart-fifosize", &ourport->port.fifosize); | 
|  | 1867 |  | 
|  | 1868 | if (ourport->drv_data->fifosize[index]) | 
|  | 1869 | ourport->port.fifosize = ourport->drv_data->fifosize[index]; | 
|  | 1870 | else if (ourport->info->fifosize) | 
|  | 1871 | ourport->port.fifosize = ourport->info->fifosize; | 
|  | 1872 |  | 
|  | 1873 | /* | 
|  | 1874 | * DMA transfers must be aligned at least to cache line size, | 
|  | 1875 | * so find minimal transfer size suitable for DMA mode | 
|  | 1876 | */ | 
|  | 1877 | ourport->min_dma_size = max_t(int, ourport->port.fifosize, | 
|  | 1878 | dma_get_cache_alignment()); | 
|  | 1879 |  | 
|  | 1880 | dbg("%s: initialising port %p...\n", __func__, ourport); | 
|  | 1881 |  | 
|  | 1882 | ret = s3c24xx_serial_init_port(ourport, pdev); | 
|  | 1883 | if (ret < 0) | 
|  | 1884 | return ret; | 
|  | 1885 |  | 
|  | 1886 | if (!s3c24xx_uart_drv.state) { | 
|  | 1887 | ret = uart_register_driver(&s3c24xx_uart_drv); | 
|  | 1888 | if (ret < 0) { | 
|  | 1889 | pr_err("Failed to register Samsung UART driver\n"); | 
|  | 1890 | return ret; | 
|  | 1891 | } | 
|  | 1892 | } | 
|  | 1893 |  | 
|  | 1894 | dbg("%s: adding port\n", __func__); | 
|  | 1895 | uart_add_one_port(&s3c24xx_uart_drv, &ourport->port); | 
|  | 1896 | platform_set_drvdata(pdev, &ourport->port); | 
|  | 1897 |  | 
|  | 1898 | /* | 
|  | 1899 | * Deactivate the clock enabled in s3c24xx_serial_init_port here, | 
|  | 1900 | * so that a potential re-enablement through the pm-callback overlaps | 
|  | 1901 | * and keeps the clock enabled in this case. | 
|  | 1902 | */ | 
|  | 1903 | clk_disable_unprepare(ourport->clk); | 
|  | 1904 |  | 
|  | 1905 | ret = s3c24xx_serial_cpufreq_register(ourport); | 
|  | 1906 | if (ret < 0) | 
|  | 1907 | dev_err(&pdev->dev, "failed to add cpufreq notifier\n"); | 
|  | 1908 |  | 
|  | 1909 | probe_index++; | 
|  | 1910 |  | 
|  | 1911 | return 0; | 
|  | 1912 | } | 
|  | 1913 |  | 
|  | 1914 | static int s3c24xx_serial_remove(struct platform_device *dev) | 
|  | 1915 | { | 
|  | 1916 | struct uart_port *port = s3c24xx_dev_to_port(&dev->dev); | 
|  | 1917 |  | 
|  | 1918 | if (port) { | 
|  | 1919 | s3c24xx_serial_cpufreq_deregister(to_ourport(port)); | 
|  | 1920 | uart_remove_one_port(&s3c24xx_uart_drv, port); | 
|  | 1921 | } | 
|  | 1922 |  | 
|  | 1923 | uart_unregister_driver(&s3c24xx_uart_drv); | 
|  | 1924 |  | 
|  | 1925 | return 0; | 
|  | 1926 | } | 
|  | 1927 |  | 
|  | 1928 | /* UART power management code */ | 
|  | 1929 | #ifdef CONFIG_PM_SLEEP | 
|  | 1930 | static int s3c24xx_serial_suspend(struct device *dev) | 
|  | 1931 | { | 
|  | 1932 | struct uart_port *port = s3c24xx_dev_to_port(dev); | 
|  | 1933 |  | 
|  | 1934 | if (port) | 
|  | 1935 | uart_suspend_port(&s3c24xx_uart_drv, port); | 
|  | 1936 |  | 
|  | 1937 | return 0; | 
|  | 1938 | } | 
|  | 1939 |  | 
|  | 1940 | static int s3c24xx_serial_resume(struct device *dev) | 
|  | 1941 | { | 
|  | 1942 | struct uart_port *port = s3c24xx_dev_to_port(dev); | 
|  | 1943 | struct s3c24xx_uart_port *ourport = to_ourport(port); | 
|  | 1944 |  | 
|  | 1945 | if (port) { | 
|  | 1946 | clk_prepare_enable(ourport->clk); | 
|  | 1947 | if (!IS_ERR(ourport->baudclk)) | 
|  | 1948 | clk_prepare_enable(ourport->baudclk); | 
|  | 1949 | s3c24xx_serial_resetport(port, s3c24xx_port_to_cfg(port)); | 
|  | 1950 | if (!IS_ERR(ourport->baudclk)) | 
|  | 1951 | clk_disable_unprepare(ourport->baudclk); | 
|  | 1952 | clk_disable_unprepare(ourport->clk); | 
|  | 1953 |  | 
|  | 1954 | uart_resume_port(&s3c24xx_uart_drv, port); | 
|  | 1955 | } | 
|  | 1956 |  | 
|  | 1957 | return 0; | 
|  | 1958 | } | 
|  | 1959 |  | 
|  | 1960 | static int s3c24xx_serial_resume_noirq(struct device *dev) | 
|  | 1961 | { | 
|  | 1962 | struct uart_port *port = s3c24xx_dev_to_port(dev); | 
|  | 1963 | struct s3c24xx_uart_port *ourport = to_ourport(port); | 
|  | 1964 |  | 
|  | 1965 | if (port) { | 
|  | 1966 | /* restore IRQ mask */ | 
|  | 1967 | if (s3c24xx_serial_has_interrupt_mask(port)) { | 
|  | 1968 | unsigned int uintm = 0xf; | 
|  | 1969 | if (tx_enabled(port)) | 
|  | 1970 | uintm &= ~S3C64XX_UINTM_TXD_MSK; | 
|  | 1971 | if (rx_enabled(port)) | 
|  | 1972 | uintm &= ~S3C64XX_UINTM_RXD_MSK; | 
|  | 1973 | clk_prepare_enable(ourport->clk); | 
|  | 1974 | if (!IS_ERR(ourport->baudclk)) | 
|  | 1975 | clk_prepare_enable(ourport->baudclk); | 
|  | 1976 | wr_regl(port, S3C64XX_UINTM, uintm); | 
|  | 1977 | if (!IS_ERR(ourport->baudclk)) | 
|  | 1978 | clk_disable_unprepare(ourport->baudclk); | 
|  | 1979 | clk_disable_unprepare(ourport->clk); | 
|  | 1980 | } | 
|  | 1981 | } | 
|  | 1982 |  | 
|  | 1983 | return 0; | 
|  | 1984 | } | 
|  | 1985 |  | 
|  | 1986 | static const struct dev_pm_ops s3c24xx_serial_pm_ops = { | 
|  | 1987 | .suspend = s3c24xx_serial_suspend, | 
|  | 1988 | .resume = s3c24xx_serial_resume, | 
|  | 1989 | .resume_noirq = s3c24xx_serial_resume_noirq, | 
|  | 1990 | }; | 
|  | 1991 | #define SERIAL_SAMSUNG_PM_OPS	(&s3c24xx_serial_pm_ops) | 
|  | 1992 |  | 
|  | 1993 | #else /* !CONFIG_PM_SLEEP */ | 
|  | 1994 |  | 
|  | 1995 | #define SERIAL_SAMSUNG_PM_OPS	NULL | 
|  | 1996 | #endif /* CONFIG_PM_SLEEP */ | 
|  | 1997 |  | 
|  | 1998 | /* Console code */ | 
|  | 1999 |  | 
|  | 2000 | #ifdef CONFIG_SERIAL_SAMSUNG_CONSOLE | 
|  | 2001 |  | 
|  | 2002 | static struct uart_port *cons_uart; | 
|  | 2003 |  | 
|  | 2004 | static int | 
|  | 2005 | s3c24xx_serial_console_txrdy(struct uart_port *port, unsigned int ufcon) | 
|  | 2006 | { | 
|  | 2007 | struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port); | 
|  | 2008 | unsigned long ufstat, utrstat; | 
|  | 2009 |  | 
|  | 2010 | if (ufcon & S3C2410_UFCON_FIFOMODE) { | 
|  | 2011 | /* fifo mode - check amount of data in fifo registers... */ | 
|  | 2012 |  | 
|  | 2013 | ufstat = rd_regl(port, S3C2410_UFSTAT); | 
|  | 2014 | return (ufstat & info->tx_fifofull) ? 0 : 1; | 
|  | 2015 | } | 
|  | 2016 |  | 
|  | 2017 | /* in non-fifo mode, we go and use the tx buffer empty */ | 
|  | 2018 |  | 
|  | 2019 | utrstat = rd_regl(port, S3C2410_UTRSTAT); | 
|  | 2020 | return (utrstat & S3C2410_UTRSTAT_TXE) ? 1 : 0; | 
|  | 2021 | } | 
|  | 2022 |  | 
|  | 2023 | static bool | 
|  | 2024 | s3c24xx_port_configured(unsigned int ucon) | 
|  | 2025 | { | 
|  | 2026 | /* consider the serial port configured if the tx/rx mode set */ | 
|  | 2027 | return (ucon & 0xf) != 0; | 
|  | 2028 | } | 
|  | 2029 |  | 
|  | 2030 | #ifdef CONFIG_CONSOLE_POLL | 
|  | 2031 | /* | 
|  | 2032 | * Console polling routines for writing and reading from the uart while | 
|  | 2033 | * in an interrupt or debug context. | 
|  | 2034 | */ | 
|  | 2035 |  | 
|  | 2036 | static int s3c24xx_serial_get_poll_char(struct uart_port *port) | 
|  | 2037 | { | 
|  | 2038 | struct s3c24xx_uart_port *ourport = to_ourport(port); | 
|  | 2039 | unsigned int ufstat; | 
|  | 2040 |  | 
|  | 2041 | ufstat = rd_regl(port, S3C2410_UFSTAT); | 
|  | 2042 | if (s3c24xx_serial_rx_fifocnt(ourport, ufstat) == 0) | 
|  | 2043 | return NO_POLL_CHAR; | 
|  | 2044 |  | 
|  | 2045 | return rd_regb(port, S3C2410_URXH); | 
|  | 2046 | } | 
|  | 2047 |  | 
|  | 2048 | static void s3c24xx_serial_put_poll_char(struct uart_port *port, | 
|  | 2049 | unsigned char c) | 
|  | 2050 | { | 
|  | 2051 | unsigned int ufcon = rd_regl(port, S3C2410_UFCON); | 
|  | 2052 | unsigned int ucon = rd_regl(port, S3C2410_UCON); | 
|  | 2053 |  | 
|  | 2054 | /* not possible to xmit on unconfigured port */ | 
|  | 2055 | if (!s3c24xx_port_configured(ucon)) | 
|  | 2056 | return; | 
|  | 2057 |  | 
|  | 2058 | while (!s3c24xx_serial_console_txrdy(port, ufcon)) | 
|  | 2059 | cpu_relax(); | 
|  | 2060 | wr_regb(port, S3C2410_UTXH, c); | 
|  | 2061 | } | 
|  | 2062 |  | 
|  | 2063 | #endif /* CONFIG_CONSOLE_POLL */ | 
|  | 2064 |  | 
|  | 2065 | static void | 
|  | 2066 | s3c24xx_serial_console_putchar(struct uart_port *port, int ch) | 
|  | 2067 | { | 
|  | 2068 | unsigned int ufcon = rd_regl(port, S3C2410_UFCON); | 
|  | 2069 |  | 
|  | 2070 | while (!s3c24xx_serial_console_txrdy(port, ufcon)) | 
|  | 2071 | cpu_relax(); | 
|  | 2072 | wr_regb(port, S3C2410_UTXH, ch); | 
|  | 2073 | } | 
|  | 2074 |  | 
|  | 2075 | static void | 
|  | 2076 | s3c24xx_serial_console_write(struct console *co, const char *s, | 
|  | 2077 | unsigned int count) | 
|  | 2078 | { | 
|  | 2079 | unsigned int ucon = rd_regl(cons_uart, S3C2410_UCON); | 
|  | 2080 |  | 
|  | 2081 | /* not possible to xmit on unconfigured port */ | 
|  | 2082 | if (!s3c24xx_port_configured(ucon)) | 
|  | 2083 | return; | 
|  | 2084 |  | 
|  | 2085 | uart_console_write(cons_uart, s, count, s3c24xx_serial_console_putchar); | 
|  | 2086 | } | 
|  | 2087 |  | 
|  | 2088 | static void __init | 
|  | 2089 | s3c24xx_serial_get_options(struct uart_port *port, int *baud, | 
|  | 2090 | int *parity, int *bits) | 
|  | 2091 | { | 
|  | 2092 | struct clk *clk; | 
|  | 2093 | unsigned int ulcon; | 
|  | 2094 | unsigned int ucon; | 
|  | 2095 | unsigned int ubrdiv; | 
|  | 2096 | unsigned long rate; | 
|  | 2097 | unsigned int clk_sel; | 
|  | 2098 | char clk_name[MAX_CLK_NAME_LENGTH]; | 
|  | 2099 |  | 
|  | 2100 | ulcon  = rd_regl(port, S3C2410_ULCON); | 
|  | 2101 | ucon   = rd_regl(port, S3C2410_UCON); | 
|  | 2102 | ubrdiv = rd_regl(port, S3C2410_UBRDIV); | 
|  | 2103 |  | 
|  | 2104 | dbg("s3c24xx_serial_get_options: port=%p\n" | 
|  | 2105 | "registers: ulcon=%08x, ucon=%08x, ubdriv=%08x\n", | 
|  | 2106 | port, ulcon, ucon, ubrdiv); | 
|  | 2107 |  | 
|  | 2108 | if (s3c24xx_port_configured(ucon)) { | 
|  | 2109 | switch (ulcon & S3C2410_LCON_CSMASK) { | 
|  | 2110 | case S3C2410_LCON_CS5: | 
|  | 2111 | *bits = 5; | 
|  | 2112 | break; | 
|  | 2113 | case S3C2410_LCON_CS6: | 
|  | 2114 | *bits = 6; | 
|  | 2115 | break; | 
|  | 2116 | case S3C2410_LCON_CS7: | 
|  | 2117 | *bits = 7; | 
|  | 2118 | break; | 
|  | 2119 | case S3C2410_LCON_CS8: | 
|  | 2120 | default: | 
|  | 2121 | *bits = 8; | 
|  | 2122 | break; | 
|  | 2123 | } | 
|  | 2124 |  | 
|  | 2125 | switch (ulcon & S3C2410_LCON_PMASK) { | 
|  | 2126 | case S3C2410_LCON_PEVEN: | 
|  | 2127 | *parity = 'e'; | 
|  | 2128 | break; | 
|  | 2129 |  | 
|  | 2130 | case S3C2410_LCON_PODD: | 
|  | 2131 | *parity = 'o'; | 
|  | 2132 | break; | 
|  | 2133 |  | 
|  | 2134 | case S3C2410_LCON_PNONE: | 
|  | 2135 | default: | 
|  | 2136 | *parity = 'n'; | 
|  | 2137 | } | 
|  | 2138 |  | 
|  | 2139 | /* now calculate the baud rate */ | 
|  | 2140 |  | 
|  | 2141 | clk_sel = s3c24xx_serial_getsource(port); | 
|  | 2142 | sprintf(clk_name, "clk_uart_baud%d", clk_sel); | 
|  | 2143 |  | 
|  | 2144 | clk = clk_get(port->dev, clk_name); | 
|  | 2145 | if (!IS_ERR(clk)) | 
|  | 2146 | rate = clk_get_rate(clk); | 
|  | 2147 | else | 
|  | 2148 | rate = 1; | 
|  | 2149 |  | 
|  | 2150 | *baud = rate / (16 * (ubrdiv + 1)); | 
|  | 2151 | dbg("calculated baud %d\n", *baud); | 
|  | 2152 | } | 
|  | 2153 |  | 
|  | 2154 | } | 
|  | 2155 |  | 
|  | 2156 | static int __init | 
|  | 2157 | s3c24xx_serial_console_setup(struct console *co, char *options) | 
|  | 2158 | { | 
|  | 2159 | struct uart_port *port; | 
|  | 2160 | int baud = 9600; | 
|  | 2161 | int bits = 8; | 
|  | 2162 | int parity = 'n'; | 
|  | 2163 | int flow = 'n'; | 
|  | 2164 |  | 
|  | 2165 | dbg("s3c24xx_serial_console_setup: co=%p (%d), %s\n", | 
|  | 2166 | co, co->index, options); | 
|  | 2167 |  | 
|  | 2168 | /* is this a valid port */ | 
|  | 2169 |  | 
|  | 2170 | if (co->index == -1 || co->index >= CONFIG_SERIAL_SAMSUNG_UARTS) | 
|  | 2171 | co->index = 0; | 
|  | 2172 |  | 
|  | 2173 | port = &s3c24xx_serial_ports[co->index].port; | 
|  | 2174 |  | 
|  | 2175 | /* is the port configured? */ | 
|  | 2176 |  | 
|  | 2177 | if (port->mapbase == 0x0) | 
|  | 2178 | return -ENODEV; | 
|  | 2179 |  | 
|  | 2180 | cons_uart = port; | 
|  | 2181 |  | 
|  | 2182 | dbg("s3c24xx_serial_console_setup: port=%p (%d)\n", port, co->index); | 
|  | 2183 |  | 
|  | 2184 | /* | 
|  | 2185 | * Check whether an invalid uart number has been specified, and | 
|  | 2186 | * if so, search for the first available port that does have | 
|  | 2187 | * console support. | 
|  | 2188 | */ | 
|  | 2189 | if (options) | 
|  | 2190 | uart_parse_options(options, &baud, &parity, &bits, &flow); | 
|  | 2191 | else | 
|  | 2192 | s3c24xx_serial_get_options(port, &baud, &parity, &bits); | 
|  | 2193 |  | 
|  | 2194 | dbg("s3c24xx_serial_console_setup: baud %d\n", baud); | 
|  | 2195 |  | 
|  | 2196 | return uart_set_options(port, co, baud, parity, bits, flow); | 
|  | 2197 | } | 
|  | 2198 |  | 
|  | 2199 | static struct console s3c24xx_serial_console = { | 
|  | 2200 | .name		= S3C24XX_SERIAL_NAME, | 
|  | 2201 | .device		= uart_console_device, | 
|  | 2202 | .flags		= CON_PRINTBUFFER, | 
|  | 2203 | .index		= -1, | 
|  | 2204 | .write		= s3c24xx_serial_console_write, | 
|  | 2205 | .setup		= s3c24xx_serial_console_setup, | 
|  | 2206 | .data		= &s3c24xx_uart_drv, | 
|  | 2207 | }; | 
|  | 2208 | #endif /* CONFIG_SERIAL_SAMSUNG_CONSOLE */ | 
|  | 2209 |  | 
|  | 2210 | #ifdef CONFIG_CPU_S3C2410 | 
|  | 2211 | static struct s3c24xx_serial_drv_data s3c2410_serial_drv_data = { | 
|  | 2212 | .info = &(struct s3c24xx_uart_info) { | 
|  | 2213 | .name		= "Samsung S3C2410 UART", | 
|  | 2214 | .type		= PORT_S3C2410, | 
|  | 2215 | .fifosize	= 16, | 
|  | 2216 | .rx_fifomask	= S3C2410_UFSTAT_RXMASK, | 
|  | 2217 | .rx_fifoshift	= S3C2410_UFSTAT_RXSHIFT, | 
|  | 2218 | .rx_fifofull	= S3C2410_UFSTAT_RXFULL, | 
|  | 2219 | .tx_fifofull	= S3C2410_UFSTAT_TXFULL, | 
|  | 2220 | .tx_fifomask	= S3C2410_UFSTAT_TXMASK, | 
|  | 2221 | .tx_fifoshift	= S3C2410_UFSTAT_TXSHIFT, | 
|  | 2222 | .def_clk_sel	= S3C2410_UCON_CLKSEL0, | 
|  | 2223 | .num_clks	= 2, | 
|  | 2224 | .clksel_mask	= S3C2410_UCON_CLKMASK, | 
|  | 2225 | .clksel_shift	= S3C2410_UCON_CLKSHIFT, | 
|  | 2226 | }, | 
|  | 2227 | .def_cfg = &(struct s3c2410_uartcfg) { | 
|  | 2228 | .ucon		= S3C2410_UCON_DEFAULT, | 
|  | 2229 | .ufcon		= S3C2410_UFCON_DEFAULT, | 
|  | 2230 | }, | 
|  | 2231 | }; | 
|  | 2232 | #define S3C2410_SERIAL_DRV_DATA ((kernel_ulong_t)&s3c2410_serial_drv_data) | 
|  | 2233 | #else | 
|  | 2234 | #define S3C2410_SERIAL_DRV_DATA (kernel_ulong_t)NULL | 
|  | 2235 | #endif | 
|  | 2236 |  | 
|  | 2237 | #ifdef CONFIG_CPU_S3C2412 | 
|  | 2238 | static struct s3c24xx_serial_drv_data s3c2412_serial_drv_data = { | 
|  | 2239 | .info = &(struct s3c24xx_uart_info) { | 
|  | 2240 | .name		= "Samsung S3C2412 UART", | 
|  | 2241 | .type		= PORT_S3C2412, | 
|  | 2242 | .fifosize	= 64, | 
|  | 2243 | .has_divslot	= 1, | 
|  | 2244 | .rx_fifomask	= S3C2440_UFSTAT_RXMASK, | 
|  | 2245 | .rx_fifoshift	= S3C2440_UFSTAT_RXSHIFT, | 
|  | 2246 | .rx_fifofull	= S3C2440_UFSTAT_RXFULL, | 
|  | 2247 | .tx_fifofull	= S3C2440_UFSTAT_TXFULL, | 
|  | 2248 | .tx_fifomask	= S3C2440_UFSTAT_TXMASK, | 
|  | 2249 | .tx_fifoshift	= S3C2440_UFSTAT_TXSHIFT, | 
|  | 2250 | .def_clk_sel	= S3C2410_UCON_CLKSEL2, | 
|  | 2251 | .num_clks	= 4, | 
|  | 2252 | .clksel_mask	= S3C2412_UCON_CLKMASK, | 
|  | 2253 | .clksel_shift	= S3C2412_UCON_CLKSHIFT, | 
|  | 2254 | }, | 
|  | 2255 | .def_cfg = &(struct s3c2410_uartcfg) { | 
|  | 2256 | .ucon		= S3C2410_UCON_DEFAULT, | 
|  | 2257 | .ufcon		= S3C2410_UFCON_DEFAULT, | 
|  | 2258 | }, | 
|  | 2259 | }; | 
|  | 2260 | #define S3C2412_SERIAL_DRV_DATA ((kernel_ulong_t)&s3c2412_serial_drv_data) | 
|  | 2261 | #else | 
|  | 2262 | #define S3C2412_SERIAL_DRV_DATA (kernel_ulong_t)NULL | 
|  | 2263 | #endif | 
|  | 2264 |  | 
|  | 2265 | #if defined(CONFIG_CPU_S3C2440) || defined(CONFIG_CPU_S3C2416) || \ | 
|  | 2266 | defined(CONFIG_CPU_S3C2443) || defined(CONFIG_CPU_S3C2442) | 
|  | 2267 | static struct s3c24xx_serial_drv_data s3c2440_serial_drv_data = { | 
|  | 2268 | .info = &(struct s3c24xx_uart_info) { | 
|  | 2269 | .name		= "Samsung S3C2440 UART", | 
|  | 2270 | .type		= PORT_S3C2440, | 
|  | 2271 | .fifosize	= 64, | 
|  | 2272 | .has_divslot	= 1, | 
|  | 2273 | .rx_fifomask	= S3C2440_UFSTAT_RXMASK, | 
|  | 2274 | .rx_fifoshift	= S3C2440_UFSTAT_RXSHIFT, | 
|  | 2275 | .rx_fifofull	= S3C2440_UFSTAT_RXFULL, | 
|  | 2276 | .tx_fifofull	= S3C2440_UFSTAT_TXFULL, | 
|  | 2277 | .tx_fifomask	= S3C2440_UFSTAT_TXMASK, | 
|  | 2278 | .tx_fifoshift	= S3C2440_UFSTAT_TXSHIFT, | 
|  | 2279 | .def_clk_sel	= S3C2410_UCON_CLKSEL2, | 
|  | 2280 | .num_clks	= 4, | 
|  | 2281 | .clksel_mask	= S3C2412_UCON_CLKMASK, | 
|  | 2282 | .clksel_shift	= S3C2412_UCON_CLKSHIFT, | 
|  | 2283 | }, | 
|  | 2284 | .def_cfg = &(struct s3c2410_uartcfg) { | 
|  | 2285 | .ucon		= S3C2410_UCON_DEFAULT, | 
|  | 2286 | .ufcon		= S3C2410_UFCON_DEFAULT, | 
|  | 2287 | }, | 
|  | 2288 | }; | 
|  | 2289 | #define S3C2440_SERIAL_DRV_DATA ((kernel_ulong_t)&s3c2440_serial_drv_data) | 
|  | 2290 | #else | 
|  | 2291 | #define S3C2440_SERIAL_DRV_DATA (kernel_ulong_t)NULL | 
|  | 2292 | #endif | 
|  | 2293 |  | 
|  | 2294 | #if defined(CONFIG_CPU_S3C6400) || defined(CONFIG_CPU_S3C6410) | 
|  | 2295 | static struct s3c24xx_serial_drv_data s3c6400_serial_drv_data = { | 
|  | 2296 | .info = &(struct s3c24xx_uart_info) { | 
|  | 2297 | .name		= "Samsung S3C6400 UART", | 
|  | 2298 | .type		= PORT_S3C6400, | 
|  | 2299 | .fifosize	= 64, | 
|  | 2300 | .has_divslot	= 1, | 
|  | 2301 | .rx_fifomask	= S3C2440_UFSTAT_RXMASK, | 
|  | 2302 | .rx_fifoshift	= S3C2440_UFSTAT_RXSHIFT, | 
|  | 2303 | .rx_fifofull	= S3C2440_UFSTAT_RXFULL, | 
|  | 2304 | .tx_fifofull	= S3C2440_UFSTAT_TXFULL, | 
|  | 2305 | .tx_fifomask	= S3C2440_UFSTAT_TXMASK, | 
|  | 2306 | .tx_fifoshift	= S3C2440_UFSTAT_TXSHIFT, | 
|  | 2307 | .def_clk_sel	= S3C2410_UCON_CLKSEL2, | 
|  | 2308 | .num_clks	= 4, | 
|  | 2309 | .clksel_mask	= S3C6400_UCON_CLKMASK, | 
|  | 2310 | .clksel_shift	= S3C6400_UCON_CLKSHIFT, | 
|  | 2311 | }, | 
|  | 2312 | .def_cfg = &(struct s3c2410_uartcfg) { | 
|  | 2313 | .ucon		= S3C2410_UCON_DEFAULT, | 
|  | 2314 | .ufcon		= S3C2410_UFCON_DEFAULT, | 
|  | 2315 | }, | 
|  | 2316 | }; | 
|  | 2317 | #define S3C6400_SERIAL_DRV_DATA ((kernel_ulong_t)&s3c6400_serial_drv_data) | 
|  | 2318 | #else | 
|  | 2319 | #define S3C6400_SERIAL_DRV_DATA (kernel_ulong_t)NULL | 
|  | 2320 | #endif | 
|  | 2321 |  | 
|  | 2322 | #ifdef CONFIG_CPU_S5PV210 | 
|  | 2323 | static struct s3c24xx_serial_drv_data s5pv210_serial_drv_data = { | 
|  | 2324 | .info = &(struct s3c24xx_uart_info) { | 
|  | 2325 | .name		= "Samsung S5PV210 UART", | 
|  | 2326 | .type		= PORT_S3C6400, | 
|  | 2327 | .has_divslot	= 1, | 
|  | 2328 | .rx_fifomask	= S5PV210_UFSTAT_RXMASK, | 
|  | 2329 | .rx_fifoshift	= S5PV210_UFSTAT_RXSHIFT, | 
|  | 2330 | .rx_fifofull	= S5PV210_UFSTAT_RXFULL, | 
|  | 2331 | .tx_fifofull	= S5PV210_UFSTAT_TXFULL, | 
|  | 2332 | .tx_fifomask	= S5PV210_UFSTAT_TXMASK, | 
|  | 2333 | .tx_fifoshift	= S5PV210_UFSTAT_TXSHIFT, | 
|  | 2334 | .def_clk_sel	= S3C2410_UCON_CLKSEL0, | 
|  | 2335 | .num_clks	= 2, | 
|  | 2336 | .clksel_mask	= S5PV210_UCON_CLKMASK, | 
|  | 2337 | .clksel_shift	= S5PV210_UCON_CLKSHIFT, | 
|  | 2338 | }, | 
|  | 2339 | .def_cfg = &(struct s3c2410_uartcfg) { | 
|  | 2340 | .ucon		= S5PV210_UCON_DEFAULT, | 
|  | 2341 | .ufcon		= S5PV210_UFCON_DEFAULT, | 
|  | 2342 | }, | 
|  | 2343 | .fifosize = { 256, 64, 16, 16 }, | 
|  | 2344 | }; | 
|  | 2345 | #define S5PV210_SERIAL_DRV_DATA ((kernel_ulong_t)&s5pv210_serial_drv_data) | 
|  | 2346 | #else | 
|  | 2347 | #define S5PV210_SERIAL_DRV_DATA	(kernel_ulong_t)NULL | 
|  | 2348 | #endif | 
|  | 2349 |  | 
|  | 2350 | #if defined(CONFIG_ARCH_EXYNOS) | 
|  | 2351 | #define EXYNOS_COMMON_SERIAL_DRV_DATA				\ | 
|  | 2352 | .info = &(struct s3c24xx_uart_info) {			\ | 
|  | 2353 | .name		= "Samsung Exynos UART",	\ | 
|  | 2354 | .type		= PORT_S3C6400,			\ | 
|  | 2355 | .has_divslot	= 1,				\ | 
|  | 2356 | .rx_fifomask	= S5PV210_UFSTAT_RXMASK,	\ | 
|  | 2357 | .rx_fifoshift	= S5PV210_UFSTAT_RXSHIFT,	\ | 
|  | 2358 | .rx_fifofull	= S5PV210_UFSTAT_RXFULL,	\ | 
|  | 2359 | .tx_fifofull	= S5PV210_UFSTAT_TXFULL,	\ | 
|  | 2360 | .tx_fifomask	= S5PV210_UFSTAT_TXMASK,	\ | 
|  | 2361 | .tx_fifoshift	= S5PV210_UFSTAT_TXSHIFT,	\ | 
|  | 2362 | .def_clk_sel	= S3C2410_UCON_CLKSEL0,		\ | 
|  | 2363 | .num_clks	= 1,				\ | 
|  | 2364 | .clksel_mask	= 0,				\ | 
|  | 2365 | .clksel_shift	= 0,				\ | 
|  | 2366 | },							\ | 
|  | 2367 | .def_cfg = &(struct s3c2410_uartcfg) {			\ | 
|  | 2368 | .ucon		= S5PV210_UCON_DEFAULT,		\ | 
|  | 2369 | .ufcon		= S5PV210_UFCON_DEFAULT,	\ | 
|  | 2370 | .has_fracval	= 1,				\ | 
|  | 2371 | }							\ | 
|  | 2372 |  | 
|  | 2373 | static struct s3c24xx_serial_drv_data exynos4210_serial_drv_data = { | 
|  | 2374 | EXYNOS_COMMON_SERIAL_DRV_DATA, | 
|  | 2375 | .fifosize = { 256, 64, 16, 16 }, | 
|  | 2376 | }; | 
|  | 2377 |  | 
|  | 2378 | static struct s3c24xx_serial_drv_data exynos5433_serial_drv_data = { | 
|  | 2379 | EXYNOS_COMMON_SERIAL_DRV_DATA, | 
|  | 2380 | .fifosize = { 64, 256, 16, 256 }, | 
|  | 2381 | }; | 
|  | 2382 |  | 
|  | 2383 | #define EXYNOS4210_SERIAL_DRV_DATA ((kernel_ulong_t)&exynos4210_serial_drv_data) | 
|  | 2384 | #define EXYNOS5433_SERIAL_DRV_DATA ((kernel_ulong_t)&exynos5433_serial_drv_data) | 
|  | 2385 | #else | 
|  | 2386 | #define EXYNOS4210_SERIAL_DRV_DATA (kernel_ulong_t)NULL | 
|  | 2387 | #define EXYNOS5433_SERIAL_DRV_DATA (kernel_ulong_t)NULL | 
|  | 2388 | #endif | 
|  | 2389 |  | 
|  | 2390 | static const struct platform_device_id s3c24xx_serial_driver_ids[] = { | 
|  | 2391 | { | 
|  | 2392 | .name		= "s3c2410-uart", | 
|  | 2393 | .driver_data	= S3C2410_SERIAL_DRV_DATA, | 
|  | 2394 | }, { | 
|  | 2395 | .name		= "s3c2412-uart", | 
|  | 2396 | .driver_data	= S3C2412_SERIAL_DRV_DATA, | 
|  | 2397 | }, { | 
|  | 2398 | .name		= "s3c2440-uart", | 
|  | 2399 | .driver_data	= S3C2440_SERIAL_DRV_DATA, | 
|  | 2400 | }, { | 
|  | 2401 | .name		= "s3c6400-uart", | 
|  | 2402 | .driver_data	= S3C6400_SERIAL_DRV_DATA, | 
|  | 2403 | }, { | 
|  | 2404 | .name		= "s5pv210-uart", | 
|  | 2405 | .driver_data	= S5PV210_SERIAL_DRV_DATA, | 
|  | 2406 | }, { | 
|  | 2407 | .name		= "exynos4210-uart", | 
|  | 2408 | .driver_data	= EXYNOS4210_SERIAL_DRV_DATA, | 
|  | 2409 | }, { | 
|  | 2410 | .name		= "exynos5433-uart", | 
|  | 2411 | .driver_data	= EXYNOS5433_SERIAL_DRV_DATA, | 
|  | 2412 | }, | 
|  | 2413 | { }, | 
|  | 2414 | }; | 
|  | 2415 | MODULE_DEVICE_TABLE(platform, s3c24xx_serial_driver_ids); | 
|  | 2416 |  | 
|  | 2417 | #ifdef CONFIG_OF | 
|  | 2418 | static const struct of_device_id s3c24xx_uart_dt_match[] = { | 
|  | 2419 | { .compatible = "samsung,s3c2410-uart", | 
|  | 2420 | .data = (void *)S3C2410_SERIAL_DRV_DATA }, | 
|  | 2421 | { .compatible = "samsung,s3c2412-uart", | 
|  | 2422 | .data = (void *)S3C2412_SERIAL_DRV_DATA }, | 
|  | 2423 | { .compatible = "samsung,s3c2440-uart", | 
|  | 2424 | .data = (void *)S3C2440_SERIAL_DRV_DATA }, | 
|  | 2425 | { .compatible = "samsung,s3c6400-uart", | 
|  | 2426 | .data = (void *)S3C6400_SERIAL_DRV_DATA }, | 
|  | 2427 | { .compatible = "samsung,s5pv210-uart", | 
|  | 2428 | .data = (void *)S5PV210_SERIAL_DRV_DATA }, | 
|  | 2429 | { .compatible = "samsung,exynos4210-uart", | 
|  | 2430 | .data = (void *)EXYNOS4210_SERIAL_DRV_DATA }, | 
|  | 2431 | { .compatible = "samsung,exynos5433-uart", | 
|  | 2432 | .data = (void *)EXYNOS5433_SERIAL_DRV_DATA }, | 
|  | 2433 | {}, | 
|  | 2434 | }; | 
|  | 2435 | MODULE_DEVICE_TABLE(of, s3c24xx_uart_dt_match); | 
|  | 2436 | #endif | 
|  | 2437 |  | 
|  | 2438 | static struct platform_driver samsung_serial_driver = { | 
|  | 2439 | .probe		= s3c24xx_serial_probe, | 
|  | 2440 | .remove		= s3c24xx_serial_remove, | 
|  | 2441 | .id_table	= s3c24xx_serial_driver_ids, | 
|  | 2442 | .driver		= { | 
|  | 2443 | .name	= "samsung-uart", | 
|  | 2444 | .pm	= SERIAL_SAMSUNG_PM_OPS, | 
|  | 2445 | .of_match_table	= of_match_ptr(s3c24xx_uart_dt_match), | 
|  | 2446 | }, | 
|  | 2447 | }; | 
|  | 2448 |  | 
|  | 2449 | module_platform_driver(samsung_serial_driver); | 
|  | 2450 |  | 
|  | 2451 | #ifdef CONFIG_SERIAL_SAMSUNG_CONSOLE | 
|  | 2452 | /* | 
|  | 2453 | * Early console. | 
|  | 2454 | */ | 
|  | 2455 |  | 
|  | 2456 | struct samsung_early_console_data { | 
|  | 2457 | u32 txfull_mask; | 
|  | 2458 | }; | 
|  | 2459 |  | 
|  | 2460 | static void samsung_early_busyuart(struct uart_port *port) | 
|  | 2461 | { | 
|  | 2462 | while (!(readl(port->membase + S3C2410_UTRSTAT) & S3C2410_UTRSTAT_TXFE)) | 
|  | 2463 | ; | 
|  | 2464 | } | 
|  | 2465 |  | 
|  | 2466 | static void samsung_early_busyuart_fifo(struct uart_port *port) | 
|  | 2467 | { | 
|  | 2468 | struct samsung_early_console_data *data = port->private_data; | 
|  | 2469 |  | 
|  | 2470 | while (readl(port->membase + S3C2410_UFSTAT) & data->txfull_mask) | 
|  | 2471 | ; | 
|  | 2472 | } | 
|  | 2473 |  | 
|  | 2474 | static void samsung_early_putc(struct uart_port *port, int c) | 
|  | 2475 | { | 
|  | 2476 | if (readl(port->membase + S3C2410_UFCON) & S3C2410_UFCON_FIFOMODE) | 
|  | 2477 | samsung_early_busyuart_fifo(port); | 
|  | 2478 | else | 
|  | 2479 | samsung_early_busyuart(port); | 
|  | 2480 |  | 
|  | 2481 | writeb(c, port->membase + S3C2410_UTXH); | 
|  | 2482 | } | 
|  | 2483 |  | 
|  | 2484 | static void samsung_early_write(struct console *con, const char *s, unsigned n) | 
|  | 2485 | { | 
|  | 2486 | struct earlycon_device *dev = con->data; | 
|  | 2487 |  | 
|  | 2488 | uart_console_write(&dev->port, s, n, samsung_early_putc); | 
|  | 2489 | } | 
|  | 2490 |  | 
|  | 2491 | static int __init samsung_early_console_setup(struct earlycon_device *device, | 
|  | 2492 | const char *opt) | 
|  | 2493 | { | 
|  | 2494 | if (!device->port.membase) | 
|  | 2495 | return -ENODEV; | 
|  | 2496 |  | 
|  | 2497 | device->con->write = samsung_early_write; | 
|  | 2498 | return 0; | 
|  | 2499 | } | 
|  | 2500 |  | 
|  | 2501 | /* S3C2410 */ | 
|  | 2502 | static struct samsung_early_console_data s3c2410_early_console_data = { | 
|  | 2503 | .txfull_mask = S3C2410_UFSTAT_TXFULL, | 
|  | 2504 | }; | 
|  | 2505 |  | 
|  | 2506 | static int __init s3c2410_early_console_setup(struct earlycon_device *device, | 
|  | 2507 | const char *opt) | 
|  | 2508 | { | 
|  | 2509 | device->port.private_data = &s3c2410_early_console_data; | 
|  | 2510 | return samsung_early_console_setup(device, opt); | 
|  | 2511 | } | 
|  | 2512 | OF_EARLYCON_DECLARE(s3c2410, "samsung,s3c2410-uart", | 
|  | 2513 | s3c2410_early_console_setup); | 
|  | 2514 |  | 
|  | 2515 | /* S3C2412, S3C2440, S3C64xx */ | 
|  | 2516 | static struct samsung_early_console_data s3c2440_early_console_data = { | 
|  | 2517 | .txfull_mask = S3C2440_UFSTAT_TXFULL, | 
|  | 2518 | }; | 
|  | 2519 |  | 
|  | 2520 | static int __init s3c2440_early_console_setup(struct earlycon_device *device, | 
|  | 2521 | const char *opt) | 
|  | 2522 | { | 
|  | 2523 | device->port.private_data = &s3c2440_early_console_data; | 
|  | 2524 | return samsung_early_console_setup(device, opt); | 
|  | 2525 | } | 
|  | 2526 | OF_EARLYCON_DECLARE(s3c2412, "samsung,s3c2412-uart", | 
|  | 2527 | s3c2440_early_console_setup); | 
|  | 2528 | OF_EARLYCON_DECLARE(s3c2440, "samsung,s3c2440-uart", | 
|  | 2529 | s3c2440_early_console_setup); | 
|  | 2530 | OF_EARLYCON_DECLARE(s3c6400, "samsung,s3c6400-uart", | 
|  | 2531 | s3c2440_early_console_setup); | 
|  | 2532 |  | 
|  | 2533 | /* S5PV210, EXYNOS */ | 
|  | 2534 | static struct samsung_early_console_data s5pv210_early_console_data = { | 
|  | 2535 | .txfull_mask = S5PV210_UFSTAT_TXFULL, | 
|  | 2536 | }; | 
|  | 2537 |  | 
|  | 2538 | static int __init s5pv210_early_console_setup(struct earlycon_device *device, | 
|  | 2539 | const char *opt) | 
|  | 2540 | { | 
|  | 2541 | device->port.private_data = &s5pv210_early_console_data; | 
|  | 2542 | return samsung_early_console_setup(device, opt); | 
|  | 2543 | } | 
|  | 2544 | OF_EARLYCON_DECLARE(s5pv210, "samsung,s5pv210-uart", | 
|  | 2545 | s5pv210_early_console_setup); | 
|  | 2546 | OF_EARLYCON_DECLARE(exynos4210, "samsung,exynos4210-uart", | 
|  | 2547 | s5pv210_early_console_setup); | 
|  | 2548 | #endif | 
|  | 2549 |  | 
|  | 2550 | MODULE_ALIAS("platform:samsung-uart"); | 
|  | 2551 | MODULE_DESCRIPTION("Samsung SoC Serial port driver"); | 
|  | 2552 | MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>"); | 
|  | 2553 | MODULE_LICENSE("GPL v2"); |