blob: 897d0ef040086cb0893c0063bd5d9e2ad514a297 [file] [log] [blame]
xjb04a4022021-11-25 15:01:52 +08001// SPDX-License-Identifier: GPL-2.0
2
3/*
4
5 * Copyright (c) 2019 MediaTek Inc.
6
7 */
8
9
10#include <linux/clk.h>
11#include <linux/delay.h>
12#include <linux/mfd/syscon.h>
13#include <linux/of.h>
14#include <linux/of_address.h>
15#include <linux/of_device.h>
16#include <linux/of_platform.h>
17#include <linux/platform_device.h>
18#include <linux/pm_domain.h>
19#include <linux/pm_runtime.h>
20#include <linux/slab.h>
21#include <linux/seq_file.h>
22
23#include "clk-mtk.h"
24#include "clk-mux.h"
25#include "clk-gate.h"
26#include "clkdbg.h"
27#include "clkdbg-mt6890.h"
28
29#include <dt-bindings/clock/mt6890-clk.h>
30
31/* bringup config */
32#define MT_CCF_BRINGUP 1
33#define MT_CCF_MUX_DISABLE 0
34#define MT_CCF_PLL_DISABLE 0
35
36/* Regular Number Definition */
37#define INV_OFS -1
38#define INV_BIT -1
39
40/* TOPCK MUX SEL REG */
41#define CLK_CFG_UPDATE 0x0004
42#define CLK_CFG_UPDATE1 0x0008
43#define CLK_CFG_0 0x0010
44#define CLK_CFG_0_SET 0x0014
45#define CLK_CFG_0_CLR 0x0018
46#define CLK_CFG_1 0x0020
47#define CLK_CFG_1_SET 0x0024
48#define CLK_CFG_1_CLR 0x0028
49#define CLK_CFG_2 0x0030
50#define CLK_CFG_2_SET 0x0034
51#define CLK_CFG_2_CLR 0x0038
52#define CLK_CFG_3 0x0040
53#define CLK_CFG_3_SET 0x0044
54#define CLK_CFG_3_CLR 0x0048
55#define CLK_CFG_4 0x0050
56#define CLK_CFG_4_SET 0x0054
57#define CLK_CFG_4_CLR 0x0058
58#define CLK_CFG_5 0x0060
59#define CLK_CFG_5_SET 0x0064
60#define CLK_CFG_5_CLR 0x0068
61#define CLK_CFG_6 0x0070
62#define CLK_CFG_6_SET 0x0074
63#define CLK_CFG_6_CLR 0x0078
64#define CLK_CFG_7 0x0080
65#define CLK_CFG_7_SET 0x0084
66#define CLK_CFG_7_CLR 0x0088
67#define CLK_CFG_8 0x0090
68#define CLK_CFG_8_SET 0x0094
69#define CLK_CFG_8_CLR 0x0098
70#define CLK_CFG_9 0x00A0
71#define CLK_CFG_9_SET 0x00A4
72#define CLK_CFG_9_CLR 0x00A8
73#define CLK_CFG_10 0x00B0
74#define CLK_CFG_10_SET 0x00B4
75#define CLK_CFG_10_CLR 0x00B8
76#define CLK_CFG_11 0x00C0
77#define CLK_CFG_11_SET 0x00C4
78#define CLK_CFG_11_CLR 0x00C8
79#define CLK_CFG_12 0x00D0
80#define CLK_CFG_12_SET 0x00D4
81#define CLK_CFG_12_CLR 0x00D8
82#define CLK_AUDDIV_0 0x0320
83
84/* TOPCK MUX SHIFT */
85#define TOP_MUX_AXI_SHIFT 0
86#define TOP_MUX_SPM_SHIFT 1
87#define TOP_MUX_BUS_AXIMEM_SHIFT 2
88#define TOP_MUX_MM_SHIFT 3
89#define TOP_MUX_MFG_REF_SHIFT 4
90#define TOP_MUX_UART_SHIFT 5
91#define TOP_MUX_MSDC50_0_HCLK_SHIFT 6
92#define TOP_MUX_MSDC50_0_SHIFT 7
93#define TOP_MUX_MSDC30_1_SHIFT 8
94#define TOP_MUX_AUDIO_SHIFT 9
95#define TOP_MUX_AUD_INTBUS_SHIFT 10
96#define TOP_MUX_AUD_ENGEN1_SHIFT 11
97#define TOP_MUX_AUD_ENGEN2_SHIFT 12
98#define TOP_MUX_AUD_1_SHIFT 13
99#define TOP_MUX_AUD_2_SHIFT 14
100#define TOP_MUX_PWRAP_ULPOSC_SHIFT 15
101#define TOP_MUX_ATB_SHIFT 16
102#define TOP_MUX_PWRMCU_SHIFT 17
103#define TOP_MUX_DBI_SHIFT 18
104#define TOP_MUX_DISP_PWM_SHIFT 19
105#define TOP_MUX_USB_TOP_SHIFT 20
106#define TOP_MUX_SSUSB_XHCI_SHIFT 21
107#define TOP_MUX_I2C_SHIFT 22
108#define TOP_MUX_TL_SHIFT 23
109#define TOP_MUX_DPMAIF_MAIN_SHIFT 24
110#define TOP_MUX_PWM_SHIFT 25
111#define TOP_MUX_SPMI_M_MST_SHIFT 26
112#define TOP_MUX_SPMI_P_MST_SHIFT 27
113#define TOP_MUX_DVFSRC_SHIFT 28
114#define TOP_MUX_MCUPM_SHIFT 29
115#define TOP_MUX_SFLASH_SHIFT 30
116#define TOP_MUX_GCPU_SHIFT 0
117#define TOP_MUX_SPI_SHIFT 1
118#define TOP_MUX_SPIS_SHIFT 2
119#define TOP_MUX_ECC_SHIFT 3
120#define TOP_MUX_NFI1X_SHIFT 4
121#define TOP_MUX_SPINFI_BCLK_SHIFT 5
122#define TOP_MUX_NETSYS_SHIFT 6
123#define TOP_MUX_MEDSYS_SHIFT 7
124#define TOP_MUX_HSM_CRYPTO_SHIFT 8
125#define TOP_MUX_HSM_ARC_SHIFT 9
126#define TOP_MUX_EIP97_SHIFT 10
127#define TOP_MUX_SNPS_ETH_312P5M_SHIFT 11
128#define TOP_MUX_SNPS_ETH_250M_SHIFT 12
129#define TOP_MUX_SNPS_ETH_62P4M_PTP_SHIFT 13
130#define TOP_MUX_SNPS_ETH_50M_RMII_SHIFT 14
131#define TOP_MUX_NETSYS_500M_SHIFT 15
132#define TOP_MUX_NETSYS_MED_MCU_SHIFT 16
133#define TOP_MUX_NETSYS_WED_MCU_SHIFT 17
134#define TOP_MUX_NETSYS_2X_SHIFT 18
135#define TOP_MUX_SGMII_SHIFT 19
136#define TOP_MUX_SGMII_SBUS_SHIFT 20
137
138/* TOPCK DIVIDER REG */
139#define CLK_AUDDIV_2 0x0328
140#define CLK_AUDDIV_3 0x0334
141
142/* APMIXED PLL REG */
143#define ARMPLL_LL_CON0 0x204
144#define ARMPLL_LL_CON1 0x208
145#define ARMPLL_LL_CON2 0x20c
146#define ARMPLL_LL_CON3 0x210
147#define ARMPLL_LL_CON4 0x214
148#define CCIPLL_CON0 0x218
149#define CCIPLL_CON1 0x21c
150#define CCIPLL_CON2 0x220
151#define CCIPLL_CON3 0x224
152#define CCIPLL_CON4 0x228
153#define MPLL_CON0 0x604
154#define MPLL_CON1 0x608
155#define MPLL_CON2 0x60c
156#define MPLL_CON3 0x610
157#define MPLL_CON4 0x614
158#define MAINPLL_CON0 0x404
159#define MAINPLL_CON1 0x408
160#define MAINPLL_CON2 0x40c
161#define MAINPLL_CON3 0x410
162#define MAINPLL_CON4 0x414
163#define UNIVPLL_CON0 0x418
164#define UNIVPLL_CON1 0x41c
165#define UNIVPLL_CON2 0x420
166#define UNIVPLL_CON3 0x424
167#define UNIVPLL_CON4 0x428
168#define MSDCPLL_CON0 0x22c
169#define MSDCPLL_CON1 0x230
170#define MSDCPLL_CON2 0x234
171#define MSDCPLL_CON3 0x238
172#define MSDCPLL_CON4 0x23c
173#define MMPLL_CON0 0x42c
174#define MMPLL_CON1 0x430
175#define MMPLL_CON2 0x434
176#define MMPLL_CON3 0x438
177#define MMPLL_CON4 0x43c
178#define MFGPLL_CON0 0x618
179#define MFGPLL_CON1 0x61c
180#define MFGPLL_CON2 0x620
181#define MFGPLL_CON3 0x624
182#define MFGPLL_CON4 0x628
183#define APLL1_CON0 0x454
184#define APLL1_CON1 0x458
185#define APLL1_CON2 0x45c
186#define APLL1_CON3 0x460
187#define APLL1_CON4 0x464
188#define APLL1_CON5 0x468
189#define APLL2_CON0 0x46c
190#define APLL2_CON1 0x470
191#define APLL2_CON2 0x474
192#define APLL2_CON3 0x478
193#define APLL2_CON4 0x47c
194#define APLL2_CON5 0x480
195#define NET1PLL_CON0 0x804
196#define NET1PLL_CON1 0x808
197#define NET1PLL_CON2 0x80c
198#define NET1PLL_CON3 0x810
199#define NET1PLL_CON4 0x814
200#define NET2PLL_CON0 0x818
201#define NET2PLL_CON1 0x81c
202#define NET2PLL_CON2 0x820
203#define NET2PLL_CON3 0x824
204#define NET2PLL_CON4 0x828
205#define WEDMCUPLL_CON0 0x82c
206#define WEDMCUPLL_CON1 0x830
207#define WEDMCUPLL_CON2 0x834
208#define WEDMCUPLL_CON3 0x838
209#define WEDMCUPLL_CON4 0x83c
210#define MEDMCUPLL_CON0 0x840
211#define MEDMCUPLL_CON1 0x844
212#define MEDMCUPLL_CON2 0x848
213#define MEDMCUPLL_CON3 0x84c
214#define MEDMCUPLL_CON4 0x850
215#define SGMIIPLL_CON0 0x240
216#define SGMIIPLL_CON1 0x244
217#define SGMIIPLL_CON2 0x248
218#define SGMIIPLL_CON3 0x24c
219#define SGMIIPLL_CON4 0x250
220#define APLL1_TUNER_CON0 0x0054
221#define APLL2_TUNER_CON0 0x0058
222#define AP_PLL_CON0 0x0
223
224static DEFINE_SPINLOCK(mt6890_clk_lock);
225
226static void __iomem *apmixed_base;
227
228static const struct mtk_fixed_factor top_divs[] = {
229 FACTOR(CLK_TOP_ARMPLL_LL_CK_VRPOC, "armpll_ll_vrpoc",
230 "armpll_ll", 1, 1),
231 FACTOR(CLK_TOP_CCIPLL_CK_VRPOC_CCI, "ccipll_vrpoc_cci",
232 "ccipll", 1, 1),
233 FACTOR(CLK_TOP_MFGPLL, "mfgpll_ck",
234 "mfgpll", 1, 1),
235 FACTOR(CLK_TOP_MAINPLL, "mainpll_ck",
236 "mainpll", 1, 1),
237 FACTOR(CLK_TOP_MAINPLL_D3, "mainpll_d3",
238 "mainpll", 1, 3),
239 FACTOR(CLK_TOP_MAINPLL_D4, "mainpll_d4",
240 "mainpll", 1, 4),
241 FACTOR(CLK_TOP_MAINPLL_D4_D2, "mainpll_d4_d2",
242 "mainpll", 1, 8),
243 FACTOR(CLK_TOP_MAINPLL_D4_D4, "mainpll_d4_d4",
244 "mainpll", 1, 16),
245 FACTOR(CLK_TOP_MAINPLL_D4_D8, "mainpll_d4_d8",
246 "mainpll", 1, 32),
247 FACTOR(CLK_TOP_MAINPLL_D4_D16, "mainpll_d4_d16",
248 "mainpll", 1, 64),
249 FACTOR(CLK_TOP_MAINPLL_D5, "mainpll_d5",
250 "mainpll", 1, 5),
251 FACTOR(CLK_TOP_MAINPLL_D5_D2, "mainpll_d5_d2",
252 "mainpll", 1, 10),
253 FACTOR(CLK_TOP_MAINPLL_D5_D4, "mainpll_d5_d4",
254 "mainpll", 1, 20),
255 FACTOR(CLK_TOP_MAINPLL_D5_D8, "mainpll_d5_d8",
256 "mainpll", 1, 40),
257 FACTOR(CLK_TOP_MAINPLL_D6, "mainpll_d6",
258 "mainpll", 1, 6),
259 FACTOR(CLK_TOP_MAINPLL_D6_D2, "mainpll_d6_d2",
260 "mainpll", 1, 12),
261 FACTOR(CLK_TOP_MAINPLL_D6_D4, "mainpll_d6_d4",
262 "mainpll", 1, 24),
263 FACTOR(CLK_TOP_MAINPLL_D6_D8, "mainpll_d6_d8",
264 "mainpll", 1, 48),
265 FACTOR(CLK_TOP_MAINPLL_D7, "mainpll_d7",
266 "mainpll", 1, 7),
267 FACTOR(CLK_TOP_MAINPLL_D7_D2, "mainpll_d7_d2",
268 "mainpll", 1, 14),
269 FACTOR(CLK_TOP_MAINPLL_D7_D4, "mainpll_d7_d4",
270 "mainpll", 1, 28),
271 FACTOR(CLK_TOP_MAINPLL_D7_D8, "mainpll_d7_d8",
272 "mainpll", 1, 56),
273 FACTOR(CLK_TOP_MAINPLL_D8, "mainpll_d8",
274 "mainpll", 1, 8),
275 FACTOR(CLK_TOP_MAINPLL_D9, "mainpll_d9",
276 "mainpll", 1, 9),
277 FACTOR(CLK_TOP_UNIVPLL, "univpll_ck",
278 "univpll", 1, 1),
279 FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2",
280 "univpll", 1, 2),
281 FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3",
282 "univpll", 1, 3),
283 FACTOR(CLK_TOP_UNIVPLL_D4, "univpll_d4",
284 "univpll", 1, 4),
285 FACTOR(CLK_TOP_UNIVPLL_D4_D2, "univpll_d4_d2",
286 "univpll", 1, 8),
287 FACTOR(CLK_TOP_UNIVPLL_D4_D4, "univpll_d4_d4",
288 "univpll", 1, 16),
289 FACTOR(CLK_TOP_UNIVPLL_D4_D8, "univpll_d4_d8",
290 "univpll", 1, 32),
291 FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5",
292 "univpll", 1, 5),
293 FACTOR(CLK_TOP_UNIVPLL_D5_D2, "univpll_d5_d2",
294 "univpll", 1, 10),
295 FACTOR(CLK_TOP_UNIVPLL_D5_D4, "univpll_d5_d4",
296 "univpll", 1, 20),
297 FACTOR(CLK_TOP_UNIVPLL_D5_D8, "univpll_d5_d8",
298 "univpll", 1, 40),
299 FACTOR(CLK_TOP_UNIVPLL_D5_D16, "univpll_d5_d16",
300 "univpll", 1, 80),
301 FACTOR(CLK_TOP_UNIVPLL_D6, "univpll_d6",
302 "univpll", 1, 6),
303 FACTOR(CLK_TOP_UNIVPLL_D6_D2, "univpll_d6_d2",
304 "univpll", 1, 12),
305 FACTOR(CLK_TOP_UNIVPLL_D6_D4, "univpll_d6_d4",
306 "univpll", 1, 24),
307 FACTOR(CLK_TOP_UNIVPLL_D6_D8, "univpll_d6_d8",
308 "univpll", 1, 48),
309 FACTOR(CLK_TOP_UNIVPLL_D6_D16, "univpll_d6_d16",
310 "univpll", 1, 96),
311 FACTOR(CLK_TOP_UNIVPLL_D7, "univpll_d7",
312 "univpll", 1, 7),
313 FACTOR(CLK_TOP_UNIVPLL_D7_D2, "univpll_d7_d2",
314 "univpll", 1, 14),
315 FACTOR(CLK_TOP_UNIVPLL_192M, "univpll_192m_ck",
316 "univpll", 1, 1),
317 FACTOR(CLK_TOP_UNIVPLL_192M_D2, "univpll_192m_d2",
318 "univpll", 1, 26),
319 FACTOR(CLK_TOP_UNIVPLL_192M_D4, "univpll_192m_d4",
320 "univpll", 1, 52),
321 FACTOR(CLK_TOP_UNIVPLL_192M_D8, "univpll_192m_d8",
322 "univpll", 1, 104),
323 FACTOR(CLK_TOP_UNIVPLL_192M_D16, "univpll_192m_d16",
324 "univpll", 1, 208),
325 FACTOR(CLK_TOP_UNIVPLL_192M_D32, "univpll_192m_d32",
326 "univpll", 1, 416),
327 FACTOR(CLK_TOP_USB20_192M, "usb20_192m_ck",
328 "univpll", 1, 13),
329 FACTOR(CLK_TOP_USB20_PLL_D2, "usb20_pll_d2",
330 "univpll", 1, 26),
331 FACTOR(CLK_TOP_USB20_PLL_D4, "usb20_pll_d4",
332 "univpll", 1, 52),
333 FACTOR(CLK_TOP_APLL1, "apll1_ck",
334 "apll1", 1, 1),
335 FACTOR(CLK_TOP_APLL1_D2, "apll1_d2",
336 "apll1", 1, 2),
337 FACTOR(CLK_TOP_APLL1_D4, "apll1_d4",
338 "apll1", 1, 4),
339 FACTOR(CLK_TOP_APLL1_D8, "apll1_d8",
340 "apll1", 1, 8),
341 FACTOR(CLK_TOP_APLL2, "apll2_ck",
342 "apll2", 1, 1),
343 FACTOR(CLK_TOP_APLL2_D2, "apll2_d2",
344 "apll2", 1, 2),
345 FACTOR(CLK_TOP_APLL2_D4, "apll2_d4",
346 "apll2", 1, 4),
347 FACTOR(CLK_TOP_APLL2_D8, "apll2_d8",
348 "apll2", 1, 8),
349 FACTOR(CLK_TOP_MMPLL, "mmpll_ck",
350 "mmpll", 1, 1),
351 FACTOR(CLK_TOP_MMPLL_D3, "mmpll_d3",
352 "mmpll", 1, 3),
353 FACTOR(CLK_TOP_MMPLL_D4, "mmpll_d4",
354 "mmpll", 1, 4),
355 FACTOR(CLK_TOP_MMPLL_D4_D2, "mmpll_d4_d2",
356 "mmpll", 1, 8),
357 FACTOR(CLK_TOP_MMPLL_D4_D4, "mmpll_d4_d4",
358 "mmpll", 1, 16),
359 FACTOR(CLK_TOP_MMPLL_D5, "mmpll_d5",
360 "mmpll", 1, 5),
361 FACTOR(CLK_TOP_MMPLL_D5_D2, "mmpll_d5_d2",
362 "mmpll", 1, 10),
363 FACTOR(CLK_TOP_MMPLL_D5_D4, "mmpll_d5_d4",
364 "mmpll", 1, 20),
365 FACTOR(CLK_TOP_MMPLL_D6, "mmpll_d6",
366 "mmpll", 1, 6),
367 FACTOR(CLK_TOP_MMPLL_D6_D2, "mmpll_d6_d2",
368 "mmpll", 1, 12),
369 FACTOR(CLK_TOP_MMPLL_D7, "mmpll_d7",
370 "mmpll", 1, 7),
371 FACTOR(CLK_TOP_MMPLL_D9, "mmpll_d9",
372 "mmpll", 1, 9),
373 FACTOR(CLK_TOP_TVDPLL, "tvdpll_ck",
374 "net1pll", 1, 1),
375 FACTOR(CLK_TOP_TVDPLL_D2, "tvdpll_d2",
376 "net1pll", 1, 2),
377 FACTOR(CLK_TOP_TVDPLL_D4, "tvdpll_d4",
378 "net1pll", 1, 4),
379 FACTOR(CLK_TOP_TVDPLL_D8, "tvdpll_d8",
380 "net1pll", 1, 8),
381 FACTOR(CLK_TOP_TVDPLL_D16, "tvdpll_d16",
382 "net1pll", 1, 16),
383 FACTOR(CLK_TOP_MSDCPLL, "msdcpll_ck",
384 "msdcpll", 1, 1),
385 FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2",
386 "msdcpll", 1, 2),
387 FACTOR(CLK_TOP_MSDCPLL_D4, "msdcpll_d4",
388 "msdcpll", 1, 4),
389 FACTOR(CLK_TOP_MSDCPLL_D8, "msdcpll_d8",
390 "msdcpll", 1, 8),
391 FACTOR(CLK_TOP_MSDCPLL_D16, "msdcpll_d16",
392 "msdcpll", 1, 16),
393 FACTOR(CLK_TOP_CLKRTC, "clkrtc",
394 "clk32k", 1, 1),
395 FACTOR(CLK_TOP_TCK_26M_MX8, "tck_26m_mx8_ck",
396 "clk26m", 1, 1),
397 FACTOR(CLK_TOP_TCK_26M_MX9, "tck_26m_mx9_ck",
398 "clk26m", 1, 1),
399 FACTOR(CLK_TOP_TCK_26M_MX10, "tck_26m_mx10_ck",
400 "clk26m", 1, 1),
401 FACTOR(CLK_TOP_TCK_26M_MX11, "tck_26m_mx11_ck",
402 "clk26m", 1, 1),
403 FACTOR(CLK_TOP_TCK_26M_MX12, "tck_26m_mx12_ck",
404 "clk26m", 1, 1),
405 FACTOR(CLK_TOP_CSW_FAXI, "csw_faxi_ck",
406 "clk26m", 1, 1),
407 FACTOR(CLK_TOP_CSW_F26M_CK_D52, "csw_f26m_d52",
408 "clk26m", 1, 1),
409 FACTOR(CLK_TOP_CSW_F26M_CK_D2, "csw_f26m_d2",
410 "clk26m", 1, 2),
411 FACTOR(CLK_TOP_OSC, "osc_ck",
412 "ulposc", 1, 1),
413 FACTOR(CLK_TOP_OSC_D2, "osc_d2",
414 "ulposc", 1, 2),
415 FACTOR(CLK_TOP_OSC_D4, "osc_d4",
416 "ulposc", 1, 4),
417 FACTOR(CLK_TOP_OSC_D8, "osc_d8",
418 "ulposc", 1, 8),
419 FACTOR(CLK_TOP_OSC_D16, "osc_d16",
420 "ulposc", 1, 16),
421 FACTOR(CLK_TOP_OSC_D10, "osc_d10",
422 "ulposc", 1, 10),
423 FACTOR(CLK_TOP_OSC_D20, "osc_d20",
424 "ulposc", 1, 20),
425 FACTOR(CLK_TOP_TVDPLL_D5, "tvdpll_d5",
426 "net1pll", 1, 5),
427 FACTOR(CLK_TOP_TVDPLL_D10, "tvdpll_d10",
428 "net1pll", 1, 10),
429 FACTOR(CLK_TOP_TVDPLL_D25, "tvdpll_d25",
430 "net1pll", 1, 25),
431 FACTOR(CLK_TOP_TVDPLL_D50, "tvdpll_d50",
432 "net1pll", 1, 50),
433 FACTOR(CLK_TOP_NET2PLL, "net2pll_ck",
434 "net2pll", 1, 1),
435 FACTOR(CLK_TOP_WEDMCUPLL, "wedmcupll_ck",
436 "wedmcupll", 1, 1),
437 FACTOR(CLK_TOP_MEDMCUPLL, "medmcupll_ck",
438 "medmcupll", 1, 1),
439 FACTOR(CLK_TOP_SGMIIPLL, "sgmiipll_ck",
440 "sgmiipll", 1, 1),
441 FACTOR(CLK_TOP_F26M, "f26m_ck",
442 "clk26m", 1, 1),
443 FACTOR(CLK_TOP_FRTC, "frtc_ck",
444 "clk32k", 1, 1),
445 FACTOR(CLK_TOP_AXI, "axi_ck",
446 "axi_sel", 1, 1),
447 FACTOR(CLK_TOP_SPM, "spm_ck",
448 "spm_sel", 1, 1),
449 FACTOR(CLK_TOP_BUS, "bus_ck",
450 "bus_aximem_sel", 1, 1),
451 FACTOR(CLK_TOP_MM, "mm_ck",
452 "mm_sel", 1, 1),
453 FACTOR(CLK_TOP_MFG_REF, "mfg_ref_ck",
454 "mfg_ref_sel", 1, 1),
455 FACTOR(CLK_TOP_MFG, "mfg_ck",
456 "mfg_sel", 1, 1),
457 FACTOR(CLK_TOP_FUART, "fuart_ck",
458 "uart_sel", 1, 1),
459 FACTOR(CLK_TOP_MSDC50_0_HCLK, "msdc50_0_h_ck",
460 "msdc50_0_h_sel", 1, 1),
461 FACTOR(CLK_TOP_MSDC50_0, "msdc50_0_ck",
462 "msdc50_0_sel", 1, 1),
463 FACTOR(CLK_TOP_MSDC30_1, "msdc30_1_ck",
464 "msdc30_1_sel", 1, 1),
465 FACTOR(CLK_TOP_AUDIO, "audio_ck",
466 "audio_sel", 1, 1),
467 FACTOR(CLK_TOP_AUD_INTBUS, "aud_intbus_ck",
468 "aud_intbus_sel", 1, 1),
469 FACTOR(CLK_TOP_AUD_ENGEN1, "aud_engen1_ck",
470 "aud_engen1_sel", 1, 1),
471 FACTOR(CLK_TOP_AUD_ENGEN2, "aud_engen2_ck",
472 "aud_engen2_sel", 1, 1),
473 FACTOR(CLK_TOP_AUD_1, "aud_1_ck",
474 "aud_1_sel", 1, 1),
475 FACTOR(CLK_TOP_AUD_2, "aud_2_ck",
476 "aud_2_sel", 1, 1),
477 FACTOR(CLK_TOP_FPWRAP_ULPOSC, "fpwrap_ulposc_ck",
478 "pwrap_ulposc_sel", 1, 1),
479 FACTOR(CLK_TOP_ATB, "atb_ck",
480 "atb_sel", 1, 1),
481 FACTOR(CLK_TOP_PWRMCU, "pwrmcu_ck",
482 "pwrmcu_sel", 1, 1),
483 FACTOR(CLK_TOP_DBI, "dbi_ck",
484 "dbi_sel", 1, 1),
485 FACTOR(CLK_TOP_FDISP_PWM, "fdisp_pwm_ck",
486 "disp_pwm_sel", 1, 1),
487 FACTOR(CLK_TOP_FUSB_TOP, "fusb_ck",
488 "usb_sel", 1, 1),
489 FACTOR(CLK_TOP_FSSUSB_XHCI, "fssusb_xhci_ck",
490 "ssusb_xhci_sel", 1, 1),
491 FACTOR(CLK_TOP_I2C, "i2c_ck",
492 "i2c_sel", 1, 1),
493 FACTOR(CLK_TOP_TL, "tl_ck",
494 "tl_sel", 1, 1),
495 FACTOR(CLK_TOP_DPMAIF_MAIN, "dpmaif_main_ck",
496 "dpmaif_main_sel", 1, 1),
497 FACTOR(CLK_TOP_PWM, "pwm_ck",
498 "pwm_sel", 1, 1),
499 FACTOR(CLK_TOP_SPMI_M_MST, "spmi_m_mst_ck",
500 "spmi_m_mst_sel", 1, 1),
501 FACTOR(CLK_TOP_SPMI_P_MST, "spmi_p_mst_ck",
502 "spmi_p_mst_sel", 1, 1),
503 FACTOR(CLK_TOP_DVFSRC, "dvfsrc_ck",
504 "dvfsrc_sel", 1, 1),
505 FACTOR(CLK_TOP_MCUPM, "mcupm_ck",
506 "mcupm_sel", 1, 1),
507 FACTOR(CLK_TOP_SFLASH, "sflash_ck",
508 "sflash_sel", 1, 1),
509 FACTOR(CLK_TOP_GCPU, "gcpu_ck",
510 "gcpu_sel", 1, 1),
511 FACTOR(CLK_TOP_SPI, "spi_ck",
512 "spi_sel", 1, 1),
513 FACTOR(CLK_TOP_SPIS, "spis_ck",
514 "spis_sel", 1, 1),
515 FACTOR(CLK_TOP_ECC, "ecc_ck",
516 "ecc_sel", 1, 1),
517 FACTOR(CLK_TOP_NFI1X, "nfi1x_ck",
518 "nfi1x_sel", 1, 1),
519 FACTOR(CLK_TOP_SPINFI_BCLK, "spinfi_bclk_ck",
520 "spinfi_bclk_sel", 1, 1),
521 FACTOR(CLK_TOP_NETSYS, "netsys_ck",
522 "netsys_sel", 1, 1),
523 FACTOR(CLK_TOP_MEDSYS, "medsys_ck",
524 "medsys_sel", 1, 1),
rjw2e8229f2022-02-15 21:08:12 +0800525 /* HSM CRYPTO isn't in kernel */
526 FACTOR(CLK_TOP_HSM_ARC, "hsm_arc_ck",
527 "hsm_arc_sel", 1, 1),
xjb04a4022021-11-25 15:01:52 +0800528 FACTOR(CLK_TOP_EIP97, "eip97_ck",
529 "eip97_sel", 1, 1),
530 FACTOR(CLK_TOP_SNPS_ETH_312P5M, "snps_eth_312p5m_ck",
531 "snps_eth_312p5m_sel", 1, 1),
532 FACTOR(CLK_TOP_SNPS_ETH_250M, "snps_eth_250m_ck",
533 "snps_eth_250m_sel", 1, 1),
534 FACTOR(CLK_TOP_SNPS_ETH_62P4M_PTP, "snps_ptp_ck",
535 "snps_ptp_sel", 1, 1),
536 FACTOR(CLK_TOP_SNPS_ETH_50M_RMII, "snps_eth_50m_rmii_ck",
537 "snps_rmii_sel", 1, 1),
538 FACTOR(CLK_TOP_NETSYS_500M, "netsys_500m_ck",
539 "netsys_500m_sel", 1, 1),
540 FACTOR(CLK_TOP_NETSYS_MED_MCU, "netsys_med_mcu_ck",
541 "netsys_med_mcu_sel", 1, 1),
542 FACTOR(CLK_TOP_NETSYS_WED_MCU, "netsys_wed_mcu_ck",
543 "netsys_wed_mcu_sel", 1, 1),
544 FACTOR(CLK_TOP_NETSYS_2X, "netsys_2x_ck",
545 "netsys_2x_sel", 1, 1),
546 FACTOR(CLK_TOP_SGMII, "sgmii_ck",
547 "sgmii_sel", 1, 1),
548 FACTOR(CLK_TOP_SGMII_SBUS, "sgmii_sbus_ck",
549 "sgmii_sbus_sel", 1, 1),
550 FACTOR(CLK_TOP_SYS_26M, "sys_26m_ck",
551 "clk26m", 1, 1),
552 FACTOR(CLK_TOP_F_UFS_MP_SAP_CFG, "ufs_cfg_ck",
553 "clk26m", 1, 1),
554 FACTOR(CLK_TOP_F_UFS_TICK1US, "f_ufs_tick1us_ck",
555 "clk26m", 1, 1),
556};
557
558static const char * const axi_parents[] = {
559 "tck_26m_mx9_ck",
560 "mainpll_d4_d4",
561 "mainpll_d7_d2",
562 "mainpll_d4_d2",
563 "mainpll_d5_d2",
564 "mainpll_d6_d2",
565 "osc_d4"
566};
567
568static const char * const spm_parents[] = {
569 "tck_26m_mx9_ck",
570 "osc_d10",
571 "mainpll_d7_d4",
572 "clkrtc"
573};
574
575static const char * const bus_aximem_parents[] = {
576 "tck_26m_mx9_ck",
577 "mainpll_d7_d2",
578 "mainpll_d4_d2",
579 "mainpll_d5_d2",
580 "mainpll_d6"
581};
582
583static const char * const mm_parents[] = {
584 "tck_26m_mx9_ck",
585 "univpll_d6_d2",
586 "univpll_d7_d2",
587 "mainpll_d6_d2",
588 "univpll_d4_d4"
589};
590
591static const char * const mfg_ref_parents[] = {
592 "tck_26m_mx9_ck",
593 "tck_26m_mx9_ck",
594 "univpll_d6",
595 "mainpll_d5_d2"
596};
597
598static const char * const mfg_parents[] = {
599 "mfg_ref_sel",
600 "mfgpll_ck"
601};
602
603static const char * const uart_parents[] = {
604 "tck_26m_mx9_ck",
605 "univpll_d6_d8"
606};
607
608static const char * const msdc50_0_h_parents[] = {
609 "tck_26m_mx9_ck",
610 "mainpll_d4_d2",
611 "mainpll_d6_d2"
612};
613
614static const char * const msdc50_0_parents[] = {
615 "tck_26m_mx9_ck",
616 "msdcpll_ck",
617 "msdcpll_d2",
618 "univpll_d4_d4",
619 "mainpll_d6_d2",
620 "univpll_d4_d2"
621};
622
623static const char * const msdc30_1_parents[] = {
624 "tck_26m_mx9_ck",
625 "univpll_d6_d2",
626 "mainpll_d6_d2",
627 "mainpll_d7_d2",
628 "msdcpll_d2"
629};
630
631static const char * const audio_parents[] = {
632 "tck_26m_mx9_ck",
633 "mainpll_d5_d8",
634 "mainpll_d7_d8",
635 "mainpll_d4_d16"
636};
637
638static const char * const aud_intbus_parents[] = {
639 "tck_26m_mx9_ck",
640 "mainpll_d4_d4",
641 "mainpll_d7_d4"
642};
643
644static const char * const aud_engen1_parents[] = {
645 "tck_26m_mx9_ck",
646 "apll1_d2",
647 "apll1_d4",
648 "apll1_d8"
649};
650
651static const char * const aud_engen2_parents[] = {
652 "tck_26m_mx9_ck",
653 "apll2_d2",
654 "apll2_d4",
655 "apll2_d8"
656};
657
658static const char * const aud_1_parents[] = {
659 "tck_26m_mx9_ck",
660 "apll1_ck"
661};
662
663static const char * const aud_2_parents[] = {
664 "tck_26m_mx9_ck",
665 "apll2_ck"
666};
667
668static const char * const pwrap_ulposc_parents[] = {
669 "osc_d10",
670 "tck_26m_mx9_ck",
671 "osc_d4",
672 "osc_d8",
673 "osc_d16"
674};
675
676static const char * const atb_parents[] = {
677 "tck_26m_mx9_ck",
678 "mainpll_d4_d2",
679 "mainpll_d5_d2"
680};
681
682static const char * const pwrmcu_parents[] = {
683 "tck_26m_mx9_ck",
684 "mainpll_d5_d2",
685 "univpll_d5_d2",
686 "mainpll_d4_d2",
687 "univpll_d4_d2",
688 "mainpll_d6"
689};
690
691static const char * const dbi_parents[] = {
692 "tck_26m_mx9_ck",
693 "univpll_d5_d4",
694 "univpll_d6_d4",
695 "univpll_d4_d8",
696 "univpll_d6_d8"
697};
698
699static const char * const disp_pwm_parents[] = {
700 "tck_26m_mx9_ck",
701 "univpll_d6_d4",
702 "osc_d2",
703 "osc_d4",
704 "osc_d16"
705};
706
707static const char * const usb_parents[] = {
708 "tck_26m_mx9_ck",
709 "univpll_d5_d4",
710 "univpll_d6_d4",
711 "univpll_d5_d2"
712};
713
714static const char * const ssusb_xhci_parents[] = {
715 "tck_26m_mx9_ck",
716 "univpll_d5_d4",
717 "univpll_d6_d4",
718 "univpll_d5_d2"
719};
720
721static const char * const i2c_parents[] = {
722 "tck_26m_mx9_ck",
723 "mainpll_d4_d8",
724 "univpll_d5_d4"
725};
726
727static const char * const tl_parents[] = {
728 "tck_26m_mx9_ck",
729 "mainpll_d4_d4",
730 "mainpll_d6_d4"
731};
732
733static const char * const dpmaif_main_parents[] = {
734 "tck_26m_mx9_ck",
735 "univpll_d4_d4",
736 "mainpll_d6",
737 "mainpll_d4_d2",
738 "univpll_d4_d2"
739};
740
741static const char * const pwm_parents[] = {
742 "tck_26m_mx9_ck",
743 "univpll_d4_d8"
744};
745
746static const char * const spmi_m_mst_parents[] = {
747 "tck_26m_mx9_ck",
748 "csw_f26m_d2",
749 "osc_d8",
750 "osc_d10",
751 "osc_d16",
752 "osc_d20",
753 "clkrtc"
754};
755
756static const char * const spmi_p_mst_parents[] = {
757 "tck_26m_mx9_ck",
758 "csw_f26m_d2",
759 "osc_d8",
760 "osc_d10",
761 "osc_d16",
762 "osc_d20",
763 "clkrtc",
764 "mainpll_d7_d8",
765 "mainpll_d5_d8"
766};
767
768static const char * const dvfsrc_parents[] = {
769 "tck_26m_mx9_ck",
770 "osc_d10"
771};
772
773static const char * const mcupm_parents[] = {
774 "tck_26m_mx9_ck",
775 "mainpll_d6_d4",
776 "mainpll_d6_d2"
777};
778
779static const char * const sflash_parents[] = {
780 "tck_26m_mx9_ck",
781 "mainpll_d7_d8",
782 "univpll_d6_d8",
783 "univpll_d5_d8"
784};
785
786static const char * const gcpu_parents[] = {
787 "tck_26m_mx9_ck",
788 "univpll_d6",
789 "mainpll_d6",
790 "univpll_d4_d2",
791 "mainpll_d4_d2",
792 "univpll_d6_d2"
793};
794
795static const char * const spi_parents[] = {
796 "tck_26m_mx9_ck",
797 "univpll_d6_d8",
798 "univpll_d4_d8",
799 "univpll_d6_d4",
800 "univpll_d5_d4",
801 "univpll_d4_d4",
802 "univpll_d7_d2",
803 "univpll_d6_d2"
804};
805
806static const char * const spis_parents[] = {
807 "tck_26m_mx9_ck",
808 "univpll_d6_d8",
809 "univpll_d4_d8",
810 "univpll_d6_d4",
811 "univpll_d4_d4",
812 "univpll_d6_d2",
813 "univpll_d4_d2",
814 "univpll_d6"
815};
816
817static const char * const ecc_parents[] = {
818 "tck_26m_mx9_ck",
819 "mainpll_d4_d4",
820 "mainpll_d9",
821 "univpll_d4_d2"
822};
823
824static const char * const nfi1x_parents[] = {
825 "tck_26m_mx9_ck",
826 "univpll_d5_d4",
827 "mainpll_d7_d4",
828 "mainpll_d6_d4",
829 "univpll_d6_d4",
830 "mainpll_d4_d4",
831 "univpll_d4_d4",
832 "mainpll_d6_d2"
833};
834
835static const char * const spinfi_bclk_parents[] = {
836 "tck_26m_mx9_ck",
837 "univpll_d6_d8",
838 "univpll_d5_d8",
839 "mainpll_d4_d8",
840 "univpll_d4_d8",
841 "mainpll_d6_d4",
842 "univpll_d6_d4",
843 "univpll_d5_d4"
844};
845
846static const char * const netsys_parents[] = {
847 "tck_26m_mx9_ck",
848 "univpll_d4_d8",
849 "mainpll_d7_d2",
850 "mainpll_d9",
851 "univpll_d7"
852};
853
854static const char * const medsys_parents[] = {
855 "tck_26m_mx9_ck",
856 "univpll_d4_d8",
857 "mainpll_d7_d2",
858 "mainpll_d9",
859 "univpll_d7"
860};
861
rjw2e8229f2022-02-15 21:08:12 +0800862static const char * const hsm_arc_parents[] = {
863 "tck_26m_mx9_ck",
864 "mainpll_d4_d8",
865 "mainpll_d4_d4",
866 "mainpll_d6_d2"
867};
868
xjb04a4022021-11-25 15:01:52 +0800869static const char * const eip97_parents[] = {
870 "tck_26m_mx9_ck",
871 "net2pll_ck",
872 "mainpll_d3",
873 "univpll_d4",
874 "mainpll_d4",
875 "univpll_d5",
876 "mainpll_d6",
877 "mainpll_d5_d2"
878};
879
880static const char * const snps_eth_312p5m_parents[] = {
881 "tck_26m_mx9_ck",
882 "tvdpll_d8"
883};
884
885static const char * const snps_eth_250m_parents[] = {
886 "tck_26m_mx9_ck",
887 "tvdpll_d10"
888};
889
890static const char * const snps_ptp_parents[] = {
891 "tck_26m_mx9_ck",
892 "univpll_d5_d8"
893};
894
895static const char * const snps_rmii_parents[] = {
896 "tck_26m_mx9_ck",
897 "tvdpll_d50"
898};
899
900static const char * const netsys_500m_parents[] = {
901 "tck_26m_mx9_ck",
902 "tvdpll_d5"
903};
904
905static const char * const netsys_med_mcu_parents[] = {
906 "tck_26m_mx9_ck",
907 "univpll_d6_d4",
908 "mainpll_d4_d2",
909 "univpll_d7",
910 "medmcupll_ck"
911};
912
913static const char * const netsys_wed_mcu_parents[] = {
914 "tck_26m_mx9_ck",
915 "mainpll_d6_d2",
916 "mainpll_d6",
917 "mainpll_d5",
918 "wedmcupll_ck"
919};
920
921static const char * const netsys_2x_parents[] = {
922 "tck_26m_mx9_ck",
923 "univpll_d5_d4",
924 "mainpll_d4_d2",
925 "mainpll_d4",
926 "net2pll_ck"
927};
928
929static const char * const sgmii_parents[] = {
930 "tck_26m_mx9_ck",
931 "sgmiipll_ck"
932};
933
934static const char * const sgmii_sbus_parents[] = {
935 "tck_26m_mx9_ck",
936 "mainpll_d7_d4"
937};
938
939static const char * const apll_i2s0_mck_parents[] = {
940 "aud_1_sel",
941 "aud_2_sel"
942};
943
944static const char * const apll_i2s1_mck_parents[] = {
945 "aud_1_sel",
946 "aud_2_sel"
947};
948
949static const char * const apll_i2s2_mck_parents[] = {
950 "aud_1_sel",
951 "aud_2_sel"
952};
953
954static const char * const apll_i2s4_mck_parents[] = {
955 "aud_1_sel",
956 "aud_2_sel"
957};
958
959static const char * const apll_tdmout_mck_parents[] = {
960 "aud_1_sel",
961 "aud_2_sel"
962};
963
964static const char * const apll_i2s5_mck_parents[] = {
965 "aud_1_sel",
966 "aud_2_sel"
967};
968
969static const char * const apll_i2s6_mck_parents[] = {
970 "aud_1_sel",
971 "aud_2_sel"
972};
973
974static const struct mtk_mux top_muxes[] = {
975#if MT_CCF_MUX_DISABLE
976 /* CLK_CFG_0 */
977 MUX_CLR_SET_UPD(CLK_TOP_AXI_SEL/* dts */, "axi_sel",
978 axi_parents/* parent */, CLK_CFG_0, CLK_CFG_0_SET,
979 CLK_CFG_0_CLR/* set parent */, 0/* lsb */, 3/* width */,
980 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
981 TOP_MUX_AXI_SHIFT/* upd shift */),
982 MUX_CLR_SET_UPD(CLK_TOP_SPM_SEL/* dts */, "spm_sel",
983 spm_parents/* parent */, CLK_CFG_0, CLK_CFG_0_SET,
984 CLK_CFG_0_CLR/* set parent */, 8/* lsb */, 2/* width */,
985 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
986 TOP_MUX_SPM_SHIFT/* upd shift */),
987 MUX_CLR_SET_UPD(CLK_TOP_BUS_AXIMEM_SEL/* dts */, "bus_aximem_sel",
988 bus_aximem_parents/* parent */, CLK_CFG_0, CLK_CFG_0_SET,
989 CLK_CFG_0_CLR/* set parent */, 16/* lsb */, 3/* width */,
990 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
991 TOP_MUX_BUS_AXIMEM_SHIFT/* upd shift */),
992 MUX_CLR_SET_UPD(CLK_TOP_MM_SEL/* dts */, "mm_sel",
993 mm_parents/* parent */, CLK_CFG_0, CLK_CFG_0_SET,
994 CLK_CFG_0_CLR/* set parent */, 24/* lsb */, 3/* width */,
995 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
996 TOP_MUX_MM_SHIFT/* upd shift */),
997 /* CLK_CFG_1 */
998 MUX_CLR_SET_UPD(CLK_TOP_MFG_REF_SEL/* dts */, "mfg_ref_sel",
999 mfg_ref_parents/* parent */, CLK_CFG_1, CLK_CFG_1_SET,
1000 CLK_CFG_1_CLR/* set parent */, 0/* lsb */, 2/* width */,
1001 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1002 TOP_MUX_MFG_REF_SHIFT/* upd shift */),
1003 MUX_CLR_SET_UPD(CLK_TOP_MFG_SEL/* dts */, "mfg_sel",
1004 mfg_parents/* parent */, CLK_CFG_1, CLK_CFG_1_SET,
1005 CLK_CFG_1_CLR/* set parent */, 2/* lsb */, 1/* width */,
1006 INV_BIT/* pdn bit */, INV_OFS/* upd ofs */,
1007 INV_BIT/* upd shift */),
1008 MUX_CLR_SET_UPD(CLK_TOP_UART_SEL/* dts */, "uart_sel",
1009 uart_parents/* parent */, CLK_CFG_1, CLK_CFG_1_SET,
1010 CLK_CFG_1_CLR/* set parent */, 8/* lsb */, 1/* width */,
1011 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1012 TOP_MUX_UART_SHIFT/* upd shift */),
1013 MUX_CLR_SET_UPD(CLK_TOP_MSDC50_0_HCLK_SEL/* dts */, "msdc50_0_h_sel",
1014 msdc50_0_h_parents/* parent */, CLK_CFG_1, CLK_CFG_1_SET,
1015 CLK_CFG_1_CLR/* set parent */, 16/* lsb */, 2/* width */,
1016 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1017 TOP_MUX_MSDC50_0_HCLK_SHIFT/* upd shift */),
1018 MUX_CLR_SET_UPD(CLK_TOP_MSDC50_0_SEL/* dts */, "msdc50_0_sel",
1019 msdc50_0_parents/* parent */, CLK_CFG_1, CLK_CFG_1_SET,
1020 CLK_CFG_1_CLR/* set parent */, 24/* lsb */, 3/* width */,
1021 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1022 TOP_MUX_MSDC50_0_SHIFT/* upd shift */),
1023 /* CLK_CFG_2 */
1024 MUX_CLR_SET_UPD(CLK_TOP_MSDC30_1_SEL/* dts */, "msdc30_1_sel",
1025 msdc30_1_parents/* parent */, CLK_CFG_2, CLK_CFG_2_SET,
1026 CLK_CFG_2_CLR/* set parent */, 0/* lsb */, 3/* width */,
1027 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1028 TOP_MUX_MSDC30_1_SHIFT/* upd shift */),
1029 MUX_CLR_SET_UPD(CLK_TOP_AUDIO_SEL/* dts */, "audio_sel",
1030 audio_parents/* parent */, CLK_CFG_2, CLK_CFG_2_SET,
1031 CLK_CFG_2_CLR/* set parent */, 8/* lsb */, 2/* width */,
1032 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1033 TOP_MUX_AUDIO_SHIFT/* upd shift */),
1034 MUX_CLR_SET_UPD(CLK_TOP_AUD_INTBUS_SEL/* dts */, "aud_intbus_sel",
1035 aud_intbus_parents/* parent */, CLK_CFG_2, CLK_CFG_2_SET,
1036 CLK_CFG_2_CLR/* set parent */, 16/* lsb */, 2/* width */,
1037 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1038 TOP_MUX_AUD_INTBUS_SHIFT/* upd shift */),
1039 MUX_CLR_SET_UPD(CLK_TOP_AUD_ENGEN1_SEL/* dts */, "aud_engen1_sel",
1040 aud_engen1_parents/* parent */, CLK_CFG_2, CLK_CFG_2_SET,
1041 CLK_CFG_2_CLR/* set parent */, 24/* lsb */, 2/* width */,
1042 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1043 TOP_MUX_AUD_ENGEN1_SHIFT/* upd shift */),
1044 /* CLK_CFG_3 */
1045 MUX_CLR_SET_UPD(CLK_TOP_AUD_ENGEN2_SEL/* dts */, "aud_engen2_sel",
1046 aud_engen2_parents/* parent */, CLK_CFG_3, CLK_CFG_3_SET,
1047 CLK_CFG_3_CLR/* set parent */, 0/* lsb */, 2/* width */,
1048 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1049 TOP_MUX_AUD_ENGEN2_SHIFT/* upd shift */),
1050 MUX_CLR_SET_UPD(CLK_TOP_AUD_1_SEL/* dts */, "aud_1_sel",
1051 aud_1_parents/* parent */, CLK_CFG_3, CLK_CFG_3_SET,
1052 CLK_CFG_3_CLR/* set parent */, 8/* lsb */, 1/* width */,
1053 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1054 TOP_MUX_AUD_1_SHIFT/* upd shift */),
1055 MUX_CLR_SET_UPD(CLK_TOP_AUD_2_SEL/* dts */, "aud_2_sel",
1056 aud_2_parents/* parent */, CLK_CFG_3, CLK_CFG_3_SET,
1057 CLK_CFG_3_CLR/* set parent */, 16/* lsb */, 1/* width */,
1058 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1059 TOP_MUX_AUD_2_SHIFT/* upd shift */),
1060 MUX_CLR_SET_UPD(CLK_TOP_PWRAP_ULPOSC_SEL/* dts */, "pwrap_ulposc_sel",
1061 pwrap_ulposc_parents/* parent */, CLK_CFG_3, CLK_CFG_3_SET,
1062 CLK_CFG_3_CLR/* set parent */, 24/* lsb */, 3/* width */,
1063 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1064 TOP_MUX_PWRAP_ULPOSC_SHIFT/* upd shift */),
1065 /* CLK_CFG_4 */
1066 MUX_CLR_SET_UPD(CLK_TOP_ATB_SEL/* dts */, "atb_sel",
1067 atb_parents/* parent */, CLK_CFG_4, CLK_CFG_4_SET,
1068 CLK_CFG_4_CLR/* set parent */, 0/* lsb */, 2/* width */,
1069 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1070 TOP_MUX_ATB_SHIFT/* upd shift */),
1071 MUX_CLR_SET_UPD(CLK_TOP_PWRMCU_SEL/* dts */, "pwrmcu_sel",
1072 pwrmcu_parents/* parent */, CLK_CFG_4, CLK_CFG_4_SET,
1073 CLK_CFG_4_CLR/* set parent */, 8/* lsb */, 3/* width */,
1074 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1075 TOP_MUX_PWRMCU_SHIFT/* upd shift */),
1076 MUX_CLR_SET_UPD(CLK_TOP_DBI_SEL/* dts */, "dbi_sel",
1077 dbi_parents/* parent */, CLK_CFG_4, CLK_CFG_4_SET,
1078 CLK_CFG_4_CLR/* set parent */, 16/* lsb */, 3/* width */,
1079 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1080 TOP_MUX_DBI_SHIFT/* upd shift */),
1081 MUX_CLR_SET_UPD(CLK_TOP_DISP_PWM_SEL/* dts */, "disp_pwm_sel",
1082 disp_pwm_parents/* parent */, CLK_CFG_4, CLK_CFG_4_SET,
1083 CLK_CFG_4_CLR/* set parent */, 24/* lsb */, 3/* width */,
1084 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1085 TOP_MUX_DISP_PWM_SHIFT/* upd shift */),
1086 /* CLK_CFG_5 */
1087 MUX_CLR_SET_UPD(CLK_TOP_USB_TOP_SEL/* dts */, "usb_sel",
1088 usb_parents/* parent */, CLK_CFG_5, CLK_CFG_5_SET,
1089 CLK_CFG_5_CLR/* set parent */, 0/* lsb */, 2/* width */,
1090 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1091 TOP_MUX_USB_TOP_SHIFT/* upd shift */),
1092 MUX_CLR_SET_UPD(CLK_TOP_SSUSB_XHCI_SEL/* dts */, "ssusb_xhci_sel",
1093 ssusb_xhci_parents/* parent */, CLK_CFG_5, CLK_CFG_5_SET,
1094 CLK_CFG_5_CLR/* set parent */, 8/* lsb */, 2/* width */,
1095 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1096 TOP_MUX_SSUSB_XHCI_SHIFT/* upd shift */),
1097 MUX_CLR_SET_UPD(CLK_TOP_I2C_SEL/* dts */, "i2c_sel",
1098 i2c_parents/* parent */, CLK_CFG_5, CLK_CFG_5_SET,
1099 CLK_CFG_5_CLR/* set parent */, 16/* lsb */, 2/* width */,
1100 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1101 TOP_MUX_I2C_SHIFT/* upd shift */),
1102 MUX_CLR_SET_UPD(CLK_TOP_TL_SEL/* dts */, "tl_sel",
1103 tl_parents/* parent */, CLK_CFG_5, CLK_CFG_5_SET,
1104 CLK_CFG_5_CLR/* set parent */, 24/* lsb */, 2/* width */,
1105 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1106 TOP_MUX_TL_SHIFT/* upd shift */),
1107 /* CLK_CFG_6 */
1108 MUX_CLR_SET_UPD(CLK_TOP_DPMAIF_MAIN_SEL/* dts */, "dpmaif_main_sel",
1109 dpmaif_main_parents/* parent */, CLK_CFG_6, CLK_CFG_6_SET,
1110 CLK_CFG_6_CLR/* set parent */, 0/* lsb */, 3/* width */,
1111 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1112 TOP_MUX_DPMAIF_MAIN_SHIFT/* upd shift */),
1113 MUX_CLR_SET_UPD(CLK_TOP_PWM_SEL/* dts */, "pwm_sel",
1114 pwm_parents/* parent */, CLK_CFG_6, CLK_CFG_6_SET,
1115 CLK_CFG_6_CLR/* set parent */, 8/* lsb */, 1/* width */,
1116 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1117 TOP_MUX_PWM_SHIFT/* upd shift */),
1118 MUX_CLR_SET_UPD(CLK_TOP_SPMI_M_MST_SEL/* dts */, "spmi_m_mst_sel",
1119 spmi_m_mst_parents/* parent */, CLK_CFG_6, CLK_CFG_6_SET,
1120 CLK_CFG_6_CLR/* set parent */, 16/* lsb */, 3/* width */,
1121 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1122 TOP_MUX_SPMI_M_MST_SHIFT/* upd shift */),
1123 MUX_CLR_SET_UPD(CLK_TOP_SPMI_P_MST_SEL/* dts */, "spmi_p_mst_sel",
1124 spmi_p_mst_parents/* parent */, CLK_CFG_6, CLK_CFG_6_SET,
1125 CLK_CFG_6_CLR/* set parent */, 24/* lsb */, 4/* width */,
1126 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1127 TOP_MUX_SPMI_P_MST_SHIFT/* upd shift */),
1128 /* CLK_CFG_7 */
1129 MUX_CLR_SET_UPD(CLK_TOP_DVFSRC_SEL/* dts */, "dvfsrc_sel",
1130 dvfsrc_parents/* parent */, CLK_CFG_7, CLK_CFG_7_SET,
1131 CLK_CFG_7_CLR/* set parent */, 0/* lsb */, 1/* width */,
1132 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1133 TOP_MUX_DVFSRC_SHIFT/* upd shift */),
1134 MUX_CLR_SET_UPD(CLK_TOP_MCUPM_SEL/* dts */, "mcupm_sel",
1135 mcupm_parents/* parent */, CLK_CFG_7, CLK_CFG_7_SET,
1136 CLK_CFG_7_CLR/* set parent */, 8/* lsb */, 2/* width */,
1137 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1138 TOP_MUX_MCUPM_SHIFT/* upd shift */),
1139 MUX_CLR_SET_UPD(CLK_TOP_SFLASH_SEL/* dts */, "sflash_sel",
1140 sflash_parents/* parent */, CLK_CFG_7, CLK_CFG_7_SET,
1141 CLK_CFG_7_CLR/* set parent */, 16/* lsb */, 2/* width */,
1142 INV_BIT/* pdn bit */, CLK_CFG_UPDATE/* upd ofs */,
1143 TOP_MUX_SFLASH_SHIFT/* upd shift */),
1144 MUX_CLR_SET_UPD(CLK_TOP_GCPU_SEL/* dts */, "gcpu_sel",
1145 gcpu_parents/* parent */, CLK_CFG_7, CLK_CFG_7_SET,
1146 CLK_CFG_7_CLR/* set parent */, 24/* lsb */, 3/* width */,
1147 INV_BIT/* pdn bit */, CLK_CFG_UPDATE1/* upd ofs */,
1148 TOP_MUX_GCPU_SHIFT/* upd shift */),
1149 /* CLK_CFG_8 */
1150 MUX_CLR_SET_UPD(CLK_TOP_SPI_SEL/* dts */, "spi_sel",
1151 spi_parents/* parent */, CLK_CFG_8, CLK_CFG_8_SET,
1152 CLK_CFG_8_CLR/* set parent */, 0/* lsb */, 3/* width */,
1153 INV_BIT/* pdn bit */, CLK_CFG_UPDATE1/* upd ofs */,
1154 TOP_MUX_SPI_SHIFT/* upd shift */),
1155 MUX_CLR_SET_UPD(CLK_TOP_SPIS_SEL/* dts */, "spis_sel",
1156 spis_parents/* parent */, CLK_CFG_8, CLK_CFG_8_SET,
1157 CLK_CFG_8_CLR/* set parent */, 8/* lsb */, 3/* width */,
1158 INV_BIT/* pdn bit */, CLK_CFG_UPDATE1/* upd ofs */,
1159 TOP_MUX_SPIS_SHIFT/* upd shift */),
1160 MUX_CLR_SET_UPD(CLK_TOP_ECC_SEL/* dts */, "ecc_sel",
1161 ecc_parents/* parent */, CLK_CFG_8, CLK_CFG_8_SET,
1162 CLK_CFG_8_CLR/* set parent */, 16/* lsb */, 2/* width */,
1163 INV_BIT/* pdn bit */, CLK_CFG_UPDATE1/* upd ofs */,
1164 TOP_MUX_ECC_SHIFT/* upd shift */),
1165 MUX_CLR_SET_UPD(CLK_TOP_NFI1X_SEL/* dts */, "nfi1x_sel",
1166 nfi1x_parents/* parent */, CLK_CFG_8, CLK_CFG_8_SET,
1167 CLK_CFG_8_CLR/* set parent */, 24/* lsb */, 3/* width */,
1168 INV_BIT/* pdn bit */, CLK_CFG_UPDATE1/* upd ofs */,
1169 TOP_MUX_NFI1X_SHIFT/* upd shift */),
1170 /* CLK_CFG_9 */
1171 MUX_CLR_SET_UPD(CLK_TOP_SPINFI_BCLK_SEL/* dts */, "spinfi_bclk_sel",
1172 spinfi_bclk_parents/* parent */, CLK_CFG_9, CLK_CFG_9_SET,
1173 CLK_CFG_9_CLR/* set parent */, 0/* lsb */, 3/* width */,
1174 INV_BIT/* pdn bit */, CLK_CFG_UPDATE1/* upd ofs */,
1175 TOP_MUX_SPINFI_BCLK_SHIFT/* upd shift */),
1176 MUX_CLR_SET_UPD(CLK_TOP_NETSYS_SEL/* dts */, "netsys_sel",
1177 netsys_parents/* parent */, CLK_CFG_9, CLK_CFG_9_SET,
1178 CLK_CFG_9_CLR/* set parent */, 8/* lsb */, 3/* width */,
1179 INV_BIT/* pdn bit */, CLK_CFG_UPDATE1/* upd ofs */,
1180 TOP_MUX_NETSYS_SHIFT/* upd shift */),
1181 MUX_CLR_SET_UPD(CLK_TOP_MEDSYS_SEL/* dts */, "medsys_sel",
1182 medsys_parents/* parent */, CLK_CFG_9, CLK_CFG_9_SET,
1183 CLK_CFG_9_CLR/* set parent */, 16/* lsb */, 3/* width */,
1184 INV_BIT/* pdn bit */, CLK_CFG_UPDATE1/* upd ofs */,
1185 TOP_MUX_MEDSYS_SHIFT/* upd shift */),
rjw2e8229f2022-02-15 21:08:12 +08001186 /* HSM crypto isn't in kernel */
xjb04a4022021-11-25 15:01:52 +08001187 /* CLK_CFG_10 */
rjw2e8229f2022-02-15 21:08:12 +08001188 MUX_CLR_SET_UPD(CLK_TOP_HSM_ARC_SEL/* dts */, "hsm_arc_sel",
1189 hsm_arc_parents/* parent */, CLK_CFG_10, CLK_CFG_10_SET,
1190 CLK_CFG_10_CLR/* set parent */, 0/* lsb */, 2/* width */,
1191 INV_BIT/* pdn bit */, CLK_CFG_UPDATE1/* upd ofs */,
1192 TOP_MUX_HSM_ARC_SHIFT/* upd shift */),
xjb04a4022021-11-25 15:01:52 +08001193 MUX_CLR_SET_UPD(CLK_TOP_EIP97_SEL/* dts */, "eip97_sel",
1194 eip97_parents/* parent */, CLK_CFG_10, CLK_CFG_10_SET,
1195 CLK_CFG_10_CLR/* set parent */, 8/* lsb */, 3/* width */,
1196 INV_BIT/* pdn bit */, CLK_CFG_UPDATE1/* upd ofs */,
1197 TOP_MUX_EIP97_SHIFT/* upd shift */),
1198 MUX_CLR_SET_UPD(CLK_TOP_SNPS_ETH_312P5M_SEL/* dts */, "snps_eth_312p5m_sel",
1199 snps_eth_312p5m_parents/* parent */, CLK_CFG_10, CLK_CFG_10_SET,
1200 CLK_CFG_10_CLR/* set parent */, 16/* lsb */, 1/* width */,
1201 INV_BIT/* pdn bit */, CLK_CFG_UPDATE1/* upd ofs */,
1202 TOP_MUX_SNPS_ETH_312P5M_SHIFT/* upd shift */),
1203 MUX_CLR_SET_UPD(CLK_TOP_SNPS_ETH_250M_SEL/* dts */, "snps_eth_250m_sel",
1204 snps_eth_250m_parents/* parent */, CLK_CFG_10, CLK_CFG_10_SET,
1205 CLK_CFG_10_CLR/* set parent */, 24/* lsb */, 1/* width */,
1206 INV_BIT/* pdn bit */, CLK_CFG_UPDATE1/* upd ofs */,
1207 TOP_MUX_SNPS_ETH_250M_SHIFT/* upd shift */),
1208 /* CLK_CFG_11 */
1209 MUX_CLR_SET_UPD(CLK_TOP_SNPS_ETH_62P4M_PTP_SEL/* dts */, "snps_ptp_sel",
1210 snps_ptp_parents/* parent */, CLK_CFG_11, CLK_CFG_11_SET,
1211 CLK_CFG_11_CLR/* set parent */, 0/* lsb */, 1/* width */,
1212 INV_BIT/* pdn bit */, CLK_CFG_UPDATE1/* upd ofs */,
1213 TOP_MUX_SNPS_ETH_62P4M_PTP_SHIFT/* upd shift */),
1214 MUX_CLR_SET_UPD(CLK_TOP_SNPS_ETH_50M_RMII_SEL/* dts */, "snps_rmii_sel",
1215 snps_rmii_parents/* parent */, CLK_CFG_11, CLK_CFG_11_SET,
1216 CLK_CFG_11_CLR/* set parent */, 8/* lsb */, 1/* width */,
1217 INV_BIT/* pdn bit */, CLK_CFG_UPDATE1/* upd ofs */,
1218 TOP_MUX_SNPS_ETH_50M_RMII_SHIFT/* upd shift */),
1219 MUX_CLR_SET_UPD(CLK_TOP_NETSYS_500M_SEL/* dts */, "netsys_500m_sel",
1220 netsys_500m_parents/* parent */, CLK_CFG_11, CLK_CFG_11_SET,
1221 CLK_CFG_11_CLR/* set parent */, 16/* lsb */, 1/* width */,
1222 INV_BIT/* pdn bit */, CLK_CFG_UPDATE1/* upd ofs */,
1223 TOP_MUX_NETSYS_500M_SHIFT/* upd shift */),
1224 MUX_CLR_SET_UPD(CLK_TOP_NETSYS_MED_MCU_SEL/* dts */, "netsys_med_mcu_sel",
1225 netsys_med_mcu_parents/* parent */, CLK_CFG_11, CLK_CFG_11_SET,
1226 CLK_CFG_11_CLR/* set parent */, 24/* lsb */, 3/* width */,
1227 INV_BIT/* pdn bit */, CLK_CFG_UPDATE1/* upd ofs */,
1228 TOP_MUX_NETSYS_MED_MCU_SHIFT/* upd shift */),
1229 /* CLK_CFG_12 */
1230 MUX_CLR_SET_UPD(CLK_TOP_NETSYS_WED_MCU_SEL/* dts */, "netsys_wed_mcu_sel",
1231 netsys_wed_mcu_parents/* parent */, CLK_CFG_12, CLK_CFG_12_SET,
1232 CLK_CFG_12_CLR/* set parent */, 0/* lsb */, 3/* width */,
1233 INV_BIT/* pdn bit */, CLK_CFG_UPDATE1/* upd ofs */,
1234 TOP_MUX_NETSYS_WED_MCU_SHIFT/* upd shift */),
1235 MUX_CLR_SET_UPD(CLK_TOP_NETSYS_2X_SEL/* dts */, "netsys_2x_sel",
1236 netsys_2x_parents/* parent */, CLK_CFG_12, CLK_CFG_12_SET,
1237 CLK_CFG_12_CLR/* set parent */, 8/* lsb */, 3/* width */,
1238 INV_BIT/* pdn bit */, CLK_CFG_UPDATE1/* upd ofs */,
1239 TOP_MUX_NETSYS_2X_SHIFT/* upd shift */),
1240 MUX_CLR_SET_UPD(CLK_TOP_SGMII_SEL/* dts */, "sgmii_sel",
1241 sgmii_parents/* parent */, CLK_CFG_12, CLK_CFG_12_SET,
1242 CLK_CFG_12_CLR/* set parent */, 16/* lsb */, 1/* width */,
1243 INV_BIT/* pdn bit */, CLK_CFG_UPDATE1/* upd ofs */,
1244 TOP_MUX_SGMII_SHIFT/* upd shift */),
1245 MUX_CLR_SET_UPD(CLK_TOP_SGMII_SBUS_SEL/* dts */, "sgmii_sbus_sel",
1246 sgmii_sbus_parents/* parent */, CLK_CFG_12, CLK_CFG_12_SET,
1247 CLK_CFG_12_CLR/* set parent */, 24/* lsb */, 1/* width */,
1248 INV_BIT/* pdn bit */, CLK_CFG_UPDATE1/* upd ofs */,
1249 TOP_MUX_SGMII_SBUS_SHIFT/* upd shift */),
1250#else
1251 /* CLK_CFG_0 */
1252 MUX_CLR_SET_UPD(CLK_TOP_AXI_SEL/* dts */, "axi_sel",
1253 axi_parents/* parent */, CLK_CFG_0, CLK_CFG_0_SET,
1254 CLK_CFG_0_CLR/* set parent */, 0/* lsb */, 3/* width */,
1255 INV_BIT/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1256 TOP_MUX_AXI_SHIFT/* upd shift */),
1257 MUX_CLR_SET_UPD(CLK_TOP_SPM_SEL/* dts */, "spm_sel",
1258 spm_parents/* parent */, CLK_CFG_0, CLK_CFG_0_SET,
1259 CLK_CFG_0_CLR/* set parent */, 8/* lsb */, 2/* width */,
1260 INV_BIT/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1261 TOP_MUX_SPM_SHIFT/* upd shift */),
1262 MUX_CLR_SET_UPD(CLK_TOP_BUS_AXIMEM_SEL/* dts */, "bus_aximem_sel",
1263 bus_aximem_parents/* parent */, CLK_CFG_0, CLK_CFG_0_SET,
1264 CLK_CFG_0_CLR/* set parent */, 16/* lsb */, 3/* width */,
1265 INV_BIT/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1266 TOP_MUX_BUS_AXIMEM_SHIFT/* upd shift */),
1267 MUX_CLR_SET_UPD(CLK_TOP_MM_SEL/* dts */, "mm_sel",
1268 mm_parents/* parent */, CLK_CFG_0, CLK_CFG_0_SET,
1269 CLK_CFG_0_CLR/* set parent */, 24/* lsb */, 3/* width */,
1270 31/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1271 TOP_MUX_MM_SHIFT/* upd shift */),
1272 /* CLK_CFG_1 */
1273 MUX_CLR_SET_UPD(CLK_TOP_MFG_REF_SEL/* dts */, "mfg_ref_sel",
1274 mfg_ref_parents/* parent */, CLK_CFG_1, CLK_CFG_1_SET,
1275 CLK_CFG_1_CLR/* set parent */, 0/* lsb */, 2/* width */,
1276 INV_BIT/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1277 TOP_MUX_MFG_REF_SHIFT/* upd shift */),
1278 MUX_CLR_SET_UPD(CLK_TOP_MFG_SEL/* dts */, "mfg_sel",
1279 mfg_parents/* parent */, CLK_CFG_1, CLK_CFG_1_SET,
1280 CLK_CFG_1_CLR/* set parent */, 2/* lsb */, 1/* width */,
1281 INV_BIT/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1282 TOP_MUX_MFG_REF_SHIFT/* upd shift */),
1283 MUX_CLR_SET_UPD(CLK_TOP_UART_SEL/* dts */, "uart_sel",
1284 uart_parents/* parent */, CLK_CFG_1, CLK_CFG_1_SET,
1285 CLK_CFG_1_CLR/* set parent */, 8/* lsb */, 1/* width */,
1286 15/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1287 TOP_MUX_UART_SHIFT/* upd shift */),
1288 MUX_CLR_SET_UPD(CLK_TOP_MSDC50_0_HCLK_SEL/* dts */, "msdc50_0_h_sel",
1289 msdc50_0_h_parents/* parent */, CLK_CFG_1, CLK_CFG_1_SET,
1290 CLK_CFG_1_CLR/* set parent */, 16/* lsb */, 2/* width */,
1291 INV_BIT/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1292 TOP_MUX_MSDC50_0_HCLK_SHIFT/* upd shift */),
1293 MUX_CLR_SET_UPD(CLK_TOP_MSDC50_0_SEL/* dts */, "msdc50_0_sel",
1294 msdc50_0_parents/* parent */, CLK_CFG_1, CLK_CFG_1_SET,
1295 CLK_CFG_1_CLR/* set parent */, 24/* lsb */, 3/* width */,
1296 31/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1297 TOP_MUX_MSDC50_0_SHIFT/* upd shift */),
1298 /* CLK_CFG_2 */
1299 MUX_CLR_SET_UPD(CLK_TOP_MSDC30_1_SEL/* dts */, "msdc30_1_sel",
1300 msdc30_1_parents/* parent */, CLK_CFG_2, CLK_CFG_2_SET,
1301 CLK_CFG_2_CLR/* set parent */, 0/* lsb */, 3/* width */,
1302 7/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1303 TOP_MUX_MSDC30_1_SHIFT/* upd shift */),
1304 MUX_CLR_SET_UPD(CLK_TOP_AUDIO_SEL/* dts */, "audio_sel",
1305 audio_parents/* parent */, CLK_CFG_2, CLK_CFG_2_SET,
1306 CLK_CFG_2_CLR/* set parent */, 8/* lsb */, 2/* width */,
1307 15/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1308 TOP_MUX_AUDIO_SHIFT/* upd shift */),
1309 MUX_CLR_SET_UPD(CLK_TOP_AUD_INTBUS_SEL/* dts */, "aud_intbus_sel",
1310 aud_intbus_parents/* parent */, CLK_CFG_2, CLK_CFG_2_SET,
1311 CLK_CFG_2_CLR/* set parent */, 16/* lsb */, 2/* width */,
1312 23/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1313 TOP_MUX_AUD_INTBUS_SHIFT/* upd shift */),
1314 MUX_CLR_SET_UPD(CLK_TOP_AUD_ENGEN1_SEL/* dts */, "aud_engen1_sel",
1315 aud_engen1_parents/* parent */, CLK_CFG_2, CLK_CFG_2_SET,
1316 CLK_CFG_2_CLR/* set parent */, 24/* lsb */, 2/* width */,
1317 31/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1318 TOP_MUX_AUD_ENGEN1_SHIFT/* upd shift */),
1319 /* CLK_CFG_3 */
1320 MUX_CLR_SET_UPD(CLK_TOP_AUD_ENGEN2_SEL/* dts */, "aud_engen2_sel",
1321 aud_engen2_parents/* parent */, CLK_CFG_3, CLK_CFG_3_SET,
1322 CLK_CFG_3_CLR/* set parent */, 0/* lsb */, 2/* width */,
1323 7/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1324 TOP_MUX_AUD_ENGEN2_SHIFT/* upd shift */),
1325 MUX_CLR_SET_UPD(CLK_TOP_AUD_1_SEL/* dts */, "aud_1_sel",
1326 aud_1_parents/* parent */, CLK_CFG_3, CLK_CFG_3_SET,
1327 CLK_CFG_3_CLR/* set parent */, 8/* lsb */, 1/* width */,
1328 15/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1329 TOP_MUX_AUD_1_SHIFT/* upd shift */),
1330 MUX_CLR_SET_UPD(CLK_TOP_AUD_2_SEL/* dts */, "aud_2_sel",
1331 aud_2_parents/* parent */, CLK_CFG_3, CLK_CFG_3_SET,
1332 CLK_CFG_3_CLR/* set parent */, 16/* lsb */, 1/* width */,
1333 23/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1334 TOP_MUX_AUD_2_SHIFT/* upd shift */),
1335 MUX_CLR_SET_UPD(CLK_TOP_PWRAP_ULPOSC_SEL/* dts */, "pwrap_ulposc_sel",
1336 pwrap_ulposc_parents/* parent */, CLK_CFG_3, CLK_CFG_3_SET,
1337 CLK_CFG_3_CLR/* set parent */, 24/* lsb */, 3/* width */,
1338 31/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1339 TOP_MUX_PWRAP_ULPOSC_SHIFT/* upd shift */),
1340 /* CLK_CFG_4 */
1341 MUX_CLR_SET_UPD(CLK_TOP_ATB_SEL/* dts */, "atb_sel",
1342 atb_parents/* parent */, CLK_CFG_4, CLK_CFG_4_SET,
1343 CLK_CFG_4_CLR/* set parent */, 0/* lsb */, 2/* width */,
1344 7/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1345 TOP_MUX_ATB_SHIFT/* upd shift */),
1346 MUX_CLR_SET_UPD(CLK_TOP_PWRMCU_SEL/* dts */, "pwrmcu_sel",
1347 pwrmcu_parents/* parent */, CLK_CFG_4, CLK_CFG_4_SET,
1348 CLK_CFG_4_CLR/* set parent */, 8/* lsb */, 3/* width */,
1349 INV_BIT/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1350 TOP_MUX_PWRMCU_SHIFT/* upd shift */),
1351 MUX_CLR_SET_UPD(CLK_TOP_DBI_SEL/* dts */, "dbi_sel",
1352 dbi_parents/* parent */, CLK_CFG_4, CLK_CFG_4_SET,
1353 CLK_CFG_4_CLR/* set parent */, 16/* lsb */, 3/* width */,
1354 23/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1355 TOP_MUX_DBI_SHIFT/* upd shift */),
1356 MUX_CLR_SET_UPD(CLK_TOP_DISP_PWM_SEL/* dts */, "disp_pwm_sel",
1357 disp_pwm_parents/* parent */, CLK_CFG_4, CLK_CFG_4_SET,
1358 CLK_CFG_4_CLR/* set parent */, 24/* lsb */, 3/* width */,
1359 31/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1360 TOP_MUX_DISP_PWM_SHIFT/* upd shift */),
1361 /* CLK_CFG_5 */
1362 MUX_CLR_SET_UPD(CLK_TOP_USB_TOP_SEL/* dts */, "usb_sel",
1363 usb_parents/* parent */, CLK_CFG_5, CLK_CFG_5_SET,
1364 CLK_CFG_5_CLR/* set parent */, 0/* lsb */, 2/* width */,
1365 7/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1366 TOP_MUX_USB_TOP_SHIFT/* upd shift */),
1367 MUX_CLR_SET_UPD(CLK_TOP_SSUSB_XHCI_SEL/* dts */, "ssusb_xhci_sel",
1368 ssusb_xhci_parents/* parent */, CLK_CFG_5, CLK_CFG_5_SET,
1369 CLK_CFG_5_CLR/* set parent */, 8/* lsb */, 2/* width */,
1370 15/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1371 TOP_MUX_SSUSB_XHCI_SHIFT/* upd shift */),
1372 MUX_CLR_SET_UPD(CLK_TOP_I2C_SEL/* dts */, "i2c_sel",
1373 i2c_parents/* parent */, CLK_CFG_5, CLK_CFG_5_SET,
1374 CLK_CFG_5_CLR/* set parent */, 16/* lsb */, 2/* width */,
1375 23/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1376 TOP_MUX_I2C_SHIFT/* upd shift */),
1377 MUX_CLR_SET_UPD(CLK_TOP_TL_SEL/* dts */, "tl_sel",
1378 tl_parents/* parent */, CLK_CFG_5, CLK_CFG_5_SET,
1379 CLK_CFG_5_CLR/* set parent */, 24/* lsb */, 2/* width */,
1380 31/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1381 TOP_MUX_TL_SHIFT/* upd shift */),
1382 /* CLK_CFG_6 */
1383 MUX_CLR_SET_UPD(CLK_TOP_DPMAIF_MAIN_SEL/* dts */, "dpmaif_main_sel",
1384 dpmaif_main_parents/* parent */, CLK_CFG_6, CLK_CFG_6_SET,
1385 CLK_CFG_6_CLR/* set parent */, 0/* lsb */, 3/* width */,
1386 7/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1387 TOP_MUX_DPMAIF_MAIN_SHIFT/* upd shift */),
1388 MUX_CLR_SET_UPD(CLK_TOP_PWM_SEL/* dts */, "pwm_sel",
1389 pwm_parents/* parent */, CLK_CFG_6, CLK_CFG_6_SET,
1390 CLK_CFG_6_CLR/* set parent */, 8/* lsb */, 1/* width */,
1391 15/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1392 TOP_MUX_PWM_SHIFT/* upd shift */),
1393 MUX_CLR_SET_UPD(CLK_TOP_SPMI_M_MST_SEL/* dts */, "spmi_m_mst_sel",
1394 spmi_m_mst_parents/* parent */, CLK_CFG_6, CLK_CFG_6_SET,
1395 CLK_CFG_6_CLR/* set parent */, 16/* lsb */, 3/* width */,
1396 INV_BIT/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1397 TOP_MUX_SPMI_M_MST_SHIFT/* upd shift */),
1398 MUX_CLR_SET_UPD(CLK_TOP_SPMI_P_MST_SEL/* dts */, "spmi_p_mst_sel",
1399 spmi_p_mst_parents/* parent */, CLK_CFG_6, CLK_CFG_6_SET,
1400 CLK_CFG_6_CLR/* set parent */, 24/* lsb */, 4/* width */,
1401 INV_BIT/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1402 TOP_MUX_SPMI_P_MST_SHIFT/* upd shift */),
1403 /* CLK_CFG_7 */
1404 MUX_CLR_SET_UPD(CLK_TOP_DVFSRC_SEL/* dts */, "dvfsrc_sel",
1405 dvfsrc_parents/* parent */, CLK_CFG_7, CLK_CFG_7_SET,
1406 CLK_CFG_7_CLR/* set parent */, 0/* lsb */, 1/* width */,
1407 INV_BIT/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1408 TOP_MUX_DVFSRC_SHIFT/* upd shift */),
1409 MUX_CLR_SET_UPD(CLK_TOP_MCUPM_SEL/* dts */, "mcupm_sel",
1410 mcupm_parents/* parent */, CLK_CFG_7, CLK_CFG_7_SET,
1411 CLK_CFG_7_CLR/* set parent */, 8/* lsb */, 2/* width */,
1412 INV_BIT/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1413 TOP_MUX_MCUPM_SHIFT/* upd shift */),
1414 MUX_CLR_SET_UPD(CLK_TOP_SFLASH_SEL/* dts */, "sflash_sel",
1415 sflash_parents/* parent */, CLK_CFG_7, CLK_CFG_7_SET,
1416 CLK_CFG_7_CLR/* set parent */, 16/* lsb */, 2/* width */,
1417 23/* pdn */, CLK_CFG_UPDATE/* upd ofs */,
1418 TOP_MUX_SFLASH_SHIFT/* upd shift */),
1419 MUX_CLR_SET_UPD(CLK_TOP_GCPU_SEL/* dts */, "gcpu_sel",
1420 gcpu_parents/* parent */, CLK_CFG_7, CLK_CFG_7_SET,
1421 CLK_CFG_7_CLR/* set parent */, 24/* lsb */, 3/* width */,
1422 INV_BIT/* pdn */, CLK_CFG_UPDATE1/* upd ofs */,
1423 TOP_MUX_GCPU_SHIFT/* upd shift */),
1424 /* CLK_CFG_8 */
1425 MUX_CLR_SET_UPD(CLK_TOP_SPI_SEL/* dts */, "spi_sel",
1426 spi_parents/* parent */, CLK_CFG_8, CLK_CFG_8_SET,
1427 CLK_CFG_8_CLR/* set parent */, 0/* lsb */, 3/* width */,
1428 7/* pdn */, CLK_CFG_UPDATE1/* upd ofs */,
1429 TOP_MUX_SPI_SHIFT/* upd shift */),
1430 MUX_CLR_SET_UPD(CLK_TOP_SPIS_SEL/* dts */, "spis_sel",
1431 spis_parents/* parent */, CLK_CFG_8, CLK_CFG_8_SET,
1432 CLK_CFG_8_CLR/* set parent */, 8/* lsb */, 3/* width */,
1433 15/* pdn */, CLK_CFG_UPDATE1/* upd ofs */,
1434 TOP_MUX_SPIS_SHIFT/* upd shift */),
1435 MUX_CLR_SET_UPD(CLK_TOP_ECC_SEL/* dts */, "ecc_sel",
1436 ecc_parents/* parent */, CLK_CFG_8, CLK_CFG_8_SET,
1437 CLK_CFG_8_CLR/* set parent */, 16/* lsb */, 2/* width */,
1438 23/* pdn */, CLK_CFG_UPDATE1/* upd ofs */,
1439 TOP_MUX_ECC_SHIFT/* upd shift */),
1440 MUX_CLR_SET_UPD(CLK_TOP_NFI1X_SEL/* dts */, "nfi1x_sel",
1441 nfi1x_parents/* parent */, CLK_CFG_8, CLK_CFG_8_SET,
1442 CLK_CFG_8_CLR/* set parent */, 24/* lsb */, 3/* width */,
1443 31/* pdn */, CLK_CFG_UPDATE1/* upd ofs */,
1444 TOP_MUX_NFI1X_SHIFT/* upd shift */),
1445 /* CLK_CFG_9 */
1446 MUX_CLR_SET_UPD(CLK_TOP_SPINFI_BCLK_SEL/* dts */, "spinfi_bclk_sel",
1447 spinfi_bclk_parents/* parent */, CLK_CFG_9, CLK_CFG_9_SET,
1448 CLK_CFG_9_CLR/* set parent */, 0/* lsb */, 3/* width */,
1449 7/* pdn */, CLK_CFG_UPDATE1/* upd ofs */,
1450 TOP_MUX_SPINFI_BCLK_SHIFT/* upd shift */),
1451 MUX_CLR_SET_UPD(CLK_TOP_NETSYS_SEL/* dts */, "netsys_sel",
1452 netsys_parents/* parent */, CLK_CFG_9, CLK_CFG_9_SET,
1453 CLK_CFG_9_CLR/* set parent */, 8/* lsb */, 3/* width */,
1454 15/* pdn */, CLK_CFG_UPDATE1/* upd ofs */,
1455 TOP_MUX_NETSYS_SHIFT/* upd shift */),
1456 MUX_CLR_SET_UPD(CLK_TOP_MEDSYS_SEL/* dts */, "medsys_sel",
1457 medsys_parents/* parent */, CLK_CFG_9, CLK_CFG_9_SET,
1458 CLK_CFG_9_CLR/* set parent */, 16/* lsb */, 3/* width */,
1459 23/* pdn */, CLK_CFG_UPDATE1/* upd ofs */,
1460 TOP_MUX_MEDSYS_SHIFT/* upd shift */),
rjw2e8229f2022-02-15 21:08:12 +08001461 /* HSM crypto isn't in kernel. */
xjb04a4022021-11-25 15:01:52 +08001462 /* CLK_CFG_10 */
rjw2e8229f2022-02-15 21:08:12 +08001463 MUX_CLR_SET_UPD(CLK_TOP_HSM_ARC_SEL/* dts */, "hsm_arc_sel",
1464 hsm_arc_parents/* parent */, CLK_CFG_10, CLK_CFG_10_SET,
1465 CLK_CFG_10_CLR/* set parent */, 0/* lsb */, 2/* width */,
1466 7/* pdn */, CLK_CFG_UPDATE1/* upd ofs */,
1467 TOP_MUX_HSM_ARC_SHIFT/* upd shift */),
xjb04a4022021-11-25 15:01:52 +08001468 MUX_CLR_SET_UPD(CLK_TOP_EIP97_SEL/* dts */, "eip97_sel",
1469 eip97_parents/* parent */, CLK_CFG_10, CLK_CFG_10_SET,
1470 CLK_CFG_10_CLR/* set parent */, 8/* lsb */, 3/* width */,
1471 15/* pdn */, CLK_CFG_UPDATE1/* upd ofs */,
1472 TOP_MUX_EIP97_SHIFT/* upd shift */),
1473 MUX_CLR_SET_UPD(CLK_TOP_SNPS_ETH_312P5M_SEL/* dts */, "snps_eth_312p5m_sel",
1474 snps_eth_312p5m_parents/* parent */, CLK_CFG_10, CLK_CFG_10_SET,
1475 CLK_CFG_10_CLR/* set parent */, 16/* lsb */, 1/* width */,
1476 23/* pdn */, CLK_CFG_UPDATE1/* upd ofs */,
1477 TOP_MUX_SNPS_ETH_312P5M_SHIFT/* upd shift */),
1478 MUX_CLR_SET_UPD(CLK_TOP_SNPS_ETH_250M_SEL/* dts */, "snps_eth_250m_sel",
1479 snps_eth_250m_parents/* parent */, CLK_CFG_10, CLK_CFG_10_SET,
1480 CLK_CFG_10_CLR/* set parent */, 24/* lsb */, 1/* width */,
1481 31/* pdn */, CLK_CFG_UPDATE1/* upd ofs */,
1482 TOP_MUX_SNPS_ETH_250M_SHIFT/* upd shift */),
1483 /* CLK_CFG_11 */
1484 MUX_CLR_SET_UPD(CLK_TOP_SNPS_ETH_62P4M_PTP_SEL/* dts */, "snps_ptp_sel",
1485 snps_ptp_parents/* parent */, CLK_CFG_11, CLK_CFG_11_SET,
1486 CLK_CFG_11_CLR/* set parent */, 0/* lsb */, 1/* width */,
1487 7/* pdn */, CLK_CFG_UPDATE1/* upd ofs */,
1488 TOP_MUX_SNPS_ETH_62P4M_PTP_SHIFT/* upd shift */),
1489 MUX_CLR_SET_UPD(CLK_TOP_SNPS_ETH_50M_RMII_SEL/* dts */, "snps_rmii_sel",
1490 snps_rmii_parents/* parent */, CLK_CFG_11, CLK_CFG_11_SET,
1491 CLK_CFG_11_CLR/* set parent */, 8/* lsb */, 1/* width */,
1492 15/* pdn */, CLK_CFG_UPDATE1/* upd ofs */,
1493 TOP_MUX_SNPS_ETH_50M_RMII_SHIFT/* upd shift */),
1494 MUX_CLR_SET_UPD(CLK_TOP_NETSYS_500M_SEL/* dts */, "netsys_500m_sel",
1495 netsys_500m_parents/* parent */, CLK_CFG_11, CLK_CFG_11_SET,
1496 CLK_CFG_11_CLR/* set parent */, 16/* lsb */, 1/* width */,
1497 23/* pdn */, CLK_CFG_UPDATE1/* upd ofs */,
1498 TOP_MUX_NETSYS_500M_SHIFT/* upd shift */),
1499 MUX_CLR_SET_UPD(CLK_TOP_NETSYS_MED_MCU_SEL/* dts */, "netsys_med_mcu_sel",
1500 netsys_med_mcu_parents/* parent */, CLK_CFG_11, CLK_CFG_11_SET,
1501 CLK_CFG_11_CLR/* set parent */, 24/* lsb */, 3/* width */,
1502 31/* pdn */, CLK_CFG_UPDATE1/* upd ofs */,
1503 TOP_MUX_NETSYS_MED_MCU_SHIFT/* upd shift */),
1504 /* CLK_CFG_12 */
1505 MUX_CLR_SET_UPD(CLK_TOP_NETSYS_WED_MCU_SEL/* dts */, "netsys_wed_mcu_sel",
1506 netsys_wed_mcu_parents/* parent */, CLK_CFG_12, CLK_CFG_12_SET,
1507 CLK_CFG_12_CLR/* set parent */, 0/* lsb */, 3/* width */,
1508 7/* pdn */, CLK_CFG_UPDATE1/* upd ofs */,
1509 TOP_MUX_NETSYS_WED_MCU_SHIFT/* upd shift */),
1510 MUX_CLR_SET_UPD(CLK_TOP_NETSYS_2X_SEL/* dts */, "netsys_2x_sel",
1511 netsys_2x_parents/* parent */, CLK_CFG_12, CLK_CFG_12_SET,
1512 CLK_CFG_12_CLR/* set parent */, 8/* lsb */, 3/* width */,
1513 15/* pdn */, CLK_CFG_UPDATE1/* upd ofs */,
1514 TOP_MUX_NETSYS_2X_SHIFT/* upd shift */),
1515 MUX_CLR_SET_UPD(CLK_TOP_SGMII_SEL/* dts */, "sgmii_sel",
1516 sgmii_parents/* parent */, CLK_CFG_12, CLK_CFG_12_SET,
1517 CLK_CFG_12_CLR/* set parent */, 16/* lsb */, 1/* width */,
1518 23/* pdn */, CLK_CFG_UPDATE1/* upd ofs */,
1519 TOP_MUX_SGMII_SHIFT/* upd shift */),
1520 MUX_CLR_SET_UPD(CLK_TOP_SGMII_SBUS_SEL/* dts */, "sgmii_sbus_sel",
1521 sgmii_sbus_parents/* parent */, CLK_CFG_12, CLK_CFG_12_SET,
1522 CLK_CFG_12_CLR/* set parent */, 24/* lsb */, 1/* width */,
1523 31/* pdn */, CLK_CFG_UPDATE1/* upd ofs */,
1524 TOP_MUX_SGMII_SBUS_SHIFT/* upd shift */),
1525#endif /* MT_CCF_MUX_DISABLE */
1526};
1527
1528static const struct mtk_composite top_composites[] = {
1529 /* CLK_AUDDIV_0 */
1530 MUX(CLK_TOP_APLL_I2S0_MCK_SEL/* dts */, "apll_i2s0_mck_sel",
1531 apll_i2s0_mck_parents/* parent */, 0x0320/* ofs */,
1532 16/* lsb */, 1/* width */),
1533 MUX(CLK_TOP_APLL_I2S1_MCK_SEL/* dts */, "apll_i2s1_mck_sel",
1534 apll_i2s1_mck_parents/* parent */, 0x0320/* ofs */,
1535 17/* lsb */, 1/* width */),
1536 MUX(CLK_TOP_APLL_I2S2_MCK_SEL/* dts */, "apll_i2s2_mck_sel",
1537 apll_i2s2_mck_parents/* parent */, 0x0320/* ofs */,
1538 18/* lsb */, 1/* width */),
1539 MUX(CLK_TOP_APLL_I2S4_MCK_SEL/* dts */, "apll_i2s4_mck_sel",
1540 apll_i2s4_mck_parents/* parent */, 0x0320/* ofs */,
1541 19/* lsb */, 1/* width */),
1542 MUX(CLK_TOP_APLL_TDMOUT_MCK_SEL/* dts */, "apll_tdmout_mck_sel",
1543 apll_tdmout_mck_parents/* parent */, 0x0320/* ofs */,
1544 20/* lsb */, 1/* width */),
1545 MUX(CLK_TOP_APLL_I2S5_MCK_SEL/* dts */, "apll_i2s5_mck_sel",
1546 apll_i2s5_mck_parents/* parent */, 0x0320/* ofs */,
1547 21/* lsb */, 1/* width */),
1548 MUX(CLK_TOP_APLL_I2S6_MCK_SEL/* dts */, "apll_i2s6_mck_sel",
1549 apll_i2s6_mck_parents/* parent */, 0x0320/* ofs */,
1550 22/* lsb */, 1/* width */),
1551#if MT_CCF_MUX_DISABLE
1552 /* CLK_AUDDIV_2 */
1553 DIV_GATE(CLK_TOP_APLL12_CK_DIV0/* dts */, "apll12_div0"/* ccf */,
1554 "apll_i2s0_mck_sel"/* parent */, INV_OFS/* pdn ofs */,
1555 INV_BIT/* pdn bit */, CLK_AUDDIV_2/* ofs */, 0/* lsb */,
1556 8/* width */),
1557 DIV_GATE(CLK_TOP_APLL12_CK_DIV1/* dts */, "apll12_div1"/* ccf */,
1558 "apll_i2s1_mck_sel"/* parent */, INV_OFS/* pdn ofs */,
1559 INV_BIT/* pdn bit */, CLK_AUDDIV_2/* ofs */, 8/* lsb */,
1560 8/* width */),
1561 DIV_GATE(CLK_TOP_APLL12_CK_DIV2/* dts */, "apll12_div2"/* ccf */,
1562 "apll_i2s2_mck_sel"/* parent */, INV_OFS/* pdn ofs */,
1563 INV_BIT/* pdn bit */, CLK_AUDDIV_2/* ofs */, 16/* lsb */,
1564 8/* width */),
1565 DIV_GATE(CLK_TOP_APLL12_CK_DIV4/* dts */, "apll12_div4"/* ccf */,
1566 "apll_i2s4_mck_sel"/* parent */, INV_OFS/* pdn ofs */,
1567 INV_BIT/* pdn bit */, CLK_AUDDIV_2/* ofs */, 24/* lsb */,
1568 8/* width */),
1569 /* CLK_AUDDIV_3 */
1570 DIV_GATE(CLK_TOP_APLL12_CK_DIV_TDMOUT_M/* dts */, "apll12_div_tdmout_m"/* ccf */,
1571 "apll_tdmout_mck_sel"/* parent */, INV_OFS/* pdn ofs */,
1572 INV_BIT/* pdn bit */, CLK_AUDDIV_3/* ofs */, 0/* lsb */,
1573 8/* width */),
1574 DIV_GATE(CLK_TOP_APLL12_CK_DIV_TDMOUT_B/* dts */, "apll12_div_tdmout_b"/* ccf */,
1575 "apll_tdmout_mck_sel"/* parent */, INV_OFS/* pdn ofs */,
1576 INV_BIT/* pdn bit */, CLK_AUDDIV_3/* ofs */, 8/* lsb */,
1577 8/* width */),
1578 DIV_GATE(CLK_TOP_APLL12_CK_DIV5/* dts */, "apll12_div5"/* ccf */,
1579 "apll_i2s5_mck_sel"/* parent */, INV_OFS/* pdn ofs */,
1580 INV_BIT/* pdn bit */, CLK_AUDDIV_3/* ofs */, 16/* lsb */,
1581 8/* width */),
1582 DIV_GATE(CLK_TOP_APLL12_CK_DIV6/* dts */, "apll12_div6"/* ccf */,
1583 "apll_i2s6_mck_sel"/* parent */, INV_OFS/* pdn ofs */,
1584 INV_BIT/* pdn bit */, CLK_AUDDIV_3/* ofs */, 24/* lsb */,
1585 8/* width */),
1586#else
1587 /* CLK_AUDDIV_2 */
1588 DIV_GATE(CLK_TOP_APLL12_CK_DIV0/* dts */, "apll12_div0"/* ccf */,
1589 "apll_i2s0_mck_sel"/* parent */, 0x0320/* pdn ofs */,
1590 0/* pdn bit */, CLK_AUDDIV_2/* ofs */,
1591 8/* width */, 0/* lsb */),
1592 DIV_GATE(CLK_TOP_APLL12_CK_DIV1/* dts */, "apll12_div1"/* ccf */,
1593 "apll_i2s1_mck_sel"/* parent */, 0x0320/* pdn ofs */,
1594 1/* pdn bit */, CLK_AUDDIV_2/* ofs */,
1595 8/* width */, 8/* lsb */),
1596 DIV_GATE(CLK_TOP_APLL12_CK_DIV2/* dts */, "apll12_div2"/* ccf */,
1597 "apll_i2s2_mck_sel"/* parent */, 0x0320/* pdn ofs */,
1598 2/* pdn bit */, CLK_AUDDIV_2/* ofs */,
1599 8/* width */, 16/* lsb */),
1600 DIV_GATE(CLK_TOP_APLL12_CK_DIV4/* dts */, "apll12_div4"/* ccf */,
1601 "apll_i2s4_mck_sel"/* parent */, 0x0320/* pdn ofs */,
1602 3/* pdn bit */, CLK_AUDDIV_2/* ofs */,
1603 8/* width */, 24/* lsb */),
1604 /* CLK_AUDDIV_3 */
1605 DIV_GATE(CLK_TOP_APLL12_CK_DIV_TDMOUT_M/* dts */, "apll12_div_tdmout_m"/* ccf */,
1606 "apll_tdmout_mck_sel"/* parent */, 0x0320/* pdn ofs */,
1607 4/* pdn bit */, CLK_AUDDIV_3/* ofs */,
1608 8/* width */, 0/* lsb */),
1609 DIV_GATE(CLK_TOP_APLL12_CK_DIV_TDMOUT_B/* dts */, "apll12_div_tdmout_b"/* ccf */,
1610 "apll_tdmout_mck_sel"/* parent */, 0x0320/* pdn ofs */,
1611 5/* pdn bit */, CLK_AUDDIV_3/* ofs */,
1612 8/* width */, 8/* lsb */),
1613 DIV_GATE(CLK_TOP_APLL12_CK_DIV5/* dts */, "apll12_div5"/* ccf */,
1614 "apll_i2s5_mck_sel"/* parent */, 0x0320/* pdn ofs */,
1615 6/* pdn bit */, CLK_AUDDIV_3/* ofs */,
1616 8/* width */, 16/* lsb */),
1617 DIV_GATE(CLK_TOP_APLL12_CK_DIV6/* dts */, "apll12_div6"/* ccf */,
1618 "apll_i2s6_mck_sel"/* parent */, 0x0320/* pdn ofs */,
1619 7/* pdn bit */, CLK_AUDDIV_3/* ofs */,
1620 8/* width */, 24/* lsb */),
1621#endif /* MT_CCF_MUX_DISABLE */
1622};
1623
1624static const struct mtk_gate_regs ifrao0_cg_regs = {
1625 .set_ofs = 0x70,
1626 .clr_ofs = 0x70,
1627 .sta_ofs = 0x70,
1628};
1629
1630static const struct mtk_gate_regs ifrao1_cg_regs = {
1631 .set_ofs = 0x74,
1632 .clr_ofs = 0x74,
1633 .sta_ofs = 0x74,
1634};
1635
1636static const struct mtk_gate_regs ifrao2_cg_regs = {
1637 .set_ofs = 0x80,
1638 .clr_ofs = 0x84,
1639 .sta_ofs = 0x90,
1640};
1641
1642static const struct mtk_gate_regs ifrao3_cg_regs = {
1643 .set_ofs = 0x88,
1644 .clr_ofs = 0x8c,
1645 .sta_ofs = 0x94,
1646};
1647
1648static const struct mtk_gate_regs ifrao4_cg_regs = {
1649 .set_ofs = 0xa4,
1650 .clr_ofs = 0xa8,
1651 .sta_ofs = 0xac,
1652};
1653
1654static const struct mtk_gate_regs ifrao5_cg_regs = {
1655 .set_ofs = 0xc0,
1656 .clr_ofs = 0xc4,
1657 .sta_ofs = 0xc8,
1658};
1659
1660static const struct mtk_gate_regs ifrao6_cg_regs = {
1661 .set_ofs = 0xe0,
1662 .clr_ofs = 0xe4,
1663 .sta_ofs = 0xe8,
1664};
1665
1666#define GATE_IFRAO0(_id, _name, _parent, _shift) { \
1667 .id = _id, \
1668 .name = _name, \
1669 .parent_name = _parent, \
1670 .regs = &ifrao0_cg_regs, \
1671 .shift = _shift, \
1672 .ops = &mtk_clk_gate_ops_no_setclr, \
1673 }
1674
1675#define GATE_IFRAO1(_id, _name, _parent, _shift) { \
1676 .id = _id, \
1677 .name = _name, \
1678 .parent_name = _parent, \
1679 .regs = &ifrao1_cg_regs, \
1680 .shift = _shift, \
1681 .ops = &mtk_clk_gate_ops_no_setclr, \
1682 }
1683
1684#define GATE_IFRAO2(_id, _name, _parent, _shift) { \
1685 .id = _id, \
1686 .name = _name, \
1687 .parent_name = _parent, \
1688 .regs = &ifrao2_cg_regs, \
1689 .shift = _shift, \
1690 .ops = &mtk_clk_gate_ops_setclr, \
1691 }
1692
1693#define GATE_IFRAO3(_id, _name, _parent, _shift) { \
1694 .id = _id, \
1695 .name = _name, \
1696 .parent_name = _parent, \
1697 .regs = &ifrao3_cg_regs, \
1698 .shift = _shift, \
1699 .ops = &mtk_clk_gate_ops_setclr, \
1700 }
1701
1702#define GATE_IFRAO3_I(_id, _name, _parent, _shift) { \
1703 .id = _id, \
1704 .name = _name, \
1705 .parent_name = _parent, \
1706 .regs = &ifrao3_cg_regs, \
1707 .shift = _shift, \
1708 .ops = &mtk_clk_gate_ops_setclr_inv, \
1709 }
1710
1711#define GATE_IFRAO4(_id, _name, _parent, _shift) { \
1712 .id = _id, \
1713 .name = _name, \
1714 .parent_name = _parent, \
1715 .regs = &ifrao4_cg_regs, \
1716 .shift = _shift, \
1717 .ops = &mtk_clk_gate_ops_setclr, \
1718 }
1719
1720#define GATE_IFRAO5(_id, _name, _parent, _shift) { \
1721 .id = _id, \
1722 .name = _name, \
1723 .parent_name = _parent, \
1724 .regs = &ifrao5_cg_regs, \
1725 .shift = _shift, \
1726 .ops = &mtk_clk_gate_ops_setclr, \
1727 }
1728
1729#define GATE_IFRAO6(_id, _name, _parent, _shift) { \
1730 .id = _id, \
1731 .name = _name, \
1732 .parent_name = _parent, \
1733 .regs = &ifrao6_cg_regs, \
1734 .shift = _shift, \
1735 .ops = &mtk_clk_gate_ops_setclr, \
1736 }
1737
1738#define GATE_IFRAO6_I(_id, _name, _parent, _shift) { \
1739 .id = _id, \
1740 .name = _name, \
1741 .parent_name = _parent, \
1742 .regs = &ifrao6_cg_regs, \
1743 .shift = _shift, \
1744 .ops = &mtk_clk_gate_ops_setclr_inv, \
1745 }
1746
1747static const struct mtk_gate ifrao_clks[] = {
1748 /* IFRAO0 */
1749 /* IFRAO1 */
1750 /* IFRAO2 */
1751 GATE_IFRAO2(CLK_IFRAO_PMIC_TMR_SET, "ifrao_pmic_tmr_set",
1752 "fpwrap_ulposc_ck"/* parent */, 0),
1753 GATE_IFRAO2(CLK_IFRAO_PMIC_AP_SET, "ifrao_pmic_ap_set",
1754 "fpwrap_ulposc_ck"/* parent */, 1),
1755 GATE_IFRAO2(CLK_IFRAO_PMIC_MD_SET, "ifrao_pmic_md_set",
1756 "fpwrap_ulposc_ck"/* parent */, 2),
1757 GATE_IFRAO2(CLK_IFRAO_PMIC_CONN_SET, "ifrao_pmic_conn_set",
1758 "fpwrap_ulposc_ck"/* parent */, 3),
1759 GATE_IFRAO2(CLK_IFRAO_SEJ, "ifrao_sej",
1760 "axi_ck"/* parent */, 5),
1761 GATE_IFRAO2(CLK_IFRAO_MCUPM, "ifrao_mcupm",
1762 "mcupm_ck"/* parent */, 7),
1763 GATE_IFRAO2(CLK_IFRAO_GCE, "ifrao_gce",
1764 "axi_ck"/* parent */, 8),
1765 GATE_IFRAO2(CLK_IFRAO_GCE2, "ifrao_gce2",
1766 "axi_ck"/* parent */, 9),
1767 GATE_IFRAO2(CLK_IFRAO_THERM, "ifrao_therm",
1768 "axi_ck"/* parent */, 10),
1769 GATE_IFRAO2(CLK_IFRAO_I2C0, "ifrao_i2c0",
1770 "i2c_ck"/* parent */, 11),
1771 GATE_IFRAO2(CLK_IFRAO_I2C1, "ifrao_i2c1",
1772 "i2c_ck"/* parent */, 12),
1773 GATE_IFRAO2(CLK_IFRAO_I2C2, "ifrao_i2c2",
1774 "i2c_ck"/* parent */, 13),
1775 GATE_IFRAO2(CLK_IFRAO_I2C3, "ifrao_i2c3",
1776 "i2c_ck"/* parent */, 14),
1777 GATE_IFRAO2(CLK_IFRAO_PWM_HCLK, "ifrao_pwm_hclk",
1778 "axi_ck"/* parent */, 15),
1779 GATE_IFRAO2(CLK_IFRAO_PWM1, "ifrao_pwm1",
1780 "pwm_ck"/* parent */, 16),
1781 GATE_IFRAO2(CLK_IFRAO_PWM2, "ifrao_pwm2",
1782 "pwm_ck"/* parent */, 17),
1783 GATE_IFRAO2(CLK_IFRAO_PWM3, "ifrao_pwm3",
1784 "pwm_ck"/* parent */, 18),
1785 GATE_IFRAO2(CLK_IFRAO_PWM4, "ifrao_pwm4",
1786 "pwm_ck"/* parent */, 19),
1787 GATE_IFRAO2(CLK_IFRAO_PWM5, "ifrao_pwm5",
1788 "pwm_ck"/* parent */, 20),
1789 GATE_IFRAO2(CLK_IFRAO_PWM, "ifrao_pwm",
1790 "pwm_ck"/* parent */, 21),
1791 GATE_IFRAO2(CLK_IFRAO_UART0, "ifrao_uart0",
1792 "fuart_ck"/* parent */, 22),
1793 GATE_IFRAO2(CLK_IFRAO_UART1, "ifrao_uart1",
1794 "fuart_ck"/* parent */, 23),
1795 GATE_IFRAO2(CLK_IFRAO_UART2, "ifrao_uart2",
1796 "fuart_ck"/* parent */, 24),
1797 GATE_IFRAO2(CLK_IFRAO_UART3, "ifrao_uart3",
1798 "fuart_ck"/* parent */, 25),
1799 GATE_IFRAO2(CLK_IFRAO_GCE_26M_SET, "ifrao_gce_26m_set",
1800 "axi_ck"/* parent */, 27),
1801 /* IFRAO3 */
1802 GATE_IFRAO3(CLK_IFRAO_SPI0, "ifrao_spi0",
1803 "spi_ck"/* parent */, 1),
1804 GATE_IFRAO3(CLK_IFRAO_MSDC0, "ifrao_msdc0",
1805 "axi_ck"/* parent */, 2),
1806 GATE_IFRAO3(CLK_IFRAO_MSDC1, "ifrao_msdc1",
1807 "axi_ck"/* parent */, 4),
1808 GATE_IFRAO3(CLK_IFRAO_MSDC0_SRC_CLK, "ifrao_msdc0_clk",
1809 "msdc50_0_ck"/* parent */, 6),
1810 GATE_IFRAO3(CLK_IFRAO_TRNG, "ifrao_trng",
1811 "axi_ck"/* parent */, 9),
1812 GATE_IFRAO3(CLK_IFRAO_AUXADC, "ifrao_auxadc",
1813 "f26m_ck"/* parent */, 10),
1814 GATE_IFRAO3(CLK_IFRAO_CPUM, "ifrao_cpum",
1815 "axi_ck"/* parent */, 11),
1816 GATE_IFRAO3(CLK_IFRAO_CCIF1_AP, "ifrao_ccif1_ap",
1817 "axi_ck"/* parent */, 12),
1818 GATE_IFRAO3(CLK_IFRAO_CCIF1_MD, "ifrao_ccif1_md",
1819 "axi_ck"/* parent */, 13),
1820 GATE_IFRAO3(CLK_IFRAO_AUXADC_MD, "ifrao_auxadc_md",
1821 "f26m_ck"/* parent */, 14),
1822 GATE_IFRAO3(CLK_IFRAO_PCIE_TL_26M, "ifrao_pcie_tl_26m",
1823 "axi_ck"/* parent */, 15),
1824 GATE_IFRAO3(CLK_IFRAO_MSDC1_SRC_CLK, "ifrao_msdc1_clk",
1825 "msdc30_1_ck"/* parent */, 16),
1826 GATE_IFRAO3(CLK_IFRAO_PCIE_TL_96M, "ifrao_pcie_tl_96m",
1827 "tl_ck"/* parent */, 18),
1828 GATE_IFRAO3(CLK_IFRAO_DEVICE_APC, "ifrao_dapc",
1829 "axi_ck"/* parent */, 20),
1830 GATE_IFRAO3(CLK_IFRAO_CCIF_AP, "ifrao_ccif_ap",
1831 "axi_ck"/* parent */, 23),
1832 GATE_IFRAO3(CLK_IFRAO_DEBUGSYS, "ifrao_debugsys",
1833 "axi_ck"/* parent */, 24),
1834 GATE_IFRAO3(CLK_IFRAO_AUDIO, "ifrao_audio",
1835 "axi_ck"/* parent */, 25),
1836 GATE_IFRAO3(CLK_IFRAO_CCIF_MD, "ifrao_ccif_md",
1837 "axi_ck"/* parent */, 26),
1838 GATE_IFRAO3(CLK_IFRAO_DEVMPU_BCLK, "ifrao_devmpu_bclk",
1839 "axi_ck"/* parent */, 30),
1840 /* IFRAO4 */
1841 GATE_IFRAO4(CLK_IFRAO_SSUSB, "ifrao_ssusb",
1842 "fusb_ck"/* parent */, 1),
1843 GATE_IFRAO4(CLK_IFRAO_DISP_PWM, "ifrao_disp_pwm",
1844 "axi_ck"/* parent */, 2),
1845 GATE_IFRAO4(CLK_IFRAO_CLDMA_BCLK, "ifrao_cldmabclk",
1846 "axi_ck"/* parent */, 3),
1847 GATE_IFRAO4(CLK_IFRAO_AUDIO_26M_BCLK, "ifrao_audio26m",
1848 "f26m_ck"/* parent */, 4),
1849 GATE_IFRAO4(CLK_IFRAO_MODEM_TEMP_SHARE, "ifrao_mdtemp",
1850 "f26m_ck"/* parent */, 5),
1851 GATE_IFRAO4(CLK_IFRAO_SPI1, "ifrao_spi1",
1852 "spi_ck"/* parent */, 6),
1853 GATE_IFRAO4(CLK_IFRAO_I2C4, "ifrao_i2c4",
1854 "i2c_ck"/* parent */, 7),
1855 GATE_IFRAO4(CLK_IFRAO_SPI2, "ifrao_spi2",
1856 "spi_ck"/* parent */, 9),
1857 GATE_IFRAO4(CLK_IFRAO_SPI3, "ifrao_spi3",
1858 "spi_ck"/* parent */, 10),
1859 GATE_IFRAO4(CLK_IFRAO_UNIPRO_TICK, "ifrao_unipro_tick",
1860 "f26m_ck"/* parent */, 12),
1861 GATE_IFRAO4(CLK_IFRAO_UFS_MP_SAP_BCLK, "ifrao_ufs_bclk",
1862 "f26m_ck"/* parent */, 13),
1863 GATE_IFRAO4(CLK_IFRAO_MD32_BCLK, "ifrao_md32_bclk",
1864 "axi_ck"/* parent */, 14),
1865 GATE_IFRAO4(CLK_IFRAO_UNIPRO_MBIST, "ifrao_unipro_mbist",
1866 "axi_ck"/* parent */, 16),
1867 GATE_IFRAO4(CLK_IFRAO_PWM6, "ifrao_pwm6",
1868 "i2c_ck"/* parent */, 18),
1869 GATE_IFRAO4(CLK_IFRAO_PWM7, "ifrao_pwm7",
1870 "i2c_ck"/* parent */, 19),
1871 GATE_IFRAO4(CLK_IFRAO_I2C_SLAVE, "ifrao_i2c_slave",
1872 "i2c_ck"/* parent */, 20),
1873 GATE_IFRAO4(CLK_IFRAO_I2C1_ARBITER, "ifrao_i2c1a",
1874 "i2c_ck"/* parent */, 21),
1875 GATE_IFRAO4(CLK_IFRAO_I2C1_IMM, "ifrao_i2c1_imm",
1876 "i2c_ck"/* parent */, 22),
1877 GATE_IFRAO4(CLK_IFRAO_I2C2_ARBITER, "ifrao_i2c2a",
1878 "i2c_ck"/* parent */, 23),
1879 GATE_IFRAO4(CLK_IFRAO_I2C2_IMM, "ifrao_i2c2_imm",
1880 "i2c_ck"/* parent */, 24),
1881 GATE_IFRAO4(CLK_IFRAO_SSUSB_XHCI, "ifrao_ssusb_xhci",
1882 "fssusb_xhci_ck"/* parent */, 31),
1883 /* IFRAO5 */
1884 GATE_IFRAO5(CLK_IFRAO_MSDC0_SELF, "ifrao_msdc0sf",
1885 "msdc50_0_ck"/* parent */, 0),
1886 GATE_IFRAO5(CLK_IFRAO_MSDC1_SELF, "ifrao_msdc1sf",
1887 "msdc50_0_ck"/* parent */, 1),
1888 GATE_IFRAO5(CLK_IFRAO_MSDC2_SELF, "ifrao_msdc2sf",
1889 "msdc50_0_ck"/* parent */, 2),
1890 GATE_IFRAO5(CLK_IFRAO_SSPM_26M_SELF, "ifrao_sspm_26m",
1891 "f26m_ck"/* parent */, 3),
1892 GATE_IFRAO5(CLK_IFRAO_SSPM_32K_SELF, "ifrao_sspm_32k",
1893 "frtc_ck"/* parent */, 4),
1894 GATE_IFRAO5(CLK_IFRAO_I2C6, "ifrao_i2c6",
1895 "i2c_ck"/* parent */, 6),
1896 GATE_IFRAO5(CLK_IFRAO_AP_MSDC0, "ifrao_ap_msdc0",
1897 "msdc50_0_ck"/* parent */, 7),
1898 GATE_IFRAO5(CLK_IFRAO_MD_MSDC0, "ifrao_md_msdc0",
1899 "msdc50_0_ck"/* parent */, 8),
1900 GATE_IFRAO5(CLK_IFRAO_CCIF5_AP, "ifrao_ccif5_ap",
1901 "axi_ck"/* parent */, 9),
1902 GATE_IFRAO5(CLK_IFRAO_CCIF5_MD, "ifrao_ccif5_md",
1903 "axi_ck"/* parent */, 10),
1904 GATE_IFRAO5(CLK_IFRAO_PCIE_TOP_HCLK_133M, "ifrao_pcie_h_133m",
1905 "axi_ck"/* parent */, 11),
1906 GATE_IFRAO5(CLK_IFRAO_SPIS_HCLK_66M, "ifrao_spis_h_66m",
1907 "axi_ck"/* parent */, 14),
1908 GATE_IFRAO5(CLK_IFRAO_PCIE_PERI_26M, "ifrao_pcie_peri_26m",
1909 "f26m_ck"/* parent */, 15),
1910 GATE_IFRAO5(CLK_IFRAO_CCIF2_AP, "ifrao_ccif2_ap",
1911 "axi_ck"/* parent */, 16),
1912 GATE_IFRAO5(CLK_IFRAO_CCIF2_MD, "ifrao_ccif2_md",
1913 "axi_ck"/* parent */, 17),
1914 GATE_IFRAO5(CLK_IFRAO_SEJ_F13M, "ifrao_sej_f13m",
1915 "f26m_ck"/* parent */, 20),
1916 GATE_IFRAO5(CLK_IFRAO_AES, "ifrao_aes",
1917 "axi_ck"/* parent */, 21),
1918 GATE_IFRAO5(CLK_IFRAO_I2C7, "ifrao_i2c7",
1919 "i2c_ck"/* parent */, 22),
1920 GATE_IFRAO5(CLK_IFRAO_I2C8, "ifrao_i2c8",
1921 "i2c_ck"/* parent */, 23),
1922 GATE_IFRAO5(CLK_IFRAO_FBIST2FPC, "ifrao_fbist2fpc",
1923 "msdc50_0_ck"/* parent */, 24),
1924 GATE_IFRAO5(CLK_IFRAO_DPMAIF_MAIN, "ifrao_dpmaif_main",
1925 "dpmaif_main_ck"/* parent */, 26),
1926 GATE_IFRAO5(CLK_IFRAO_PCIE_TL_32K, "ifrao_pcie_tl_32k",
1927 "frtc_ck"/* parent */, 27),
1928 GATE_IFRAO5(CLK_IFRAO_CCIF4_AP, "ifrao_ccif4_ap",
1929 "axi_ck"/* parent */, 28),
1930 GATE_IFRAO5(CLK_IFRAO_CCIF4_MD, "ifrao_ccif4_md",
1931 "axi_ck"/* parent */, 29),
1932 /* IFRAO6 */
1933 GATE_IFRAO6(CLK_IFRAO_133M_MCLK_CK, "ifrao_133m_mclk_ck",
1934 "axi_ck"/* parent */, 0),
1935 GATE_IFRAO6(CLK_IFRAO_66M_MCLK_CK, "ifrao_66m_mclk_ck",
1936 "axi_ck"/* parent */, 1),
1937 GATE_IFRAO6(CLK_IFRAO_66M_PERI_BUS_MCLK_CK, "ifrao_66m_peri_mclk",
1938 "axi_ck"/* parent */, 2),
1939 GATE_IFRAO6(CLK_IFRAO_INFRA_FREE_DCM_133M, "ifrao_infra_133m",
1940 "axi_ck"/* parent */, 3),
1941 GATE_IFRAO6(CLK_IFRAO_INFRA_FREE_DCM_66M, "ifrao_infra_66m",
1942 "axi_ck"/* parent */, 4),
1943 GATE_IFRAO6(CLK_IFRAO_PERU_BUS_DCM_133M, "ifrao_peru_bus_133m",
1944 "axi_ck"/* parent */, 5),
1945 GATE_IFRAO6(CLK_IFRAO_PERU_BUS_DCM_66M, "ifrao_peru_bus_66m",
1946 "axi_ck"/* parent */, 6),
1947 GATE_IFRAO6(CLK_IFRAO_RG_133M_CLDMA_TOP, "ifrao_133m_cldma_top",
1948 "axi_ck"/* parent */, 7),
1949 GATE_IFRAO6(CLK_IFRAO_RG_ECC_TOP, "ifrao_ecc_top",
1950 "axi_ck"/* parent */, 8),
1951 GATE_IFRAO6(CLK_IFRAO_RG_133M_DWC_ETHER, "ifrao_133m_dwc_ether",
1952 "axi_ck"/* parent */, 11),
1953 GATE_IFRAO6(CLK_IFRAO_RG_133M_FLASHIF, "ifrao_133m_flashif",
1954 "axi_ck"/* parent */, 12),
1955 GATE_IFRAO6(CLK_IFRAO_RG_133M_PCIE_P0, "ifrao_133m_pcie_p0",
1956 "axi_ck"/* parent */, 13),
1957 GATE_IFRAO6_I(CLK_IFRAO_RG_133M_PCIE_P1, "ifrao_133m_pcie_p1",
1958 "axi_ck"/* parent */, 14),
1959 GATE_IFRAO6_I(CLK_IFRAO_RG_133M_PCIE_P2, "ifrao_133m_pcie_p2",
1960 "axi_ck"/* parent */, 15),
1961 GATE_IFRAO6_I(CLK_IFRAO_RG_133M_PCIE_P3, "ifrao_133m_pcie_p3",
1962 "axi_ck"/* parent */, 16),
1963 GATE_IFRAO6(CLK_IFRAO_RG_MMW_DPMAIF_TOP_CK, "ifrao_mmw_dpmaif_ck",
1964 "axi_ck"/* parent */, 17),
1965 GATE_IFRAO6(CLK_IFRAO_RG_NFI, "ifrao_nfi",
1966 "nfi1x_ck"/* parent */, 18),
1967 GATE_IFRAO6(CLK_IFRAO_RG_FPINFI_BCLK_CK, "ifrao_fpinfi_bclk_ck",
1968 "spinfi_bclk_ck"/* parent */, 19),
1969 GATE_IFRAO6(CLK_IFRAO_RG_66M_NFI_HCLK_CK, "ifrao_66m_nfi_h_ck",
1970 "axi_ck"/* parent */, 20),
1971 GATE_IFRAO6(CLK_IFRAO_RG_FSPIS_CK, "ifrao_fspis_ck",
1972 "spis_ck"/* parent */, 21),
1973 GATE_IFRAO6(CLK_IFRAO_RG_PCIE_PERI_26M_P1, "ifrao_26m_p1",
1974 "axi_ck"/* parent */, 25),
1975 GATE_IFRAO6(CLK_IFRAO_RG_PCIE_PERI_26M_P2, "ifrao_26m_p2",
1976 "axi_ck"/* parent */, 26),
1977 GATE_IFRAO6(CLK_IFRAO_RG_PCIE_PERI_26M_P3, "ifrao_26m_p3",
1978 "axi_ck"/* parent */, 27),
1979 GATE_IFRAO6(CLK_IFRAO_RG_FLASHIF_PERI_26M, "ifrao_flash_26m",
1980 "axi_ck"/* parent */, 30),
1981 GATE_IFRAO6(CLK_IFRAO_RG_FLASHIF_SFLASH, "ifrao_sflash_ck",
1982 "axi_ck"/* parent */, 31),
1983};
1984
1985
1986
1987static const struct mtk_gate_regs peri_cg_regs = {
1988 .set_ofs = 0x20c,
1989 .clr_ofs = 0x20c,
1990 .sta_ofs = 0x20c,
1991};
1992
1993#define GATE_PERI(_id, _name, _parent, _shift) { \
1994 .id = _id, \
1995 .name = _name, \
1996 .parent_name = _parent, \
1997 .regs = &peri_cg_regs, \
1998 .shift = _shift, \
1999 .ops = &mtk_clk_gate_ops_no_setclr_inv, \
2000 }
2001
2002static const struct mtk_gate peri_clks[] = {
2003};
2004
2005static const struct mtk_gate_regs apmixed_cg_regs = {
2006 .set_ofs = 0x14,
2007 .clr_ofs = 0x14,
2008 .sta_ofs = 0x14,
2009};
2010#define GATE_APMIXED(_id, _name, _parent, _shift) { \
2011 .id = _id, \
2012 .name = _name, \
2013 .parent_name = _parent, \
2014 .regs = &apmixed_cg_regs, \
2015 .shift = _shift, \
2016 .ops = &mtk_clk_gate_ops_no_setclr_inv, \
2017 }
2018
2019static const struct mtk_gate apmixed_clks[] = {
2020};
2021
2022#define MT6890_PLL_FMAX (3800UL * MHZ)
2023#define MT6890_PLL_FMIN (1500UL * MHZ)
2024#define MT6890_INTEGER_BITS 8
2025
2026#if MT_CCF_PLL_DISABLE
2027#define PLL_CFLAGS PLL_AO
2028#else
2029#define PLL_CFLAGS (0)
2030#endif
2031
2032#define PLL_B(_id, _name, _reg, _en_reg, _en_mask, _pwr_reg, \
2033 _iso_mask, _pwron_mask, _flags, _rst_bar_reg, \
2034 _rst_bar_mask, _pd_reg, _pd_shift, _tuner_reg, \
2035 _tuner_en_reg, _tuner_en_bit, _pcw_reg, \
2036 _pcw_shift, _pcwbits, _div_table) { \
2037 .id = _id, \
2038 .name = _name, \
2039 .reg = _reg, \
2040 .en_reg = _en_reg, \
2041 .en_mask = _en_mask, \
2042 .pwr_reg = _pwr_reg, \
2043 .iso_mask = _iso_mask, \
2044 .pwron_mask = _pwron_mask, \
2045 .flags = (_flags | PLL_CFLAGS), \
2046 .rst_bar_reg = _rst_bar_reg, \
2047 .rst_bar_mask = _rst_bar_mask, \
2048 .fmax = MT6890_PLL_FMAX, \
2049 .fmin = MT6890_PLL_FMIN, \
2050 .pd_reg = _pd_reg, \
2051 .pd_shift = _pd_shift, \
2052 .tuner_reg = _tuner_reg, \
2053 .tuner_en_reg = _tuner_en_reg, \
2054 .tuner_en_bit = _tuner_en_bit, \
2055 .pcw_reg = _pcw_reg, \
2056 .pcw_shift = _pcw_shift, \
2057 .pcw_chg_reg = _reg + 0x8, /* always CON2 */ \
2058 .pcwbits = _pcwbits, \
2059 .pcwibits = MT6890_INTEGER_BITS, \
2060 .div_table = _div_table, \
2061 }
2062
2063#define PLL(_id, _name, _reg, _en_reg, _en_mask, _pwr_reg, \
2064 _iso_mask, _pwron_mask, _flags, _rst_bar_reg, \
2065 _rst_bar_mask, _pd_reg, _pd_shift, _tuner_reg, \
2066 _tuner_en_reg, _tuner_en_bit, _pcw_reg, \
2067 _pcw_shift, _pcwbits) \
2068 PLL_B(_id, _name, _reg, _en_reg, _en_mask, _pwr_reg, \
2069 _iso_mask, _pwron_mask, _flags, _rst_bar_reg, \
2070 _rst_bar_mask, _pd_reg, _pd_shift, _tuner_reg, \
2071 _tuner_en_reg, _tuner_en_bit, _pcw_reg, \
2072 _pcw_shift, _pcwbits, NULL) \
2073
2074static const struct mtk_pll_data plls[] = {
2075 PLL(CLK_APMIXED_ARMPLL_LL, "armpll_ll", ARMPLL_LL_CON0/*base*/,
2076 ARMPLL_LL_CON0, 0x0200/*en*/,
2077 ARMPLL_LL_CON4, 0x0002, 0x0001/*pwr*/,
2078 PLL_AO, 0, BIT(0)/*rstb*/,
2079 0x020C, 24/*pd*/,
2080 0, 0, 0/*tuner*/,
2081 ARMPLL_LL_CON2, 0, 22/*pcw*/),
2082 PLL(CLK_APMIXED_CCIPLL, "ccipll", CCIPLL_CON0/*base*/,
2083 CCIPLL_CON0, 0x0200/*en*/,
2084 CCIPLL_CON4, 0x0002, 0x0001/*pwr*/,
2085 PLL_AO, 0, BIT(0)/*rstb*/,
2086 0x0220, 24/*pd*/,
2087 0, 0, 0/*tuner*/,
2088 CCIPLL_CON2, 0, 22/*pcw*/),
2089 PLL(CLK_APMIXED_MPLL, "mpll", MPLL_CON0/*base*/,
2090 MPLL_CON0, 0x0200/*en*/,
2091 MPLL_CON4, 0x0002, 0x0001/*pwr*/,
2092 PLL_AO, 0, BIT(0)/*rstb*/,
2093 0x060C, 24/*pd*/,
2094 0, 0, 0/*tuner*/,
2095 MPLL_CON2, 0, 22/*pcw*/),
2096 PLL(CLK_APMIXED_MAINPLL, "mainpll", MAINPLL_CON0/*base*/,
2097 MAINPLL_CON0, 0x0200/*en*/,
2098 MAINPLL_CON4, 0x0002, 0x0001/*pwr*/,
2099 HAVE_RST_BAR|PLL_AO, 0x0404, BIT(23)/*rstb*/,
2100 0x040C, 24/*pd*/,
2101 0, 0, 0/*tuner*/,
2102 MAINPLL_CON2, 0, 22/*pcw*/),
2103 PLL(CLK_APMIXED_UNIVPLL, "univpll", UNIVPLL_CON0/*base*/,
2104 UNIVPLL_CON0, 0x0200/*en*/,
2105 UNIVPLL_CON4, 0x0002, 0x0001/*pwr*/,
2106 HAVE_RST_BAR, 0x0418, BIT(23)/*rstb*/,
2107 0x0420, 24/*pd*/,
2108 0, 0, 0/*tuner*/,
2109 UNIVPLL_CON2, 0, 22/*pcw*/),
2110 PLL(CLK_APMIXED_MSDCPLL, "msdcpll", MSDCPLL_CON0/*base*/,
2111 MSDCPLL_CON0, 0x0200/*en*/,
2112 MSDCPLL_CON4, 0x0002, 0x0001/*pwr*/,
2113 0, 0, BIT(0)/*rstb*/,
2114 0x234, 24/*pd*/,
2115 0, 0, 0/*tuner*/,
2116 MSDCPLL_CON2, 0, 22/*pcw*/),
2117 PLL(CLK_APMIXED_MMPLL, "mmpll", MMPLL_CON0/*base*/,
2118 MMPLL_CON0, 0x0200/*en*/,
2119 MMPLL_CON4, 0x0002, 0x0001/*pwr*/,
2120 HAVE_RST_BAR, 0x042C, BIT(23)/*rstb*/,
2121 0x0434, 24/*pd*/,
2122 0, 0, 0/*tuner*/,
2123 MMPLL_CON2, 0, 22/*pcw*/),
2124 PLL(CLK_APMIXED_MFGPLL, "mfgpll", MFGPLL_CON0/*base*/,
2125 MFGPLL_CON0, 0x0200/*en*/,
2126 MFGPLL_CON4, 0x0002, 0x0001/*pwr*/,
2127 0, 0, BIT(0)/*rstb*/,
2128 0x0620, 24/*pd*/,
2129 0, 0, 0/*tuner*/,
2130 MFGPLL_CON2, 0, 22/*pcw*/),
2131 PLL(CLK_APMIXED_APLL1, "apll1", APLL1_CON0/*base*/,
2132 APLL1_CON0, 0x0200/*en*/,
2133 APLL1_CON5, 0x0002, 0x0001/*pwr*/,
2134 0, 0, BIT(0)/*rstb*/,
2135 0x045C, 24/*pd*/,
2136 APLL1_TUNER_CON0, AP_PLL_CON0, 12/*tuner*/,
2137 APLL1_CON3, 0, 32/*pcw*/),
2138 PLL(CLK_APMIXED_APLL2, "apll2", APLL2_CON0/*base*/,
2139 APLL2_CON0, 0x0200/*en*/,
2140 APLL2_CON5, 0x0002, 0x0001/*pwr*/,
2141 0, 0, BIT(0)/*rstb*/,
2142 0x0474, 24/*pd*/,
2143 APLL2_TUNER_CON0, AP_PLL_CON0, 13/*tuner*/,
2144 APLL2_CON3, 0, 32/*pcw*/),
2145 PLL(CLK_APMIXED_NET1PLL, "net1pll", NET1PLL_CON0/*base*/,
2146 NET1PLL_CON0, 0x0200/*en*/,
2147 NET1PLL_CON4, 0x0002, 0x0001/*pwr*/,
2148 0, 0, BIT(0)/*rstb*/,
2149 0x080C, 24/*pd*/,
2150 0, 0, 0/*tuner*/,
2151 NET1PLL_CON2, 0, 22/*pcw*/),
2152 PLL(CLK_APMIXED_NET2PLL, "net2pll", NET2PLL_CON0/*base*/,
2153 NET2PLL_CON0, 0x0200/*en*/,
2154 NET2PLL_CON4, 0x0002, 0x0001/*pwr*/,
2155 0, 0, BIT(0)/*rstb*/,
2156 0x0820, 24/*pd*/,
2157 0, 0, 0/*tuner*/,
2158 NET2PLL_CON2, 0, 22/*pcw*/),
2159 PLL(CLK_APMIXED_WEDMCUPLL, "wedmcupll", WEDMCUPLL_CON0/*base*/,
2160 WEDMCUPLL_CON0, 0x0200/*en*/,
2161 WEDMCUPLL_CON4, 0x0002, 0x0001/*pwr*/,
2162 0, 0, BIT(0)/*rstb*/,
2163 0x0834, 24/*pd*/,
2164 0, 0, 0/*tuner*/,
2165 WEDMCUPLL_CON2, 0, 22/*pcw*/),
2166 PLL(CLK_APMIXED_MEDMCUPLL, "medmcupll", MEDMCUPLL_CON0/*base*/,
2167 MEDMCUPLL_CON0, 0x0200/*en*/,
2168 MEDMCUPLL_CON4, 0x0002, 0x0001/*pwr*/,
2169 0, 0, BIT(0)/*rstb*/,
2170 0x0848, 24/*pd*/,
2171 0, 0, 0/*tuner*/,
2172 MEDMCUPLL_CON2, 0, 22/*pcw*/),
2173 PLL(CLK_APMIXED_SGMIIPLL, "sgmiipll", SGMIIPLL_CON0/*base*/,
2174 SGMIIPLL_CON0, 0x0200/*en*/,
2175 SGMIIPLL_CON4, 0x0002, 0x0001/*pwr*/,
2176 0, 0, BIT(0)/*rstb*/,
2177 0x0248, 24/*pd*/,
2178 0, 0, 0/*tuner*/,
2179 SGMIIPLL_CON2, 0, 22/*pcw*/),
2180};
2181
2182static int clk_mt6890_apmixed_probe(struct platform_device *pdev)
2183{
2184 struct clk_onecell_data *clk_data;
2185 int r;
2186 struct device_node *node = pdev->dev.of_node;
2187
2188 void __iomem *base;
2189 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2190
2191#if MT_CCF_BRINGUP
2192 pr_notice("%s init begin\n", __func__);
2193#endif
2194
2195 base = devm_ioremap_resource(&pdev->dev, res);
2196 if (IS_ERR(base)) {
2197 pr_err("%s(): ioremap failed\n", __func__);
2198 return PTR_ERR(base);
2199 }
2200
2201 clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK);
2202
2203 mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls),
2204 clk_data);
2205
2206 mtk_clk_register_gates(node, apmixed_clks, ARRAY_SIZE(apmixed_clks),
2207 clk_data);
2208
2209 r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
2210
2211 if (r)
2212 pr_err("%s(): could not register clock provider: %d\n",
2213 __func__, r);
2214
2215 apmixed_base = base;
2216
2217#if MT_CCF_BRINGUP
2218 pr_notice("%s init end\n", __func__);
2219#endif
2220
2221 return r;
2222}
2223
2224static int clk_mt6890_ifrao_probe(struct platform_device *pdev)
2225{
2226 struct clk_onecell_data *clk_data;
2227 int r;
2228 struct device_node *node = pdev->dev.of_node;
2229
2230#if MT_CCF_BRINGUP
2231 pr_notice("%s init begin\n", __func__);
2232#endif
2233
2234 clk_data = mtk_alloc_clk_data(CLK_IFRAO_NR_CLK);
2235
2236 mtk_clk_register_gates(node, ifrao_clks, ARRAY_SIZE(ifrao_clks),
2237 clk_data);
2238
2239 r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
2240
2241 if (r)
2242 pr_err("%s(): could not register clock provider: %d\n",
2243 __func__, r);
2244
2245#if MT_CCF_BRINGUP
2246 pr_notice("%s init end\n", __func__);
2247#endif
2248
2249 return r;
2250}
2251
2252static int clk_mt6890_peri_probe(struct platform_device *pdev)
2253{
2254 struct clk_onecell_data *clk_data;
2255 int r;
2256 struct device_node *node = pdev->dev.of_node;
2257
2258#if MT_CCF_BRINGUP
2259 pr_notice("%s init begin\n", __func__);
2260#endif
2261
2262 clk_data = mtk_alloc_clk_data(CLK_PERI_NR_CLK);
2263
2264 mtk_clk_register_gates(node, peri_clks, ARRAY_SIZE(peri_clks),
2265 clk_data);
2266
2267 r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
2268
2269 if (r)
2270 pr_err("%s(): could not register clock provider: %d\n",
2271 __func__, r);
2272
2273#if MT_CCF_BRINGUP
2274 pr_notice("%s init end\n", __func__);
2275#endif
2276
2277 return r;
2278}
2279
2280static struct clk_onecell_data *mt6890_top_clk_data;
2281
2282static int clk_mt6890_top_probe(struct platform_device *pdev)
2283{
2284 int r;
2285 struct device_node *node = pdev->dev.of_node;
2286
2287 void __iomem *base;
2288 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2289
2290#if MT_CCF_BRINGUP
2291 pr_notice("%s init begin\n", __func__);
2292#endif
2293
2294 base = devm_ioremap_resource(&pdev->dev, res);
2295 if (IS_ERR(base)) {
2296 pr_err("%s(): ioremap failed\n", __func__);
2297 return PTR_ERR(base);
2298 }
2299
2300 mt6890_top_clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK);
2301
2302 mtk_clk_register_factors(top_divs, ARRAY_SIZE(top_divs),
2303 mt6890_top_clk_data);
2304
2305 mtk_clk_register_muxes(top_muxes, ARRAY_SIZE(top_muxes), node,
2306 &mt6890_clk_lock, mt6890_top_clk_data);
2307
2308 mtk_clk_register_composites(top_composites, ARRAY_SIZE(top_composites),
2309 base, &mt6890_clk_lock, mt6890_top_clk_data);
2310
2311 r = of_clk_add_provider(node, of_clk_src_onecell_get,
2312 mt6890_top_clk_data);
2313
2314 if (r)
2315 pr_err("%s(): could not register clock provider: %d\n",
2316 __func__, r);
2317/*
2318 mtk_clk_check_muxes(top_muxes, ARRAY_SIZE(top_muxes),
2319 mt6890_top_clk_data);
2320*/
2321#if MT_CCF_BRINGUP
2322 pr_notice("%s init end\n", __func__);
2323#endif
2324
2325 return r;
2326}
2327
2328/* for suspend LDVT only */
2329void pll_force_off(void)
2330{
2331 void __iomem *rst_reg, *en_reg, *pwr_reg;
2332 u32 i;
2333
2334 for (i = 0; i < ARRAY_SIZE(plls); i++) {
2335 /* do not pwrdn the AO PLLs */
2336 if ((plls[i].flags & PLL_AO) == PLL_AO)
2337 continue;
2338
2339 if ((plls[i].flags & HAVE_RST_BAR) == HAVE_RST_BAR) {
2340 rst_reg = apmixed_base + plls[i].rst_bar_reg;
2341 writel(readl(rst_reg) & ~plls[i].rst_bar_mask,
2342 rst_reg);
2343 }
2344
2345 en_reg = apmixed_base + plls[i].en_reg;
2346
2347 pwr_reg = apmixed_base + plls[i].pwr_reg;
2348
2349 writel(readl(en_reg) & ~plls[i].en_mask,
2350 en_reg);
2351 writel(readl(pwr_reg) | plls[i].iso_mask,
2352 pwr_reg);
2353 writel(readl(pwr_reg) & ~plls[i].pwron_mask,
2354 pwr_reg);
2355 }
2356}
2357
2358static struct generic_pm_domain **get_all_genpd(void)
2359{
2360 static struct generic_pm_domain *pds[31];
2361 static int num_pds;
2362 const size_t maxpd = ARRAY_SIZE(pds);
2363 struct device_node *node;
2364 struct platform_device *pdev;
2365 int r;
2366 if (num_pds != 0)
2367 goto out;
2368 node = of_find_node_with_property(NULL, "#power-domain-cells");
2369 if (node == NULL)
2370 return NULL;
2371 pdev = platform_device_alloc("traverse", 0);
2372 for (num_pds = 0; num_pds < maxpd; num_pds++) {
2373 struct of_phandle_args pa;
2374 pa.np = node;
2375 pa.args[0] = num_pds;
2376 pa.args_count = 1;
2377 r = of_genpd_add_device(&pa, &pdev->dev);
2378 if (r == -EINVAL)
2379 continue;
2380 else if (r != 0)
2381 pr_warn("%s(): of_genpd_add_device(%d)\n", __func__, r);
2382 pds[num_pds] = pd_to_genpd(pdev->dev.pm_domain);
2383 //r = pm_genpd_remove_device(pds[num_pds], &pdev->dev);
2384 r = pm_genpd_remove_device(&pdev->dev);
2385 if (r != 0)
2386 pr_warn("%s(): pm_genpd_remove_device(%d)\n",
2387 __func__, r);
2388 if (IS_ERR(pds[num_pds])) {
2389 pds[num_pds] = NULL;
2390 break;
2391 }
2392 }
2393 platform_device_put(pdev);
2394out:
2395 return pds;
2396}
2397
2398void subsys_force_off(void)
2399{
2400 struct generic_pm_domain *genpd;
2401 int (*gpd_op)(struct generic_pm_domain *);
2402 int r = 0;
2403 struct generic_pm_domain **pds = get_all_genpd();
2404 for (; *pds != NULL; pds++) {
2405 genpd = *pds;
2406 if (IS_ERR_OR_NULL(genpd))
2407 continue;
2408 if((genpd->flags & GENPD_FLAG_ALWAYS_ON)|(genpd->status == GPD_STATE_POWER_OFF))
2409 continue;
2410 gpd_op = genpd->power_off;
2411 r |= gpd_op(genpd);
2412 }
2413}
2414
2415void pll_if_on(void)
2416{
2417 void __iomem *en_reg;
2418 u32 i;
2419 for (i = 0; i < ARRAY_SIZE(plls); i++) {
2420
2421 en_reg = apmixed_base + plls[i].en_reg;
2422
2423 if (readl(en_reg) & plls[i].en_mask)
2424 pr_notice("suspend warning : %s is on !!!\n",plls[i].name);
2425
2426 }
2427}
2428
2429void subsys_if_on(void)
2430{
2431 static const char * const pwr_names[] = {
2432 [0] = "MD1",
2433 [1] = "CONN",
2434 [2] = "MFG0",
2435 [3] = "PEXTP_D_2LX1_PHY",
2436 [4] = "PEXTP_R_2LX1_PHY",
2437 [5] = "PEXTP_R_1LX2_0P_PHY",
2438 [6] = "PEXTP_R_1LX2_1P_PHY",
2439 [7] = "SSUSB_PHY",
2440 [8] = "SGMII_0_PHY",
2441 [9] = "IFR",
2442 [10] = "SGMII_1_PHY",
2443 [11] = "DPY",
2444 [12] = "PEXTP_D_2LX1",
2445 [13] = "PEXTP_R_2LX1",
2446 [14] = "PEXTP_R_1LX2",
2447 [15] = "ETH",
2448 [16] = "SSUSB",
2449 [17] = "SGMII_0_TOP",
2450 [18] = "SGMII_1_TOP",
2451 [19] = "NETSYS",
2452 [20] = "DIS",
2453 [21] = "AUDIO",
2454 [22] = "EIP97",
2455 [23] = "HSMTOP",
2456 [24] = "DRAMC_MD32",
2457 [25] = "(Reserved)",
2458 [26] = "(Reserved)",
2459 [27] = "(Reserved)",
2460 [28] = "DPY2",
2461 [29] = "MCUPM",
2462 [30] = "MSDC",
2463 [31] = "PERI",
2464 };
2465 u32 val = 0,i;
2466 static void __iomem *scpsys_base, *pwr_sta, *pwr_sta_2nd;
2467
2468 scpsys_base = ioremap(0x10006000, PAGE_SIZE);
2469 pwr_sta = scpsys_base + 0x16c;
2470 pwr_sta_2nd = scpsys_base + 0x170;
2471 val = readl(pwr_sta) & readl(pwr_sta_2nd);
2472
2473 for (i = 0; i < 32; i++) {
2474 if((val & BIT(i)) != 0U)
2475 pr_notice("suspend warning: %s is on!!\n",pwr_names[i]);
2476 }
2477}
2478
2479static int pll_status_cmd(struct seq_file *s, void *v)
2480{
2481 seq_printf(s, "Call pll_if_on \n");
2482 pll_if_on();
2483 return 0;
2484}
2485
2486static int mtcmos_status_cmd(struct seq_file *s, void *v)
2487{
2488 seq_printf(s, "Call subsys_if_on \n");
2489 subsys_if_on();
2490 return 0;
2491}
2492
2493static int pll_off_cmd(struct seq_file *s, void *v)
2494{
2495 seq_printf(s, "Call pll_force_off \n");
2496 pll_force_off();
2497 return 0;
2498}
2499
2500static int mtcmos_off_cmd(struct seq_file *s, void *v)
2501{
2502 seq_printf(s, "Call subsys_force_off \n");
2503 subsys_force_off();
2504 return 0;
2505}
2506
2507static int all_off_cmd(struct seq_file *s, void *v)
2508{
2509 seq_printf(s, "Call pll/mtcmos off and status \n");
2510 pll_force_off();
2511 subsys_force_off();
2512 pll_if_on();
2513 subsys_if_on();
2514 return 0;
2515}
2516
2517static const struct cmd_fn cmds[] = {
2518 CMDFN("pll_status", pll_status_cmd),
2519 CMDFN("mtcmos_status", mtcmos_status_cmd),
2520 CMDFN("pll_off", pll_off_cmd),
2521 CMDFN("mtcmos_off", mtcmos_off_cmd),
2522 CMDFN("all_off", all_off_cmd),
2523 {}
2524};
2525
2526static const struct of_device_id of_match_clk_mt6890[] = {
2527 {
2528 .compatible = "mediatek,mt6890-apmixedsys",
2529 .data = clk_mt6890_apmixed_probe,
2530 }, {
2531 .compatible = "mediatek,mt6890-infracfg_ao",
2532 .data = clk_mt6890_ifrao_probe,
2533 }, {
2534 .compatible = "mediatek,mt6890-pericfg",
2535 .data = clk_mt6890_peri_probe,
2536 }, {
2537 .compatible = "mediatek,mt6890-topckgen",
2538 .data = clk_mt6890_top_probe,
2539 }, {
2540 /* sentinel */
2541 }
2542};
2543
2544static int clk_mt6890_probe(struct platform_device *pdev)
2545{
2546 int (*clk_probe)(struct platform_device *pd);
2547 int r;
2548
2549 clk_probe = of_device_get_match_data(&pdev->dev);
2550 if (!clk_probe)
2551 return -EINVAL;
2552
2553 r = clk_probe(pdev);
2554 if (r)
2555 dev_err(&pdev->dev,
2556 "could not register clock provider: %s: %d\n",
2557 pdev->name, r);
2558
2559 set_custom_cmds(cmds);
2560 return r;
2561}
2562
2563static struct platform_driver clk_mt6890_drv = {
2564 .probe = clk_mt6890_probe,
2565 .driver = {
2566 .name = "clk-mt6890",
2567 .owner = THIS_MODULE,
2568 .of_match_table = of_match_clk_mt6890,
2569 },
2570};
2571
2572static int __init clk_mt6890_init(void)
2573{
2574 return platform_driver_register(&clk_mt6890_drv);
2575}
2576
2577arch_initcall_sync(clk_mt6890_init);
2578