blob: 661123dbe3854661c3cdbc3740c5e7deca588e6c [file] [log] [blame]
xjb04a4022021-11-25 15:01:52 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * This file contains code to reset and initialize USB host controllers.
4 * Some of it includes work-arounds for PCI hardware and BIOS quirks.
5 * It may need to run early during booting -- before USB would normally
6 * initialize -- to ensure that Linux doesn't use any legacy modes.
7 *
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
9 * (and others)
10 */
11
12#include <linux/types.h>
13#include <linux/kernel.h>
14#include <linux/pci.h>
15#include <linux/delay.h>
16#include <linux/export.h>
17#include <linux/acpi.h>
18#include <linux/dmi.h>
19#include "pci-quirks.h"
20#include "xhci-ext-caps.h"
21
22
23#define UHCI_USBLEGSUP 0xc0 /* legacy support */
24#define UHCI_USBCMD 0 /* command register */
25#define UHCI_USBINTR 4 /* interrupt register */
26#define UHCI_USBLEGSUP_RWC 0x8f00 /* the R/WC bits */
27#define UHCI_USBLEGSUP_RO 0x5040 /* R/O and reserved bits */
28#define UHCI_USBCMD_RUN 0x0001 /* RUN/STOP bit */
29#define UHCI_USBCMD_HCRESET 0x0002 /* Host Controller reset */
30#define UHCI_USBCMD_EGSM 0x0008 /* Global Suspend Mode */
31#define UHCI_USBCMD_CONFIGURE 0x0040 /* Config Flag */
32#define UHCI_USBINTR_RESUME 0x0002 /* Resume interrupt enable */
33
34#define OHCI_CONTROL 0x04
35#define OHCI_CMDSTATUS 0x08
36#define OHCI_INTRSTATUS 0x0c
37#define OHCI_INTRENABLE 0x10
38#define OHCI_INTRDISABLE 0x14
39#define OHCI_FMINTERVAL 0x34
40#define OHCI_HCFS (3 << 6) /* hc functional state */
41#define OHCI_HCR (1 << 0) /* host controller reset */
42#define OHCI_OCR (1 << 3) /* ownership change request */
43#define OHCI_CTRL_RWC (1 << 9) /* remote wakeup connected */
44#define OHCI_CTRL_IR (1 << 8) /* interrupt routing */
45#define OHCI_INTR_OC (1 << 30) /* ownership change */
46
47#define EHCI_HCC_PARAMS 0x08 /* extended capabilities */
48#define EHCI_USBCMD 0 /* command register */
49#define EHCI_USBCMD_RUN (1 << 0) /* RUN/STOP bit */
50#define EHCI_USBSTS 4 /* status register */
51#define EHCI_USBSTS_HALTED (1 << 12) /* HCHalted bit */
52#define EHCI_USBINTR 8 /* interrupt register */
53#define EHCI_CONFIGFLAG 0x40 /* configured flag register */
54#define EHCI_USBLEGSUP 0 /* legacy support register */
55#define EHCI_USBLEGSUP_BIOS (1 << 16) /* BIOS semaphore */
56#define EHCI_USBLEGSUP_OS (1 << 24) /* OS semaphore */
57#define EHCI_USBLEGCTLSTS 4 /* legacy control/status */
58#define EHCI_USBLEGCTLSTS_SOOE (1 << 13) /* SMI on ownership change */
59
60/* AMD quirk use */
61#define AB_REG_BAR_LOW 0xe0
62#define AB_REG_BAR_HIGH 0xe1
63#define AB_REG_BAR_SB700 0xf0
64#define AB_INDX(addr) ((addr) + 0x00)
65#define AB_DATA(addr) ((addr) + 0x04)
66#define AX_INDXC 0x30
67#define AX_DATAC 0x34
68
69#define PT_ADDR_INDX 0xE8
70#define PT_READ_INDX 0xE4
71#define PT_SIG_1_ADDR 0xA520
72#define PT_SIG_2_ADDR 0xA521
73#define PT_SIG_3_ADDR 0xA522
74#define PT_SIG_4_ADDR 0xA523
75#define PT_SIG_1_DATA 0x78
76#define PT_SIG_2_DATA 0x56
77#define PT_SIG_3_DATA 0x34
78#define PT_SIG_4_DATA 0x12
79#define PT4_P1_REG 0xB521
80#define PT4_P2_REG 0xB522
81#define PT2_P1_REG 0xD520
82#define PT2_P2_REG 0xD521
83#define PT1_P1_REG 0xD522
84#define PT1_P2_REG 0xD523
85
86#define NB_PCIE_INDX_ADDR 0xe0
87#define NB_PCIE_INDX_DATA 0xe4
88#define PCIE_P_CNTL 0x10040
89#define BIF_NB 0x10002
90#define NB_PIF0_PWRDOWN_0 0x01100012
91#define NB_PIF0_PWRDOWN_1 0x01100013
92
93#define USB_INTEL_XUSB2PR 0xD0
94#define USB_INTEL_USB2PRM 0xD4
95#define USB_INTEL_USB3_PSSEN 0xD8
96#define USB_INTEL_USB3PRM 0xDC
97
98/* ASMEDIA quirk use */
99#define ASMT_DATA_WRITE0_REG 0xF8
100#define ASMT_DATA_WRITE1_REG 0xFC
101#define ASMT_CONTROL_REG 0xE0
102#define ASMT_CONTROL_WRITE_BIT 0x02
103#define ASMT_WRITEREG_CMD 0x10423
104#define ASMT_FLOWCTL_ADDR 0xFA30
105#define ASMT_FLOWCTL_DATA 0xBA
106#define ASMT_PSEUDO_DATA 0
107
108/*
109 * amd_chipset_gen values represent AMD different chipset generations
110 */
111enum amd_chipset_gen {
112 NOT_AMD_CHIPSET = 0,
113 AMD_CHIPSET_SB600,
114 AMD_CHIPSET_SB700,
115 AMD_CHIPSET_SB800,
116 AMD_CHIPSET_HUDSON2,
117 AMD_CHIPSET_BOLTON,
118 AMD_CHIPSET_YANGTZE,
119 AMD_CHIPSET_TAISHAN,
120 AMD_CHIPSET_UNKNOWN,
121};
122
123struct amd_chipset_type {
124 enum amd_chipset_gen gen;
125 u8 rev;
126};
127
128#ifndef CONFIG_PCI_DISABLE_COMMON_QUIRKS
129
130static struct amd_chipset_info {
131 struct pci_dev *nb_dev;
132 struct pci_dev *smbus_dev;
133 int nb_type;
134 struct amd_chipset_type sb_type;
135 int isoc_reqs;
136 int probe_count;
137 int probe_result;
138} amd_chipset;
139
140static DEFINE_SPINLOCK(amd_lock);
141
142/*
143 * amd_chipset_sb_type_init - initialize amd chipset southbridge type
144 *
145 * AMD FCH/SB generation and revision is identified by SMBus controller
146 * vendor, device and revision IDs.
147 *
148 * Returns: 1 if it is an AMD chipset, 0 otherwise.
149 */
150static int amd_chipset_sb_type_init(struct amd_chipset_info *pinfo)
151{
152 u8 rev = 0;
153 pinfo->sb_type.gen = AMD_CHIPSET_UNKNOWN;
154
155 pinfo->smbus_dev = pci_get_device(PCI_VENDOR_ID_ATI,
156 PCI_DEVICE_ID_ATI_SBX00_SMBUS, NULL);
157 if (pinfo->smbus_dev) {
158 rev = pinfo->smbus_dev->revision;
159 if (rev >= 0x10 && rev <= 0x1f)
160 pinfo->sb_type.gen = AMD_CHIPSET_SB600;
161 else if (rev >= 0x30 && rev <= 0x3f)
162 pinfo->sb_type.gen = AMD_CHIPSET_SB700;
163 else if (rev >= 0x40 && rev <= 0x4f)
164 pinfo->sb_type.gen = AMD_CHIPSET_SB800;
165 } else {
166 pinfo->smbus_dev = pci_get_device(PCI_VENDOR_ID_AMD,
167 PCI_DEVICE_ID_AMD_HUDSON2_SMBUS, NULL);
168
169 if (pinfo->smbus_dev) {
170 rev = pinfo->smbus_dev->revision;
171 if (rev >= 0x11 && rev <= 0x14)
172 pinfo->sb_type.gen = AMD_CHIPSET_HUDSON2;
173 else if (rev >= 0x15 && rev <= 0x18)
174 pinfo->sb_type.gen = AMD_CHIPSET_BOLTON;
175 else if (rev >= 0x39 && rev <= 0x3a)
176 pinfo->sb_type.gen = AMD_CHIPSET_YANGTZE;
177 } else {
178 pinfo->smbus_dev = pci_get_device(PCI_VENDOR_ID_AMD,
179 0x145c, NULL);
180 if (pinfo->smbus_dev) {
181 rev = pinfo->smbus_dev->revision;
182 pinfo->sb_type.gen = AMD_CHIPSET_TAISHAN;
183 } else {
184 pinfo->sb_type.gen = NOT_AMD_CHIPSET;
185 return 0;
186 }
187 }
188 }
189 pinfo->sb_type.rev = rev;
190 return 1;
191}
192
193void sb800_prefetch(struct device *dev, int on)
194{
195 u16 misc;
196 struct pci_dev *pdev = to_pci_dev(dev);
197
198 pci_read_config_word(pdev, 0x50, &misc);
199 if (on == 0)
200 pci_write_config_word(pdev, 0x50, misc & 0xfcff);
201 else
202 pci_write_config_word(pdev, 0x50, misc | 0x0300);
203}
204EXPORT_SYMBOL_GPL(sb800_prefetch);
205
206int usb_amd_find_chipset_info(void)
207{
208 unsigned long flags;
209 struct amd_chipset_info info;
210 int need_pll_quirk = 0;
211
212 spin_lock_irqsave(&amd_lock, flags);
213
214 /* probe only once */
215 if (amd_chipset.probe_count > 0) {
216 amd_chipset.probe_count++;
217 spin_unlock_irqrestore(&amd_lock, flags);
218 return amd_chipset.probe_result;
219 }
220 memset(&info, 0, sizeof(info));
221 spin_unlock_irqrestore(&amd_lock, flags);
222
223 if (!amd_chipset_sb_type_init(&info)) {
224 goto commit;
225 }
226
227 switch (info.sb_type.gen) {
228 case AMD_CHIPSET_SB700:
229 need_pll_quirk = info.sb_type.rev <= 0x3B;
230 break;
231 case AMD_CHIPSET_SB800:
232 case AMD_CHIPSET_HUDSON2:
233 case AMD_CHIPSET_BOLTON:
234 need_pll_quirk = 1;
235 break;
236 default:
237 need_pll_quirk = 0;
238 break;
239 }
240
241 if (!need_pll_quirk) {
242 if (info.smbus_dev) {
243 pci_dev_put(info.smbus_dev);
244 info.smbus_dev = NULL;
245 }
246 goto commit;
247 }
248
249 info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD, 0x9601, NULL);
250 if (info.nb_dev) {
251 info.nb_type = 1;
252 } else {
253 info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD, 0x1510, NULL);
254 if (info.nb_dev) {
255 info.nb_type = 2;
256 } else {
257 info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD,
258 0x9600, NULL);
259 if (info.nb_dev)
260 info.nb_type = 3;
261 }
262 }
263
264 need_pll_quirk = info.probe_result = 1;
265 printk(KERN_DEBUG "QUIRK: Enable AMD PLL fix\n");
266
267commit:
268
269 spin_lock_irqsave(&amd_lock, flags);
270 if (amd_chipset.probe_count > 0) {
271 /* race - someone else was faster - drop devices */
272
273 /* Mark that we where here */
274 amd_chipset.probe_count++;
275 need_pll_quirk = amd_chipset.probe_result;
276
277 spin_unlock_irqrestore(&amd_lock, flags);
278
279 pci_dev_put(info.nb_dev);
280 pci_dev_put(info.smbus_dev);
281
282 } else {
283 /* no race - commit the result */
284 info.probe_count++;
285 amd_chipset = info;
286 spin_unlock_irqrestore(&amd_lock, flags);
287 }
288
289 return need_pll_quirk;
290}
291EXPORT_SYMBOL_GPL(usb_amd_find_chipset_info);
292
293int usb_hcd_amd_remote_wakeup_quirk(struct pci_dev *pdev)
294{
295 /* Make sure amd chipset type has already been initialized */
296 usb_amd_find_chipset_info();
297 if (amd_chipset.sb_type.gen == AMD_CHIPSET_YANGTZE ||
298 amd_chipset.sb_type.gen == AMD_CHIPSET_TAISHAN) {
299 dev_dbg(&pdev->dev, "QUIRK: Enable AMD remote wakeup fix\n");
300 return 1;
301 }
302 return 0;
303}
304EXPORT_SYMBOL_GPL(usb_hcd_amd_remote_wakeup_quirk);
305
306bool usb_amd_hang_symptom_quirk(void)
307{
308 u8 rev;
309
310 usb_amd_find_chipset_info();
311 rev = amd_chipset.sb_type.rev;
312 /* SB600 and old version of SB700 have hang symptom bug */
313 return amd_chipset.sb_type.gen == AMD_CHIPSET_SB600 ||
314 (amd_chipset.sb_type.gen == AMD_CHIPSET_SB700 &&
315 rev >= 0x3a && rev <= 0x3b);
316}
317EXPORT_SYMBOL_GPL(usb_amd_hang_symptom_quirk);
318
319bool usb_amd_prefetch_quirk(void)
320{
321 usb_amd_find_chipset_info();
322 /* SB800 needs pre-fetch fix */
323 return amd_chipset.sb_type.gen == AMD_CHIPSET_SB800;
324}
325EXPORT_SYMBOL_GPL(usb_amd_prefetch_quirk);
326
327/*
328 * The hardware normally enables the A-link power management feature, which
329 * lets the system lower the power consumption in idle states.
330 *
331 * This USB quirk prevents the link going into that lower power state
332 * during isochronous transfers.
333 *
334 * Without this quirk, isochronous stream on OHCI/EHCI/xHCI controllers of
335 * some AMD platforms may stutter or have breaks occasionally.
336 */
337static void usb_amd_quirk_pll(int disable)
338{
339 u32 addr, addr_low, addr_high, val;
340 u32 bit = disable ? 0 : 1;
341 unsigned long flags;
342
343 spin_lock_irqsave(&amd_lock, flags);
344
345 if (disable) {
346 amd_chipset.isoc_reqs++;
347 if (amd_chipset.isoc_reqs > 1) {
348 spin_unlock_irqrestore(&amd_lock, flags);
349 return;
350 }
351 } else {
352 amd_chipset.isoc_reqs--;
353 if (amd_chipset.isoc_reqs > 0) {
354 spin_unlock_irqrestore(&amd_lock, flags);
355 return;
356 }
357 }
358
359 if (amd_chipset.sb_type.gen == AMD_CHIPSET_SB800 ||
360 amd_chipset.sb_type.gen == AMD_CHIPSET_HUDSON2 ||
361 amd_chipset.sb_type.gen == AMD_CHIPSET_BOLTON) {
362 outb_p(AB_REG_BAR_LOW, 0xcd6);
363 addr_low = inb_p(0xcd7);
364 outb_p(AB_REG_BAR_HIGH, 0xcd6);
365 addr_high = inb_p(0xcd7);
366 addr = addr_high << 8 | addr_low;
367
368 outl_p(0x30, AB_INDX(addr));
369 outl_p(0x40, AB_DATA(addr));
370 outl_p(0x34, AB_INDX(addr));
371 val = inl_p(AB_DATA(addr));
372 } else if (amd_chipset.sb_type.gen == AMD_CHIPSET_SB700 &&
373 amd_chipset.sb_type.rev <= 0x3b) {
374 pci_read_config_dword(amd_chipset.smbus_dev,
375 AB_REG_BAR_SB700, &addr);
376 outl(AX_INDXC, AB_INDX(addr));
377 outl(0x40, AB_DATA(addr));
378 outl(AX_DATAC, AB_INDX(addr));
379 val = inl(AB_DATA(addr));
380 } else {
381 spin_unlock_irqrestore(&amd_lock, flags);
382 return;
383 }
384
385 if (disable) {
386 val &= ~0x08;
387 val |= (1 << 4) | (1 << 9);
388 } else {
389 val |= 0x08;
390 val &= ~((1 << 4) | (1 << 9));
391 }
392 outl_p(val, AB_DATA(addr));
393
394 if (!amd_chipset.nb_dev) {
395 spin_unlock_irqrestore(&amd_lock, flags);
396 return;
397 }
398
399 if (amd_chipset.nb_type == 1 || amd_chipset.nb_type == 3) {
400 addr = PCIE_P_CNTL;
401 pci_write_config_dword(amd_chipset.nb_dev,
402 NB_PCIE_INDX_ADDR, addr);
403 pci_read_config_dword(amd_chipset.nb_dev,
404 NB_PCIE_INDX_DATA, &val);
405
406 val &= ~(1 | (1 << 3) | (1 << 4) | (1 << 9) | (1 << 12));
407 val |= bit | (bit << 3) | (bit << 12);
408 val |= ((!bit) << 4) | ((!bit) << 9);
409 pci_write_config_dword(amd_chipset.nb_dev,
410 NB_PCIE_INDX_DATA, val);
411
412 addr = BIF_NB;
413 pci_write_config_dword(amd_chipset.nb_dev,
414 NB_PCIE_INDX_ADDR, addr);
415 pci_read_config_dword(amd_chipset.nb_dev,
416 NB_PCIE_INDX_DATA, &val);
417 val &= ~(1 << 8);
418 val |= bit << 8;
419
420 pci_write_config_dword(amd_chipset.nb_dev,
421 NB_PCIE_INDX_DATA, val);
422 } else if (amd_chipset.nb_type == 2) {
423 addr = NB_PIF0_PWRDOWN_0;
424 pci_write_config_dword(amd_chipset.nb_dev,
425 NB_PCIE_INDX_ADDR, addr);
426 pci_read_config_dword(amd_chipset.nb_dev,
427 NB_PCIE_INDX_DATA, &val);
428 if (disable)
429 val &= ~(0x3f << 7);
430 else
431 val |= 0x3f << 7;
432
433 pci_write_config_dword(amd_chipset.nb_dev,
434 NB_PCIE_INDX_DATA, val);
435
436 addr = NB_PIF0_PWRDOWN_1;
437 pci_write_config_dword(amd_chipset.nb_dev,
438 NB_PCIE_INDX_ADDR, addr);
439 pci_read_config_dword(amd_chipset.nb_dev,
440 NB_PCIE_INDX_DATA, &val);
441 if (disable)
442 val &= ~(0x3f << 7);
443 else
444 val |= 0x3f << 7;
445
446 pci_write_config_dword(amd_chipset.nb_dev,
447 NB_PCIE_INDX_DATA, val);
448 }
449
450 spin_unlock_irqrestore(&amd_lock, flags);
451 return;
452}
453
454void usb_amd_quirk_pll_disable(void)
455{
456 usb_amd_quirk_pll(1);
457}
458EXPORT_SYMBOL_GPL(usb_amd_quirk_pll_disable);
459
460static int usb_asmedia_wait_write(struct pci_dev *pdev)
461{
462 unsigned long retry_count;
463 unsigned char value;
464
465 for (retry_count = 1000; retry_count > 0; --retry_count) {
466
467 pci_read_config_byte(pdev, ASMT_CONTROL_REG, &value);
468
469 if (value == 0xff) {
470 dev_err(&pdev->dev, "%s: check_ready ERROR", __func__);
471 return -EIO;
472 }
473
474 if ((value & ASMT_CONTROL_WRITE_BIT) == 0)
475 return 0;
476
477 udelay(50);
478 }
479
480 dev_warn(&pdev->dev, "%s: check_write_ready timeout", __func__);
481 return -ETIMEDOUT;
482}
483
484void usb_asmedia_modifyflowcontrol(struct pci_dev *pdev)
485{
486 if (usb_asmedia_wait_write(pdev) != 0)
487 return;
488
489 /* send command and address to device */
490 pci_write_config_dword(pdev, ASMT_DATA_WRITE0_REG, ASMT_WRITEREG_CMD);
491 pci_write_config_dword(pdev, ASMT_DATA_WRITE1_REG, ASMT_FLOWCTL_ADDR);
492 pci_write_config_byte(pdev, ASMT_CONTROL_REG, ASMT_CONTROL_WRITE_BIT);
493
494 if (usb_asmedia_wait_write(pdev) != 0)
495 return;
496
497 /* send data to device */
498 pci_write_config_dword(pdev, ASMT_DATA_WRITE0_REG, ASMT_FLOWCTL_DATA);
499 pci_write_config_dword(pdev, ASMT_DATA_WRITE1_REG, ASMT_PSEUDO_DATA);
500 pci_write_config_byte(pdev, ASMT_CONTROL_REG, ASMT_CONTROL_WRITE_BIT);
501}
502EXPORT_SYMBOL_GPL(usb_asmedia_modifyflowcontrol);
503
504void usb_amd_quirk_pll_enable(void)
505{
506 usb_amd_quirk_pll(0);
507}
508EXPORT_SYMBOL_GPL(usb_amd_quirk_pll_enable);
509
510void usb_amd_dev_put(void)
511{
512 struct pci_dev *nb, *smbus;
513 unsigned long flags;
514
515 spin_lock_irqsave(&amd_lock, flags);
516
517 amd_chipset.probe_count--;
518 if (amd_chipset.probe_count > 0) {
519 spin_unlock_irqrestore(&amd_lock, flags);
520 return;
521 }
522
523 /* save them to pci_dev_put outside of spinlock */
524 nb = amd_chipset.nb_dev;
525 smbus = amd_chipset.smbus_dev;
526
527 amd_chipset.nb_dev = NULL;
528 amd_chipset.smbus_dev = NULL;
529 amd_chipset.nb_type = 0;
530 memset(&amd_chipset.sb_type, 0, sizeof(amd_chipset.sb_type));
531 amd_chipset.isoc_reqs = 0;
532 amd_chipset.probe_result = 0;
533
534 spin_unlock_irqrestore(&amd_lock, flags);
535
536 pci_dev_put(nb);
537 pci_dev_put(smbus);
538}
539EXPORT_SYMBOL_GPL(usb_amd_dev_put);
540
541/*
542 * Check if port is disabled in BIOS on AMD Promontory host.
543 * BIOS Disabled ports may wake on connect/disconnect and need
544 * driver workaround to keep them disabled.
545 * Returns true if port is marked disabled.
546 */
547bool usb_amd_pt_check_port(struct device *device, int port)
548{
549 unsigned char value, port_shift;
550 struct pci_dev *pdev;
551 u16 reg;
552
553 pdev = to_pci_dev(device);
554 pci_write_config_word(pdev, PT_ADDR_INDX, PT_SIG_1_ADDR);
555
556 pci_read_config_byte(pdev, PT_READ_INDX, &value);
557 if (value != PT_SIG_1_DATA)
558 return false;
559
560 pci_write_config_word(pdev, PT_ADDR_INDX, PT_SIG_2_ADDR);
561
562 pci_read_config_byte(pdev, PT_READ_INDX, &value);
563 if (value != PT_SIG_2_DATA)
564 return false;
565
566 pci_write_config_word(pdev, PT_ADDR_INDX, PT_SIG_3_ADDR);
567
568 pci_read_config_byte(pdev, PT_READ_INDX, &value);
569 if (value != PT_SIG_3_DATA)
570 return false;
571
572 pci_write_config_word(pdev, PT_ADDR_INDX, PT_SIG_4_ADDR);
573
574 pci_read_config_byte(pdev, PT_READ_INDX, &value);
575 if (value != PT_SIG_4_DATA)
576 return false;
577
578 /* Check disabled port setting, if bit is set port is enabled */
579 switch (pdev->device) {
580 case 0x43b9:
581 case 0x43ba:
582 /*
583 * device is AMD_PROMONTORYA_4(0x43b9) or PROMONTORYA_3(0x43ba)
584 * PT4_P1_REG bits[7..1] represents USB2.0 ports 6 to 0
585 * PT4_P2_REG bits[6..0] represents ports 13 to 7
586 */
587 if (port > 6) {
588 reg = PT4_P2_REG;
589 port_shift = port - 7;
590 } else {
591 reg = PT4_P1_REG;
592 port_shift = port + 1;
593 }
594 break;
595 case 0x43bb:
596 /*
597 * device is AMD_PROMONTORYA_2(0x43bb)
598 * PT2_P1_REG bits[7..5] represents USB2.0 ports 2 to 0
599 * PT2_P2_REG bits[5..0] represents ports 9 to 3
600 */
601 if (port > 2) {
602 reg = PT2_P2_REG;
603 port_shift = port - 3;
604 } else {
605 reg = PT2_P1_REG;
606 port_shift = port + 5;
607 }
608 break;
609 case 0x43bc:
610 /*
611 * device is AMD_PROMONTORYA_1(0x43bc)
612 * PT1_P1_REG[7..4] represents USB2.0 ports 3 to 0
613 * PT1_P2_REG[5..0] represents ports 9 to 4
614 */
615 if (port > 3) {
616 reg = PT1_P2_REG;
617 port_shift = port - 4;
618 } else {
619 reg = PT1_P1_REG;
620 port_shift = port + 4;
621 }
622 break;
623 default:
624 return false;
625 }
626 pci_write_config_word(pdev, PT_ADDR_INDX, reg);
627 pci_read_config_byte(pdev, PT_READ_INDX, &value);
628
629 return !(value & BIT(port_shift));
630}
631EXPORT_SYMBOL_GPL(usb_amd_pt_check_port);
632
633#endif /* CONFIG_PCI_DISABLE_COMMON_QUIRKS */
634
635#if IS_ENABLED(CONFIG_USB_UHCI_HCD)
636
637/*
638 * Make sure the controller is completely inactive, unable to
639 * generate interrupts or do DMA.
640 */
641void uhci_reset_hc(struct pci_dev *pdev, unsigned long base)
642{
643 /* Turn off PIRQ enable and SMI enable. (This also turns off the
644 * BIOS's USB Legacy Support.) Turn off all the R/WC bits too.
645 */
646 pci_write_config_word(pdev, UHCI_USBLEGSUP, UHCI_USBLEGSUP_RWC);
647
648 /* Reset the HC - this will force us to get a
649 * new notification of any already connected
650 * ports due to the virtual disconnect that it
651 * implies.
652 */
653 outw(UHCI_USBCMD_HCRESET, base + UHCI_USBCMD);
654 mb();
655 udelay(5);
656 if (inw(base + UHCI_USBCMD) & UHCI_USBCMD_HCRESET)
657 dev_warn(&pdev->dev, "HCRESET not completed yet!\n");
658
659 /* Just to be safe, disable interrupt requests and
660 * make sure the controller is stopped.
661 */
662 outw(0, base + UHCI_USBINTR);
663 outw(0, base + UHCI_USBCMD);
664}
665EXPORT_SYMBOL_GPL(uhci_reset_hc);
666
667/*
668 * Initialize a controller that was newly discovered or has just been
669 * resumed. In either case we can't be sure of its previous state.
670 *
671 * Returns: 1 if the controller was reset, 0 otherwise.
672 */
673int uhci_check_and_reset_hc(struct pci_dev *pdev, unsigned long base)
674{
675 u16 legsup;
676 unsigned int cmd, intr;
677
678 /*
679 * When restarting a suspended controller, we expect all the
680 * settings to be the same as we left them:
681 *
682 * PIRQ and SMI disabled, no R/W bits set in USBLEGSUP;
683 * Controller is stopped and configured with EGSM set;
684 * No interrupts enabled except possibly Resume Detect.
685 *
686 * If any of these conditions are violated we do a complete reset.
687 */
688 pci_read_config_word(pdev, UHCI_USBLEGSUP, &legsup);
689 if (legsup & ~(UHCI_USBLEGSUP_RO | UHCI_USBLEGSUP_RWC)) {
690 dev_dbg(&pdev->dev, "%s: legsup = 0x%04x\n",
691 __func__, legsup);
692 goto reset_needed;
693 }
694
695 cmd = inw(base + UHCI_USBCMD);
696 if ((cmd & UHCI_USBCMD_RUN) || !(cmd & UHCI_USBCMD_CONFIGURE) ||
697 !(cmd & UHCI_USBCMD_EGSM)) {
698 dev_dbg(&pdev->dev, "%s: cmd = 0x%04x\n",
699 __func__, cmd);
700 goto reset_needed;
701 }
702
703 intr = inw(base + UHCI_USBINTR);
704 if (intr & (~UHCI_USBINTR_RESUME)) {
705 dev_dbg(&pdev->dev, "%s: intr = 0x%04x\n",
706 __func__, intr);
707 goto reset_needed;
708 }
709 return 0;
710
711reset_needed:
712 dev_dbg(&pdev->dev, "Performing full reset\n");
713 uhci_reset_hc(pdev, base);
714 return 1;
715}
716#else
717int uhci_check_and_reset_hc(struct pci_dev *pdev, unsigned long base)
718{
719 return 0;
720}
721
722#endif
723EXPORT_SYMBOL_GPL(uhci_check_and_reset_hc);
724
725#ifndef CONFIG_PCI_DISABLE_COMMON_QUIRKS
726
727static inline int io_type_enabled(struct pci_dev *pdev, unsigned int mask)
728{
729 u16 cmd;
730 return !pci_read_config_word(pdev, PCI_COMMAND, &cmd) && (cmd & mask);
731}
732
733#define pio_enabled(dev) io_type_enabled(dev, PCI_COMMAND_IO)
734#define mmio_enabled(dev) io_type_enabled(dev, PCI_COMMAND_MEMORY)
735
736static void quirk_usb_handoff_uhci(struct pci_dev *pdev)
737{
738 unsigned long base = 0;
739 int i;
740
741 if (!pio_enabled(pdev))
742 return;
743
744 for (i = 0; i < PCI_ROM_RESOURCE; i++)
745 if ((pci_resource_flags(pdev, i) & IORESOURCE_IO)) {
746 base = pci_resource_start(pdev, i);
747 break;
748 }
749
750 if (base)
751 uhci_check_and_reset_hc(pdev, base);
752}
753
754static int mmio_resource_enabled(struct pci_dev *pdev, int idx)
755{
756 return pci_resource_start(pdev, idx) && mmio_enabled(pdev);
757}
758
759static void quirk_usb_handoff_ohci(struct pci_dev *pdev)
760{
761 void __iomem *base;
762 u32 control;
763 u32 fminterval = 0;
764 bool no_fminterval = false;
765 int cnt;
766
767 if (!mmio_resource_enabled(pdev, 0))
768 return;
769
770 base = pci_ioremap_bar(pdev, 0);
771 if (base == NULL)
772 return;
773
774 /*
775 * ULi M5237 OHCI controller locks the whole system when accessing
776 * the OHCI_FMINTERVAL offset.
777 */
778 if (pdev->vendor == PCI_VENDOR_ID_AL && pdev->device == 0x5237)
779 no_fminterval = true;
780
781 control = readl(base + OHCI_CONTROL);
782
783/* On PA-RISC, PDC can leave IR set incorrectly; ignore it there. */
784#ifdef __hppa__
785#define OHCI_CTRL_MASK (OHCI_CTRL_RWC | OHCI_CTRL_IR)
786#else
787#define OHCI_CTRL_MASK OHCI_CTRL_RWC
788
789 if (control & OHCI_CTRL_IR) {
790 int wait_time = 500; /* arbitrary; 5 seconds */
791 writel(OHCI_INTR_OC, base + OHCI_INTRENABLE);
792 writel(OHCI_OCR, base + OHCI_CMDSTATUS);
793 while (wait_time > 0 &&
794 readl(base + OHCI_CONTROL) & OHCI_CTRL_IR) {
795 wait_time -= 10;
796 msleep(10);
797 }
798 if (wait_time <= 0)
799 dev_warn(&pdev->dev,
800 "OHCI: BIOS handoff failed (BIOS bug?) %08x\n",
801 readl(base + OHCI_CONTROL));
802 }
803#endif
804
805 /* disable interrupts */
806 writel((u32) ~0, base + OHCI_INTRDISABLE);
807
808 /* Reset the USB bus, if the controller isn't already in RESET */
809 if (control & OHCI_HCFS) {
810 /* Go into RESET, preserving RWC (and possibly IR) */
811 writel(control & OHCI_CTRL_MASK, base + OHCI_CONTROL);
812 readl(base + OHCI_CONTROL);
813
814 /* drive bus reset for at least 50 ms (7.1.7.5) */
815 msleep(50);
816 }
817
818 /* software reset of the controller, preserving HcFmInterval */
819 if (!no_fminterval)
820 fminterval = readl(base + OHCI_FMINTERVAL);
821
822 writel(OHCI_HCR, base + OHCI_CMDSTATUS);
823
824 /* reset requires max 10 us delay */
825 for (cnt = 30; cnt > 0; --cnt) { /* ... allow extra time */
826 if ((readl(base + OHCI_CMDSTATUS) & OHCI_HCR) == 0)
827 break;
828 udelay(1);
829 }
830
831 if (!no_fminterval)
832 writel(fminterval, base + OHCI_FMINTERVAL);
833
834 /* Now the controller is safely in SUSPEND and nothing can wake it up */
835 iounmap(base);
836}
837
838static const struct dmi_system_id ehci_dmi_nohandoff_table[] = {
839 {
840 /* Pegatron Lucid (ExoPC) */
841 .matches = {
842 DMI_MATCH(DMI_BOARD_NAME, "EXOPG06411"),
843 DMI_MATCH(DMI_BIOS_VERSION, "Lucid-CE-133"),
844 },
845 },
846 {
847 /* Pegatron Lucid (Ordissimo AIRIS) */
848 .matches = {
849 DMI_MATCH(DMI_BOARD_NAME, "M11JB"),
850 DMI_MATCH(DMI_BIOS_VERSION, "Lucid-"),
851 },
852 },
853 {
854 /* Pegatron Lucid (Ordissimo) */
855 .matches = {
856 DMI_MATCH(DMI_BOARD_NAME, "Ordissimo"),
857 DMI_MATCH(DMI_BIOS_VERSION, "Lucid-"),
858 },
859 },
860 {
861 /* HASEE E200 */
862 .matches = {
863 DMI_MATCH(DMI_BOARD_VENDOR, "HASEE"),
864 DMI_MATCH(DMI_BOARD_NAME, "E210"),
865 DMI_MATCH(DMI_BIOS_VERSION, "6.00"),
866 },
867 },
868 { }
869};
870
871static void ehci_bios_handoff(struct pci_dev *pdev,
872 void __iomem *op_reg_base,
873 u32 cap, u8 offset)
874{
875 int try_handoff = 1, tried_handoff = 0;
876
877 /*
878 * The Pegatron Lucid tablet sporadically waits for 98 seconds trying
879 * the handoff on its unused controller. Skip it.
880 *
881 * The HASEE E200 hangs when the semaphore is set (bugzilla #77021).
882 */
883 if (pdev->vendor == 0x8086 && (pdev->device == 0x283a ||
884 pdev->device == 0x27cc)) {
885 if (dmi_check_system(ehci_dmi_nohandoff_table))
886 try_handoff = 0;
887 }
888
889 if (try_handoff && (cap & EHCI_USBLEGSUP_BIOS)) {
890 dev_dbg(&pdev->dev, "EHCI: BIOS handoff\n");
891
892#if 0
893/* aleksey_gorelov@phoenix.com reports that some systems need SMI forced on,
894 * but that seems dubious in general (the BIOS left it off intentionally)
895 * and is known to prevent some systems from booting. so we won't do this
896 * unless maybe we can determine when we're on a system that needs SMI forced.
897 */
898 /* BIOS workaround (?): be sure the pre-Linux code
899 * receives the SMI
900 */
901 pci_read_config_dword(pdev, offset + EHCI_USBLEGCTLSTS, &val);
902 pci_write_config_dword(pdev, offset + EHCI_USBLEGCTLSTS,
903 val | EHCI_USBLEGCTLSTS_SOOE);
904#endif
905
906 /* some systems get upset if this semaphore is
907 * set for any other reason than forcing a BIOS
908 * handoff..
909 */
910 pci_write_config_byte(pdev, offset + 3, 1);
911 }
912
913 /* if boot firmware now owns EHCI, spin till it hands it over. */
914 if (try_handoff) {
915 int msec = 1000;
916 while ((cap & EHCI_USBLEGSUP_BIOS) && (msec > 0)) {
917 tried_handoff = 1;
918 msleep(10);
919 msec -= 10;
920 pci_read_config_dword(pdev, offset, &cap);
921 }
922 }
923
924 if (cap & EHCI_USBLEGSUP_BIOS) {
925 /* well, possibly buggy BIOS... try to shut it down,
926 * and hope nothing goes too wrong
927 */
928 if (try_handoff)
929 dev_warn(&pdev->dev,
930 "EHCI: BIOS handoff failed (BIOS bug?) %08x\n",
931 cap);
932 pci_write_config_byte(pdev, offset + 2, 0);
933 }
934
935 /* just in case, always disable EHCI SMIs */
936 pci_write_config_dword(pdev, offset + EHCI_USBLEGCTLSTS, 0);
937
938 /* If the BIOS ever owned the controller then we can't expect
939 * any power sessions to remain intact.
940 */
941 if (tried_handoff)
942 writel(0, op_reg_base + EHCI_CONFIGFLAG);
943}
944
945static void quirk_usb_disable_ehci(struct pci_dev *pdev)
946{
947 void __iomem *base, *op_reg_base;
948 u32 hcc_params, cap, val;
949 u8 offset, cap_length;
950 int wait_time, count = 256/4;
951
952 if (!mmio_resource_enabled(pdev, 0))
953 return;
954
955 base = pci_ioremap_bar(pdev, 0);
956 if (base == NULL)
957 return;
958
959 cap_length = readb(base);
960 op_reg_base = base + cap_length;
961
962 /* EHCI 0.96 and later may have "extended capabilities"
963 * spec section 5.1 explains the bios handoff, e.g. for
964 * booting from USB disk or using a usb keyboard
965 */
966 hcc_params = readl(base + EHCI_HCC_PARAMS);
967 offset = (hcc_params >> 8) & 0xff;
968 while (offset && --count) {
969 pci_read_config_dword(pdev, offset, &cap);
970
971 switch (cap & 0xff) {
972 case 1:
973 ehci_bios_handoff(pdev, op_reg_base, cap, offset);
974 break;
975 case 0: /* Illegal reserved cap, set cap=0 so we exit */
976 cap = 0; /* fall through */
977 default:
978 dev_warn(&pdev->dev,
979 "EHCI: unrecognized capability %02x\n",
980 cap & 0xff);
981 }
982 offset = (cap >> 8) & 0xff;
983 }
984 if (!count)
985 dev_printk(KERN_DEBUG, &pdev->dev, "EHCI: capability loop?\n");
986
987 /*
988 * halt EHCI & disable its interrupts in any case
989 */
990 val = readl(op_reg_base + EHCI_USBSTS);
991 if ((val & EHCI_USBSTS_HALTED) == 0) {
992 val = readl(op_reg_base + EHCI_USBCMD);
993 val &= ~EHCI_USBCMD_RUN;
994 writel(val, op_reg_base + EHCI_USBCMD);
995
996 wait_time = 2000;
997 do {
998 writel(0x3f, op_reg_base + EHCI_USBSTS);
999 udelay(100);
1000 wait_time -= 100;
1001 val = readl(op_reg_base + EHCI_USBSTS);
1002 if ((val == ~(u32)0) || (val & EHCI_USBSTS_HALTED)) {
1003 break;
1004 }
1005 } while (wait_time > 0);
1006 }
1007 writel(0, op_reg_base + EHCI_USBINTR);
1008 writel(0x3f, op_reg_base + EHCI_USBSTS);
1009
1010 iounmap(base);
1011}
1012
1013/*
1014 * handshake - spin reading a register until handshake completes
1015 * @ptr: address of hc register to be read
1016 * @mask: bits to look at in result of read
1017 * @done: value of those bits when handshake succeeds
1018 * @wait_usec: timeout in microseconds
1019 * @delay_usec: delay in microseconds to wait between polling
1020 *
1021 * Polls a register every delay_usec microseconds.
1022 * Returns 0 when the mask bits have the value done.
1023 * Returns -ETIMEDOUT if this condition is not true after
1024 * wait_usec microseconds have passed.
1025 */
1026static int handshake(void __iomem *ptr, u32 mask, u32 done,
1027 int wait_usec, int delay_usec)
1028{
1029 u32 result;
1030
1031 do {
1032 result = readl(ptr);
1033 result &= mask;
1034 if (result == done)
1035 return 0;
1036 udelay(delay_usec);
1037 wait_usec -= delay_usec;
1038 } while (wait_usec > 0);
1039 return -ETIMEDOUT;
1040}
1041
1042/*
1043 * Intel's Panther Point chipset has two host controllers (EHCI and xHCI) that
1044 * share some number of ports. These ports can be switched between either
1045 * controller. Not all of the ports under the EHCI host controller may be
1046 * switchable.
1047 *
1048 * The ports should be switched over to xHCI before PCI probes for any device
1049 * start. This avoids active devices under EHCI being disconnected during the
1050 * port switchover, which could cause loss of data on USB storage devices, or
1051 * failed boot when the root file system is on a USB mass storage device and is
1052 * enumerated under EHCI first.
1053 *
1054 * We write into the xHC's PCI configuration space in some Intel-specific
1055 * registers to switch the ports over. The USB 3.0 terminations and the USB
1056 * 2.0 data wires are switched separately. We want to enable the SuperSpeed
1057 * terminations before switching the USB 2.0 wires over, so that USB 3.0
1058 * devices connect at SuperSpeed, rather than at USB 2.0 speeds.
1059 */
1060void usb_enable_intel_xhci_ports(struct pci_dev *xhci_pdev)
1061{
1062 u32 ports_available;
1063 bool ehci_found = false;
1064 struct pci_dev *companion = NULL;
1065
1066 /* Sony VAIO t-series with subsystem device ID 90a8 is not capable of
1067 * switching ports from EHCI to xHCI
1068 */
1069 if (xhci_pdev->subsystem_vendor == PCI_VENDOR_ID_SONY &&
1070 xhci_pdev->subsystem_device == 0x90a8)
1071 return;
1072
1073 /* make sure an intel EHCI controller exists */
1074 for_each_pci_dev(companion) {
1075 if (companion->class == PCI_CLASS_SERIAL_USB_EHCI &&
1076 companion->vendor == PCI_VENDOR_ID_INTEL) {
1077 ehci_found = true;
1078 break;
1079 }
1080 }
1081
1082 if (!ehci_found)
1083 return;
1084
1085 /* Don't switchover the ports if the user hasn't compiled the xHCI
1086 * driver. Otherwise they will see "dead" USB ports that don't power
1087 * the devices.
1088 */
1089 if (!IS_ENABLED(CONFIG_USB_XHCI_HCD)) {
1090 dev_warn(&xhci_pdev->dev,
1091 "CONFIG_USB_XHCI_HCD is turned off, defaulting to EHCI.\n");
1092 dev_warn(&xhci_pdev->dev,
1093 "USB 3.0 devices will work at USB 2.0 speeds.\n");
1094 usb_disable_xhci_ports(xhci_pdev);
1095 return;
1096 }
1097
1098 /* Read USB3PRM, the USB 3.0 Port Routing Mask Register
1099 * Indicate the ports that can be changed from OS.
1100 */
1101 pci_read_config_dword(xhci_pdev, USB_INTEL_USB3PRM,
1102 &ports_available);
1103
1104 dev_dbg(&xhci_pdev->dev, "Configurable ports to enable SuperSpeed: 0x%x\n",
1105 ports_available);
1106
1107 /* Write USB3_PSSEN, the USB 3.0 Port SuperSpeed Enable
1108 * Register, to turn on SuperSpeed terminations for the
1109 * switchable ports.
1110 */
1111 pci_write_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN,
1112 ports_available);
1113
1114 pci_read_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN,
1115 &ports_available);
1116 dev_dbg(&xhci_pdev->dev,
1117 "USB 3.0 ports that are now enabled under xHCI: 0x%x\n",
1118 ports_available);
1119
1120 /* Read XUSB2PRM, xHCI USB 2.0 Port Routing Mask Register
1121 * Indicate the USB 2.0 ports to be controlled by the xHCI host.
1122 */
1123
1124 pci_read_config_dword(xhci_pdev, USB_INTEL_USB2PRM,
1125 &ports_available);
1126
1127 dev_dbg(&xhci_pdev->dev, "Configurable USB 2.0 ports to hand over to xCHI: 0x%x\n",
1128 ports_available);
1129
1130 /* Write XUSB2PR, the xHC USB 2.0 Port Routing Register, to
1131 * switch the USB 2.0 power and data lines over to the xHCI
1132 * host.
1133 */
1134 pci_write_config_dword(xhci_pdev, USB_INTEL_XUSB2PR,
1135 ports_available);
1136
1137 pci_read_config_dword(xhci_pdev, USB_INTEL_XUSB2PR,
1138 &ports_available);
1139 dev_dbg(&xhci_pdev->dev,
1140 "USB 2.0 ports that are now switched over to xHCI: 0x%x\n",
1141 ports_available);
1142}
1143EXPORT_SYMBOL_GPL(usb_enable_intel_xhci_ports);
1144
1145void usb_disable_xhci_ports(struct pci_dev *xhci_pdev)
1146{
1147 pci_write_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN, 0x0);
1148 pci_write_config_dword(xhci_pdev, USB_INTEL_XUSB2PR, 0x0);
1149}
1150EXPORT_SYMBOL_GPL(usb_disable_xhci_ports);
1151
1152/**
1153 * PCI Quirks for xHCI.
1154 *
1155 * Takes care of the handoff between the Pre-OS (i.e. BIOS) and the OS.
1156 * It signals to the BIOS that the OS wants control of the host controller,
1157 * and then waits 1 second for the BIOS to hand over control.
1158 * If we timeout, assume the BIOS is broken and take control anyway.
1159 */
1160static void quirk_usb_handoff_xhci(struct pci_dev *pdev)
1161{
1162 void __iomem *base;
1163 int ext_cap_offset;
1164 void __iomem *op_reg_base;
1165 u32 val;
1166 int timeout;
1167 int len = pci_resource_len(pdev, 0);
1168
1169 if (!mmio_resource_enabled(pdev, 0))
1170 return;
1171
1172 base = ioremap_nocache(pci_resource_start(pdev, 0), len);
1173 if (base == NULL)
1174 return;
1175
1176 /*
1177 * Find the Legacy Support Capability register -
1178 * this is optional for xHCI host controllers.
1179 */
1180 ext_cap_offset = xhci_find_next_ext_cap(base, 0, XHCI_EXT_CAPS_LEGACY);
1181
1182 if (!ext_cap_offset)
1183 goto hc_init;
1184
1185 if ((ext_cap_offset + sizeof(val)) > len) {
1186 /* We're reading garbage from the controller */
1187 dev_warn(&pdev->dev, "xHCI controller failing to respond");
1188 goto iounmap;
1189 }
1190 val = readl(base + ext_cap_offset);
1191
1192 /* Auto handoff never worked for these devices. Force it and continue */
1193 if ((pdev->vendor == PCI_VENDOR_ID_TI && pdev->device == 0x8241) ||
1194 (pdev->vendor == PCI_VENDOR_ID_RENESAS
1195 && pdev->device == 0x0014)) {
1196 val = (val | XHCI_HC_OS_OWNED) & ~XHCI_HC_BIOS_OWNED;
1197 writel(val, base + ext_cap_offset);
1198 }
1199
1200 /* If the BIOS owns the HC, signal that the OS wants it, and wait */
1201 if (val & XHCI_HC_BIOS_OWNED) {
1202 writel(val | XHCI_HC_OS_OWNED, base + ext_cap_offset);
1203
1204 /* Wait for 1 second with 10 microsecond polling interval */
1205 timeout = handshake(base + ext_cap_offset, XHCI_HC_BIOS_OWNED,
1206 0, 1000000, 10);
1207
1208 /* Assume a buggy BIOS and take HC ownership anyway */
1209 if (timeout) {
1210 dev_warn(&pdev->dev,
1211 "xHCI BIOS handoff failed (BIOS bug ?) %08x\n",
1212 val);
1213 writel(val & ~XHCI_HC_BIOS_OWNED, base + ext_cap_offset);
1214 }
1215 }
1216
1217 val = readl(base + ext_cap_offset + XHCI_LEGACY_CONTROL_OFFSET);
1218 /* Mask off (turn off) any enabled SMIs */
1219 val &= XHCI_LEGACY_DISABLE_SMI;
1220 /* Mask all SMI events bits, RW1C */
1221 val |= XHCI_LEGACY_SMI_EVENTS;
1222 /* Disable any BIOS SMIs and clear all SMI events*/
1223 writel(val, base + ext_cap_offset + XHCI_LEGACY_CONTROL_OFFSET);
1224
1225hc_init:
1226 if (pdev->vendor == PCI_VENDOR_ID_INTEL)
1227 usb_enable_intel_xhci_ports(pdev);
1228
1229 op_reg_base = base + XHCI_HC_LENGTH(readl(base));
1230
1231 /* Wait for the host controller to be ready before writing any
1232 * operational or runtime registers. Wait 5 seconds and no more.
1233 */
1234 timeout = handshake(op_reg_base + XHCI_STS_OFFSET, XHCI_STS_CNR, 0,
1235 5000000, 10);
1236 /* Assume a buggy HC and start HC initialization anyway */
1237 if (timeout) {
1238 val = readl(op_reg_base + XHCI_STS_OFFSET);
1239 dev_warn(&pdev->dev,
1240 "xHCI HW not ready after 5 sec (HC bug?) status = 0x%x\n",
1241 val);
1242 }
1243
1244 /* Send the halt and disable interrupts command */
1245 val = readl(op_reg_base + XHCI_CMD_OFFSET);
1246 val &= ~(XHCI_CMD_RUN | XHCI_IRQS);
1247 writel(val, op_reg_base + XHCI_CMD_OFFSET);
1248
1249 /* Wait for the HC to halt - poll every 125 usec (one microframe). */
1250 timeout = handshake(op_reg_base + XHCI_STS_OFFSET, XHCI_STS_HALT, 1,
1251 XHCI_MAX_HALT_USEC, 125);
1252 if (timeout) {
1253 val = readl(op_reg_base + XHCI_STS_OFFSET);
1254 dev_warn(&pdev->dev,
1255 "xHCI HW did not halt within %d usec status = 0x%x\n",
1256 XHCI_MAX_HALT_USEC, val);
1257 }
1258
1259iounmap:
1260 iounmap(base);
1261}
1262
1263static void quirk_usb_early_handoff(struct pci_dev *pdev)
1264{
1265 /* Skip Netlogic mips SoC's internal PCI USB controller.
1266 * This device does not need/support EHCI/OHCI handoff
1267 */
1268 if (pdev->vendor == 0x184e) /* vendor Netlogic */
1269 return;
1270 if (pdev->class != PCI_CLASS_SERIAL_USB_UHCI &&
1271 pdev->class != PCI_CLASS_SERIAL_USB_OHCI &&
1272 pdev->class != PCI_CLASS_SERIAL_USB_EHCI &&
1273 pdev->class != PCI_CLASS_SERIAL_USB_XHCI)
1274 return;
1275
1276 if (pci_enable_device(pdev) < 0) {
1277 dev_warn(&pdev->dev,
1278 "Can't enable PCI device, BIOS handoff failed.\n");
1279 return;
1280 }
1281 if (pdev->class == PCI_CLASS_SERIAL_USB_UHCI)
1282 quirk_usb_handoff_uhci(pdev);
1283 else if (pdev->class == PCI_CLASS_SERIAL_USB_OHCI)
1284 quirk_usb_handoff_ohci(pdev);
1285 else if (pdev->class == PCI_CLASS_SERIAL_USB_EHCI)
1286 quirk_usb_disable_ehci(pdev);
1287 else if (pdev->class == PCI_CLASS_SERIAL_USB_XHCI)
1288 quirk_usb_handoff_xhci(pdev);
1289 pci_disable_device(pdev);
1290}
1291DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
1292 PCI_CLASS_SERIAL_USB, 8, quirk_usb_early_handoff);
1293#endif