blob: 4ece4c8207f24a9b072cadd4b64bd471c3e7e321 [file] [log] [blame]
xjb04a4022021-11-25 15:01:52 +08001// SPDX-License-Identifier: GPL-2.0
2// Broadcom BCM84881 NBASE-T PHY driver, as found on a SFP+ module.
3// Copyright (C) 2019 Russell King, Deep Blue Solutions Ltd.
4//
5// Like the Marvell 88x3310, the Broadcom 84881 changes its host-side
6// interface according to the operating speed between 10GBASE-R,
7// 2500BASE-X and SGMII (but unlike the 88x3310, without the control
8// word).
9//
10// This driver only supports those aspects of the PHY that I'm able to
11// observe and test with the SFP+ module, which is an incomplete subset
12// of what this PHY is able to support. For example, I only assume it
13// supports a single lane Serdes connection, but it may be that the PHY
14// is able to support more than that.
15#include <linux/delay.h>
16#include <linux/module.h>
17#include <linux/phy.h>
18
19enum {
20 MDIO_AN_C22 = 0xffe0,
21};
22
23static int bcm84881_wait_init(struct phy_device *phydev)
24{
25 unsigned int tries = 20;
26 int ret, val;
27
28 do {
29 val = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_CTRL1);
30 if (val < 0) {
31 ret = val;
32 break;
33 }
34 if (!(val & MDIO_CTRL1_RESET)) {
35 ret = 0;
36 break;
37 }
38 if (!--tries) {
39 ret = -ETIMEDOUT;
40 break;
41 }
42 msleep(100);
43 } while (1);
44
45 if (ret)
46 phydev_err(phydev, "%s failed: %d\n", __func__, ret);
47
48 return ret;
49}
50
51static int bcm84881_config_init(struct phy_device *phydev)
52{
53 switch (phydev->interface) {
54 case PHY_INTERFACE_MODE_SGMII:
55 case PHY_INTERFACE_MODE_2500BASEX:
56 case PHY_INTERFACE_MODE_10GKR:
57 break;
58 default:
59 return -ENODEV;
60 }
61 return 0;
62}
63
64static int bcm84881_probe(struct phy_device *phydev)
65{
66 /* This driver requires PMAPMD and AN blocks */
67 const u32 mmd_mask = MDIO_DEVS_PMAPMD | MDIO_DEVS_AN;
68
69 if (!phydev->is_c45 ||
70 (phydev->c45_ids.devices_in_package & mmd_mask) != mmd_mask)
71 return -ENODEV;
72
73 return 0;
74}
75
76static int genphy_c45_an_config_aneg(struct phy_device *phydev)
77{
78 bool changed = false;
79 u32 advertising;
80 int ret;
81
82 phydev->advertising &= phydev->supported;
83 advertising = phydev->advertising;
84
85 ret = phy_modify_mmd_changed(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE,
86 ADVERTISE_ALL | ADVERTISE_100BASE4 |
87 ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM,
88 ethtool_adv_to_mii_adv_t(advertising));
89 if (ret < 0)
90 return ret;
91 if (ret > 0)
92 changed = true;
93
94 ret = phy_modify_mmd_changed(phydev, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL,
95 MDIO_AN_10GBT_CTRL_ADV10G,
96 advertising & ADVERTISED_10000baseT_Full ?
97 MDIO_AN_10GBT_CTRL_ADV10G : 0);
98 if (ret < 0)
99 return ret;
100 if (ret > 0)
101 changed = true;
102
103 return genphy_c45_check_and_restart_aneg(phydev, changed);
104}
105
106static int bcm84881_config_aneg(struct phy_device *phydev)
107{
108 bool changed = false;
109 u32 adv;
110 int ret;
111
112 /* Wait for the PHY to finish initialising, otherwise our
113 * advertisement may be overwritten.
114 */
115 ret = bcm84881_wait_init(phydev);
116 if (ret)
117 return ret;
118
119 /* We don't support manual MDI control */
120 phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
121
122 /* disabled autoneg doesn't seem to work with this PHY */
123 if (phydev->autoneg == AUTONEG_DISABLE)
124 return -EINVAL;
125
126 ret = genphy_c45_an_config_aneg(phydev);
127 if (ret < 0)
128 return ret;
129 if (ret > 0)
130 changed = true;
131
132 adv = ethtool_adv_to_mii_ctrl1000_t(phydev->advertising);
133 ret = phy_modify_mmd_changed(phydev, MDIO_MMD_AN,
134 MDIO_AN_C22 + MII_CTRL1000,
135 ADVERTISE_1000FULL | ADVERTISE_1000HALF,
136 adv);
137 if (ret < 0)
138 return ret;
139 if (ret > 0)
140 changed = true;
141
142 return genphy_c45_check_and_restart_aneg(phydev, changed);
143}
144
145static int bcm84881_aneg_done(struct phy_device *phydev)
146{
147 int bmsr, val;
148
149 val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_STAT1);
150 if (val < 0)
151 return val;
152
153 bmsr = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_C22 + MII_BMSR);
154 if (bmsr < 0)
155 return val;
156
157 return !!(val & MDIO_AN_STAT1_COMPLETE) &&
158 !!(bmsr & BMSR_ANEGCOMPLETE);
159}
160
161static int bcm84881_read_status(struct phy_device *phydev)
162{
163 bool autoneg_complete;
164 unsigned int mode;
165 int bmsr, val;
166
167 val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_CTRL1);
168 if (val < 0)
169 return val;
170
171 if (val & MDIO_AN_CTRL1_RESTART) {
172 phydev->link = 0;
173 return 0;
174 }
175
176 val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_STAT1);
177 if (val < 0)
178 return val;
179
180 bmsr = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_C22 + MII_BMSR);
181 if (bmsr < 0)
182 return val;
183
184 autoneg_complete = !!(val & MDIO_AN_STAT1_COMPLETE) &&
185 !!(bmsr & BMSR_ANEGCOMPLETE);
186 phydev->link = !!(val & MDIO_STAT1_LSTATUS) &&
187 !!(bmsr & BMSR_LSTATUS);
188 if (phydev->autoneg == AUTONEG_ENABLE && !autoneg_complete)
189 phydev->link = false;
190
191 if (!phydev->link)
192 return 0;
193
194 phydev->lp_advertising = 0;
195 phydev->speed = SPEED_UNKNOWN;
196 phydev->duplex = DUPLEX_UNKNOWN;
197 phydev->pause = 0;
198 phydev->asym_pause = 0;
199 phydev->mdix = 0;
200
201 if (autoneg_complete) {
202 val = genphy_c45_read_lpa(phydev);
203 if (val < 0)
204 return val;
205
206 val = phy_read_mmd(phydev, MDIO_MMD_AN,
207 MDIO_AN_C22 + MII_STAT1000);
208 if (val < 0)
209 return val;
210
211 phydev->lp_advertising |= mii_stat1000_to_ethtool_lpa_t(val);
212
213 if (phydev->autoneg == AUTONEG_ENABLE)
214 phy_resolve_aneg_linkmode(phydev);
215 }
216
217 if (phydev->autoneg == AUTONEG_DISABLE) {
218 /* disabled autoneg doesn't seem to work, so force the link
219 * down.
220 */
221 phydev->link = 0;
222 return 0;
223 }
224
225 /* Set the host link mode - we set the phy interface mode and
226 * the speed according to this register so that downshift works.
227 * We leave the duplex setting as per the resolution from the
228 * above.
229 */
230 val = phy_read_mmd(phydev, MDIO_MMD_VEND1, 0x4011);
231 mode = (val & 0x1e) >> 1;
232 if (mode == 1 || mode == 2)
233 phydev->interface = PHY_INTERFACE_MODE_SGMII;
234 else if (mode == 3)
235 phydev->interface = PHY_INTERFACE_MODE_10GKR;
236 else if (mode == 4)
237 phydev->interface = PHY_INTERFACE_MODE_2500BASEX;
238 switch (mode & 7) {
239 case 1:
240 phydev->speed = SPEED_100;
241 break;
242 case 2:
243 phydev->speed = SPEED_1000;
244 break;
245 case 3:
246 phydev->speed = SPEED_10000;
247 break;
248 case 4:
249 phydev->speed = SPEED_2500;
250 break;
251 case 5:
252 phydev->speed = SPEED_5000;
253 break;
254 }
255
256 return genphy_c45_read_mdix(phydev);
257}
258
259static struct phy_driver bcm84881_drivers[] = {
260 {
261 .phy_id = 0xae025150,
262 .phy_id_mask = 0xfffffff0,
263 .name = "Broadcom BCM84881",
264 .features = SUPPORTED_100baseT_Full |
265 SUPPORTED_100baseT_Half |
266 SUPPORTED_1000baseT_Full |
267 SUPPORTED_Autoneg |
268 SUPPORTED_TP |
269 SUPPORTED_FIBRE |
270 SUPPORTED_10000baseT_Full |
271 SUPPORTED_Backplane,
272 .config_init = bcm84881_config_init,
273 .probe = bcm84881_probe,
274 .config_aneg = bcm84881_config_aneg,
275 .aneg_done = bcm84881_aneg_done,
276 .read_status = bcm84881_read_status,
277 },
278};
279
280module_phy_driver(bcm84881_drivers);
281
282/* FIXME: module auto-loading for Clause 45 PHYs seems non-functional */
283static struct mdio_device_id __maybe_unused bcm84881_tbl[] = {
284 { 0xae025150, 0xfffffff0 },
285 { },
286};
287MODULE_AUTHOR("Russell King");
288MODULE_DESCRIPTION("Broadcom BCM84881 PHY driver");
289MODULE_DEVICE_TABLE(mdio, bcm84881_tbl);
290MODULE_LICENSE("GPL");