blob: 0fe7fc7a990564c75848141c0fa438d5a74d0cb6 [file] [log] [blame]
xjb04a4022021-11-25 15:01:52 +08001/*
2 * Clause 45 PHY support
3 */
4#include <linux/ethtool.h>
5#include <linux/export.h>
6#include <linux/mdio.h>
7#include <linux/mii.h>
8#include <linux/phy.h>
9
10/**
11 * genphy_c45_setup_forced - configures a forced speed
12 * @phydev: target phy_device struct
13 */
14int genphy_c45_pma_setup_forced(struct phy_device *phydev)
15{
16 int ctrl1, ctrl2, ret;
17
18 /* Half duplex is not supported */
19 if (phydev->duplex != DUPLEX_FULL)
20 return -EINVAL;
21
22 ctrl1 = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_CTRL1);
23 if (ctrl1 < 0)
24 return ctrl1;
25
26 ctrl2 = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_CTRL2);
27 if (ctrl2 < 0)
28 return ctrl2;
29
30 ctrl1 &= ~MDIO_CTRL1_SPEEDSEL;
31 /*
32 * PMA/PMD type selection is 1.7.5:0 not 1.7.3:0. See 45.2.1.6.1
33 * in 802.3-2012 and 802.3-2015.
34 */
35 ctrl2 &= ~(MDIO_PMA_CTRL2_TYPE | 0x30);
36
37 switch (phydev->speed) {
38 case SPEED_10:
39 ctrl2 |= MDIO_PMA_CTRL2_10BT;
40 break;
41 case SPEED_100:
42 ctrl1 |= MDIO_PMA_CTRL1_SPEED100;
43 ctrl2 |= MDIO_PMA_CTRL2_100BTX;
44 break;
45 case SPEED_1000:
46 ctrl1 |= MDIO_PMA_CTRL1_SPEED1000;
47 /* Assume 1000base-T */
48 ctrl2 |= MDIO_PMA_CTRL2_1000BT;
49 break;
50 case SPEED_10000:
51 ctrl1 |= MDIO_CTRL1_SPEED10G;
52 /* Assume 10Gbase-T */
53 ctrl2 |= MDIO_PMA_CTRL2_10GBT;
54 break;
55 default:
56 return -EINVAL;
57 }
58
59 ret = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_CTRL1, ctrl1);
60 if (ret < 0)
61 return ret;
62
63 return phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_CTRL2, ctrl2);
64}
65EXPORT_SYMBOL_GPL(genphy_c45_pma_setup_forced);
66
67/**
68 * genphy_c45_an_disable_aneg - disable auto-negotiation
69 * @phydev: target phy_device struct
70 *
71 * Disable auto-negotiation in the Clause 45 PHY. The link parameters
72 * parameters are controlled through the PMA/PMD MMD registers.
73 *
74 * Returns zero on success, negative errno code on failure.
75 */
76int genphy_c45_an_disable_aneg(struct phy_device *phydev)
77{
78 int val;
79
80 val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_CTRL1);
81 if (val < 0)
82 return val;
83
84 val &= ~(MDIO_AN_CTRL1_ENABLE | MDIO_AN_CTRL1_RESTART);
85
86 return phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_CTRL1, val);
87}
88EXPORT_SYMBOL_GPL(genphy_c45_an_disable_aneg);
89
90/**
91 * genphy_c45_restart_aneg - Enable and restart auto-negotiation
92 * @phydev: target phy_device struct
93 *
94 * This assumes that the auto-negotiation MMD is present.
95 *
96 * Enable and restart auto-negotiation.
97 */
98int genphy_c45_restart_aneg(struct phy_device *phydev)
99{
100 int val;
101
102 val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_CTRL1);
103 if (val < 0)
104 return val;
105
106 val |= MDIO_AN_CTRL1_ENABLE | MDIO_AN_CTRL1_RESTART;
107
108 return phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_CTRL1, val);
109}
110EXPORT_SYMBOL_GPL(genphy_c45_restart_aneg);
111
112/**
113 * genphy_c45_check_and_restart_aneg - Enable and restart auto-negotiation
114 * @phydev: target phy_device struct
115 * @restart: whether aneg restart is requested
116 *
117 * This assumes that the auto-negotiation MMD is present.
118 *
119 * Check, and restart auto-negotiation if needed.
120 */
121int genphy_c45_check_and_restart_aneg(struct phy_device *phydev, bool restart)
122{
123 int ret = 0;
124
125 if (!restart) {
126 /* Configure and restart aneg if it wasn't set before */
127 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_CTRL1);
128 if (ret < 0)
129 return ret;
130
131 if (!(ret & MDIO_AN_CTRL1_ENABLE))
132 restart = true;
133 }
134
135 if (restart)
136 ret = genphy_c45_restart_aneg(phydev);
137
138 return ret;
139}
140EXPORT_SYMBOL_GPL(genphy_c45_check_and_restart_aneg);
141
142/**
143 * genphy_c45_aneg_done - return auto-negotiation complete status
144 * @phydev: target phy_device struct
145 *
146 * This assumes that the auto-negotiation MMD is present.
147 *
148 * Reads the status register from the auto-negotiation MMD, returning:
149 * - positive if auto-negotiation is complete
150 * - negative errno code on error
151 * - zero otherwise
152 */
153int genphy_c45_aneg_done(struct phy_device *phydev)
154{
155 int val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_STAT1);
156
157 return val < 0 ? val : val & MDIO_AN_STAT1_COMPLETE ? 1 : 0;
158}
159EXPORT_SYMBOL_GPL(genphy_c45_aneg_done);
160
161/**
162 * genphy_c45_read_link - read the overall link status from the MMDs
163 * @phydev: target phy_device struct
164 * @mmd_mask: MMDs to read status from
165 *
166 * Read the link status from the specified MMDs, and if they all indicate
167 * that the link is up, return positive. If an error is encountered,
168 * a negative errno will be returned, otherwise zero.
169 */
170int genphy_c45_read_link(struct phy_device *phydev, u32 mmd_mask)
171{
172 int val, devad;
173 bool link = true;
174
175 while (mmd_mask) {
176 devad = __ffs(mmd_mask);
177 mmd_mask &= ~BIT(devad);
178
179 /* The link state is latched low so that momentary link
180 * drops can be detected. Do not double-read the status
181 * in polling mode to detect such short link drops.
182 */
183 if (!phy_polling_mode(phydev)) {
184 val = phy_read_mmd(phydev, devad, MDIO_STAT1);
185 if (val < 0)
186 return val;
187 }
188
189 val = phy_read_mmd(phydev, devad, MDIO_STAT1);
190 if (val < 0)
191 return val;
192
193 if (!(val & MDIO_STAT1_LSTATUS))
194 link = false;
195 }
196
197 return link;
198}
199EXPORT_SYMBOL_GPL(genphy_c45_read_link);
200
201/**
202 * genphy_c45_read_lpa - read the link partner advertisement and pause
203 * @phydev: target phy_device struct
204 *
205 * Read the Clause 45 defined base (7.19) and 10G (7.33) status registers,
206 * filling in the link partner advertisement, pause and asym_pause members
207 * in @phydev. This assumes that the auto-negotiation MMD is present, and
208 * the backplane bit (7.48.0) is clear. Clause 45 PHY drivers are expected
209 * to fill in the remainder of the link partner advert from vendor registers.
210 */
211int genphy_c45_read_lpa(struct phy_device *phydev)
212{
213 int val;
214
215 /* Read the link partner's base page advertisement */
216 val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_LPA);
217 if (val < 0)
218 return val;
219
220 phydev->lp_advertising = mii_lpa_to_ethtool_lpa_t(val);
221 phydev->pause = val & LPA_PAUSE_CAP ? 1 : 0;
222 phydev->asym_pause = val & LPA_PAUSE_ASYM ? 1 : 0;
223
224 /* Read the link partner's 10G advertisement */
225 val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_10GBT_STAT);
226 if (val < 0)
227 return val;
228
229 if (val & MDIO_AN_10GBT_STAT_LP10G)
230 phydev->lp_advertising |= ADVERTISED_10000baseT_Full;
231
232 return 0;
233}
234EXPORT_SYMBOL_GPL(genphy_c45_read_lpa);
235
236/**
237 * genphy_c45_read_pma - read link speed etc from PMA
238 * @phydev: target phy_device struct
239 */
240int genphy_c45_read_pma(struct phy_device *phydev)
241{
242 int val;
243
244 val = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_CTRL1);
245 if (val < 0)
246 return val;
247
248 switch (val & MDIO_CTRL1_SPEEDSEL) {
249 case 0:
250 phydev->speed = SPEED_10;
251 break;
252 case MDIO_PMA_CTRL1_SPEED100:
253 phydev->speed = SPEED_100;
254 break;
255 case MDIO_PMA_CTRL1_SPEED1000:
256 phydev->speed = SPEED_1000;
257 break;
258 case MDIO_CTRL1_SPEED10G:
259 phydev->speed = SPEED_10000;
260 break;
261 default:
262 phydev->speed = SPEED_UNKNOWN;
263 break;
264 }
265
266 phydev->duplex = DUPLEX_FULL;
267
268 return 0;
269}
270EXPORT_SYMBOL_GPL(genphy_c45_read_pma);
271
272/**
273 * genphy_c45_read_mdix - read mdix status from PMA
274 * @phydev: target phy_device struct
275 */
276int genphy_c45_read_mdix(struct phy_device *phydev)
277{
278 int val;
279
280 if (phydev->speed == SPEED_10000) {
281 val = phy_read_mmd(phydev, MDIO_MMD_PMAPMD,
282 MDIO_PMA_10GBT_SWAPPOL);
283 if (val < 0)
284 return val;
285
286 switch (val) {
287 case MDIO_PMA_10GBT_SWAPPOL_ABNX | MDIO_PMA_10GBT_SWAPPOL_CDNX:
288 phydev->mdix = ETH_TP_MDI;
289 break;
290
291 case 0:
292 phydev->mdix = ETH_TP_MDI_X;
293 break;
294
295 default:
296 phydev->mdix = ETH_TP_MDI_INVALID;
297 break;
298 }
299 }
300
301 return 0;
302}
303EXPORT_SYMBOL_GPL(genphy_c45_read_mdix);
304
305/* The gen10g_* functions are the old Clause 45 stub */
306
307int gen10g_config_aneg(struct phy_device *phydev)
308{
309 return 0;
310}
311EXPORT_SYMBOL_GPL(gen10g_config_aneg);
312
313int gen10g_read_status(struct phy_device *phydev)
314{
315 u32 mmd_mask = phydev->c45_ids.devices_in_package;
316 int ret;
317
318 /* For now just lie and say it's 10G all the time */
319 phydev->speed = SPEED_10000;
320 phydev->duplex = DUPLEX_FULL;
321
322 /* Avoid reading the vendor MMDs */
323 mmd_mask &= ~(BIT(MDIO_MMD_VEND1) | BIT(MDIO_MMD_VEND2));
324
325 ret = genphy_c45_read_link(phydev, mmd_mask);
326
327 phydev->link = ret > 0 ? 1 : 0;
328
329 return 0;
330}
331EXPORT_SYMBOL_GPL(gen10g_read_status);
332
333int gen10g_no_soft_reset(struct phy_device *phydev)
334{
335 /* Do nothing for now */
336 return 0;
337}
338EXPORT_SYMBOL_GPL(gen10g_no_soft_reset);
339
340int gen10g_config_init(struct phy_device *phydev)
341{
342 /* Temporarily just say we support everything */
343 phydev->supported = SUPPORTED_10000baseT_Full;
344 phydev->advertising = SUPPORTED_10000baseT_Full;
345
346 return 0;
347}
348EXPORT_SYMBOL_GPL(gen10g_config_init);
349
350int gen10g_suspend(struct phy_device *phydev)
351{
352 return 0;
353}
354EXPORT_SYMBOL_GPL(gen10g_suspend);
355
356int gen10g_resume(struct phy_device *phydev)
357{
358 return 0;
359}
360EXPORT_SYMBOL_GPL(gen10g_resume);
361
362struct phy_driver genphy_10g_driver = {
363 .phy_id = 0xffffffff,
364 .phy_id_mask = 0xffffffff,
365 .name = "Generic 10G PHY",
366 .soft_reset = gen10g_no_soft_reset,
367 .config_init = gen10g_config_init,
368 .features = 0,
369 .config_aneg = gen10g_config_aneg,
370 .read_status = gen10g_read_status,
371 .suspend = gen10g_suspend,
372 .resume = gen10g_resume,
373};