| xj | b04a402 | 2021-11-25 15:01:52 +0800 | [diff] [blame] | 1 | /* | 
|  | 2 | * Copyright (c) 2017 MediaTek Inc. | 
|  | 3 | * Author: Chen Zhong <chen.zhong@mediatek.com> | 
|  | 4 | * | 
|  | 5 | * This program is free software; you can redistribute it and/or modify | 
|  | 6 | * it under the terms of the GNU General Public License version 2 as | 
|  | 7 | * published by the Free Software Foundation. | 
|  | 8 | * | 
|  | 9 | * This program is distributed in the hope that it will be useful, | 
|  | 10 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | 
|  | 11 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the | 
|  | 12 | * GNU General Public License for more details. | 
|  | 13 | */ | 
|  | 14 |  | 
|  | 15 | #ifndef _DT_BINDINGS_CLK_MT7622_H | 
|  | 16 | #define _DT_BINDINGS_CLK_MT7622_H | 
|  | 17 |  | 
|  | 18 | /* TOPCKGEN */ | 
|  | 19 |  | 
|  | 20 | #define CLK_TOP_TO_U2_PHY		0 | 
|  | 21 | #define CLK_TOP_TO_U2_PHY_1P		1 | 
|  | 22 | #define CLK_TOP_PCIE0_PIPE_EN		2 | 
|  | 23 | #define CLK_TOP_PCIE1_PIPE_EN		3 | 
|  | 24 | #define CLK_TOP_SSUSB_TX250M		4 | 
|  | 25 | #define CLK_TOP_SSUSB_EQ_RX250M		5 | 
|  | 26 | #define CLK_TOP_SSUSB_CDR_REF		6 | 
|  | 27 | #define CLK_TOP_SSUSB_CDR_FB		7 | 
|  | 28 | #define CLK_TOP_SATA_ASIC		8 | 
|  | 29 | #define CLK_TOP_SATA_RBC		9 | 
|  | 30 | #define CLK_TOP_TO_USB3_SYS		10 | 
|  | 31 | #define CLK_TOP_P1_1MHZ			11 | 
|  | 32 | #define CLK_TOP_4MHZ			12 | 
|  | 33 | #define CLK_TOP_P0_1MHZ			13 | 
|  | 34 | #define CLK_TOP_TXCLK_SRC_PRE		14 | 
|  | 35 | #define CLK_TOP_RTC			15 | 
|  | 36 | #define CLK_TOP_MEMPLL			16 | 
|  | 37 | #define CLK_TOP_DMPLL			17 | 
|  | 38 | #define CLK_TOP_SYSPLL_D2		18 | 
|  | 39 | #define CLK_TOP_SYSPLL1_D2		19 | 
|  | 40 | #define CLK_TOP_SYSPLL1_D4		20 | 
|  | 41 | #define CLK_TOP_SYSPLL1_D8		21 | 
|  | 42 | #define CLK_TOP_SYSPLL2_D4		22 | 
|  | 43 | #define CLK_TOP_SYSPLL2_D8		23 | 
|  | 44 | #define CLK_TOP_SYSPLL_D5		24 | 
|  | 45 | #define CLK_TOP_SYSPLL3_D2		25 | 
|  | 46 | #define CLK_TOP_SYSPLL3_D4		26 | 
|  | 47 | #define CLK_TOP_SYSPLL4_D2		27 | 
|  | 48 | #define CLK_TOP_SYSPLL4_D4		28 | 
|  | 49 | #define CLK_TOP_SYSPLL4_D16		29 | 
|  | 50 | #define CLK_TOP_UNIVPLL			30 | 
|  | 51 | #define CLK_TOP_UNIVPLL_D2		31 | 
|  | 52 | #define CLK_TOP_UNIVPLL1_D2		32 | 
|  | 53 | #define CLK_TOP_UNIVPLL1_D4		33 | 
|  | 54 | #define CLK_TOP_UNIVPLL1_D8		34 | 
|  | 55 | #define CLK_TOP_UNIVPLL1_D16		35 | 
|  | 56 | #define CLK_TOP_UNIVPLL2_D2		36 | 
|  | 57 | #define CLK_TOP_UNIVPLL2_D4		37 | 
|  | 58 | #define CLK_TOP_UNIVPLL2_D8		38 | 
|  | 59 | #define CLK_TOP_UNIVPLL2_D16		39 | 
|  | 60 | #define CLK_TOP_UNIVPLL_D5		40 | 
|  | 61 | #define CLK_TOP_UNIVPLL3_D2		41 | 
|  | 62 | #define CLK_TOP_UNIVPLL3_D4		42 | 
|  | 63 | #define CLK_TOP_UNIVPLL3_D16		43 | 
|  | 64 | #define CLK_TOP_UNIVPLL_D7		44 | 
|  | 65 | #define CLK_TOP_UNIVPLL_D80_D4		45 | 
|  | 66 | #define CLK_TOP_UNIV48M			46 | 
|  | 67 | #define CLK_TOP_SGMIIPLL		47 | 
|  | 68 | #define CLK_TOP_SGMIIPLL_D2		48 | 
|  | 69 | #define CLK_TOP_AUD1PLL			49 | 
|  | 70 | #define CLK_TOP_AUD2PLL			50 | 
|  | 71 | #define CLK_TOP_AUD_I2S2_MCK		51 | 
|  | 72 | #define CLK_TOP_TO_USB3_REF		52 | 
|  | 73 | #define CLK_TOP_PCIE1_MAC_EN		53 | 
|  | 74 | #define CLK_TOP_PCIE0_MAC_EN		54 | 
|  | 75 | #define CLK_TOP_ETH_500M		55 | 
|  | 76 | #define CLK_TOP_AXI_SEL			56 | 
|  | 77 | #define CLK_TOP_MEM_SEL			57 | 
|  | 78 | #define CLK_TOP_DDRPHYCFG_SEL		58 | 
|  | 79 | #define CLK_TOP_ETH_SEL			59 | 
|  | 80 | #define CLK_TOP_PWM_SEL			60 | 
|  | 81 | #define CLK_TOP_F10M_REF_SEL		61 | 
|  | 82 | #define CLK_TOP_NFI_INFRA_SEL		62 | 
|  | 83 | #define CLK_TOP_FLASH_SEL		63 | 
|  | 84 | #define CLK_TOP_UART_SEL		64 | 
|  | 85 | #define CLK_TOP_SPI0_SEL		65 | 
|  | 86 | #define CLK_TOP_SPI1_SEL		66 | 
|  | 87 | #define CLK_TOP_MSDC50_0_SEL		67 | 
|  | 88 | #define CLK_TOP_MSDC30_0_SEL		68 | 
|  | 89 | #define CLK_TOP_MSDC30_1_SEL		69 | 
|  | 90 | #define CLK_TOP_A1SYS_HP_SEL		70 | 
|  | 91 | #define CLK_TOP_A2SYS_HP_SEL		71 | 
|  | 92 | #define CLK_TOP_INTDIR_SEL		72 | 
|  | 93 | #define CLK_TOP_AUD_INTBUS_SEL		73 | 
|  | 94 | #define CLK_TOP_PMICSPI_SEL		74 | 
|  | 95 | #define CLK_TOP_SCP_SEL			75 | 
|  | 96 | #define CLK_TOP_ATB_SEL			76 | 
|  | 97 | #define CLK_TOP_HIF_SEL			77 | 
|  | 98 | #define CLK_TOP_AUDIO_SEL		78 | 
|  | 99 | #define CLK_TOP_U2_SEL			79 | 
|  | 100 | #define CLK_TOP_AUD1_SEL		80 | 
|  | 101 | #define CLK_TOP_AUD2_SEL		81 | 
|  | 102 | #define CLK_TOP_IRRX_SEL		82 | 
|  | 103 | #define CLK_TOP_IRTX_SEL		83 | 
|  | 104 | #define CLK_TOP_ASM_L_SEL		84 | 
|  | 105 | #define CLK_TOP_ASM_M_SEL		85 | 
|  | 106 | #define CLK_TOP_ASM_H_SEL		86 | 
|  | 107 | #define CLK_TOP_APLL1_SEL		87 | 
|  | 108 | #define CLK_TOP_APLL2_SEL		88 | 
|  | 109 | #define CLK_TOP_I2S0_MCK_SEL		89 | 
|  | 110 | #define CLK_TOP_I2S1_MCK_SEL		90 | 
|  | 111 | #define CLK_TOP_I2S2_MCK_SEL		91 | 
|  | 112 | #define CLK_TOP_I2S3_MCK_SEL		92 | 
|  | 113 | #define CLK_TOP_APLL1_DIV		93 | 
|  | 114 | #define CLK_TOP_APLL2_DIV		94 | 
|  | 115 | #define CLK_TOP_I2S0_MCK_DIV		95 | 
|  | 116 | #define CLK_TOP_I2S1_MCK_DIV		96 | 
|  | 117 | #define CLK_TOP_I2S2_MCK_DIV		97 | 
|  | 118 | #define CLK_TOP_I2S3_MCK_DIV		98 | 
|  | 119 | #define CLK_TOP_A1SYS_HP_DIV		99 | 
|  | 120 | #define CLK_TOP_A2SYS_HP_DIV		100 | 
|  | 121 | #define CLK_TOP_APLL1_DIV_PD		101 | 
|  | 122 | #define CLK_TOP_APLL2_DIV_PD		102 | 
|  | 123 | #define CLK_TOP_I2S0_MCK_DIV_PD		103 | 
|  | 124 | #define CLK_TOP_I2S1_MCK_DIV_PD		104 | 
|  | 125 | #define CLK_TOP_I2S2_MCK_DIV_PD		105 | 
|  | 126 | #define CLK_TOP_I2S3_MCK_DIV_PD		106 | 
|  | 127 | #define CLK_TOP_A1SYS_HP_DIV_PD		107 | 
|  | 128 | #define CLK_TOP_A2SYS_HP_DIV_PD		108 | 
|  | 129 | #define CLK_TOP_NR_CLK			109 | 
|  | 130 |  | 
|  | 131 | /* INFRACFG */ | 
|  | 132 |  | 
|  | 133 | #define CLK_INFRA_MUX1_SEL		0 | 
|  | 134 | #define CLK_INFRA_DBGCLK_PD		1 | 
|  | 135 | #define CLK_INFRA_AUDIO_PD		2 | 
|  | 136 | #define CLK_INFRA_IRRX_PD		3 | 
|  | 137 | #define CLK_INFRA_APXGPT_PD		4 | 
|  | 138 | #define CLK_INFRA_PMIC_PD		5 | 
|  | 139 | #define CLK_INFRA_TRNG			6 | 
|  | 140 | #define CLK_INFRA_NR_CLK		7 | 
|  | 141 |  | 
|  | 142 | /* PERICFG */ | 
|  | 143 |  | 
|  | 144 | #define CLK_PERIBUS_SEL			0 | 
|  | 145 | #define CLK_PERI_THERM_PD		1 | 
|  | 146 | #define CLK_PERI_PWM1_PD		2 | 
|  | 147 | #define CLK_PERI_PWM2_PD		3 | 
|  | 148 | #define CLK_PERI_PWM3_PD		4 | 
|  | 149 | #define CLK_PERI_PWM4_PD		5 | 
|  | 150 | #define CLK_PERI_PWM5_PD		6 | 
|  | 151 | #define CLK_PERI_PWM6_PD		7 | 
|  | 152 | #define CLK_PERI_PWM7_PD		8 | 
|  | 153 | #define CLK_PERI_PWM_PD			9 | 
|  | 154 | #define CLK_PERI_AP_DMA_PD		10 | 
|  | 155 | #define CLK_PERI_MSDC30_0_PD		11 | 
|  | 156 | #define CLK_PERI_MSDC30_1_PD		12 | 
|  | 157 | #define CLK_PERI_UART0_PD		13 | 
|  | 158 | #define CLK_PERI_UART1_PD		14 | 
|  | 159 | #define CLK_PERI_UART2_PD		15 | 
|  | 160 | #define CLK_PERI_UART3_PD		16 | 
|  | 161 | #define CLK_PERI_UART4_PD		17 | 
|  | 162 | #define CLK_PERI_BTIF_PD		18 | 
|  | 163 | #define CLK_PERI_I2C0_PD		19 | 
|  | 164 | #define CLK_PERI_I2C1_PD		20 | 
|  | 165 | #define CLK_PERI_I2C2_PD		21 | 
|  | 166 | #define CLK_PERI_SPI1_PD		22 | 
|  | 167 | #define CLK_PERI_AUXADC_PD		23 | 
|  | 168 | #define CLK_PERI_SPI0_PD		24 | 
|  | 169 | #define CLK_PERI_SNFI_PD		25 | 
|  | 170 | #define CLK_PERI_NFI_PD			26 | 
|  | 171 | #define CLK_PERI_NFIECC_PD		27 | 
|  | 172 | #define CLK_PERI_FLASH_PD		28 | 
|  | 173 | #define CLK_PERI_IRTX_PD		29 | 
|  | 174 | #define CLK_PERI_NR_CLK			30 | 
|  | 175 |  | 
|  | 176 | /* APMIXEDSYS */ | 
|  | 177 |  | 
|  | 178 | #define CLK_APMIXED_ARMPLL		0 | 
|  | 179 | #define CLK_APMIXED_MAINPLL		1 | 
|  | 180 | #define CLK_APMIXED_UNIV2PLL		2 | 
|  | 181 | #define CLK_APMIXED_ETH1PLL		3 | 
|  | 182 | #define CLK_APMIXED_ETH2PLL		4 | 
|  | 183 | #define CLK_APMIXED_AUD1PLL		5 | 
|  | 184 | #define CLK_APMIXED_AUD2PLL		6 | 
|  | 185 | #define CLK_APMIXED_TRGPLL		7 | 
|  | 186 | #define CLK_APMIXED_SGMIPLL		8 | 
|  | 187 | #define CLK_APMIXED_MAIN_CORE_EN	9 | 
|  | 188 | #define CLK_APMIXED_NR_CLK		10 | 
|  | 189 |  | 
|  | 190 | /* AUDIOSYS */ | 
|  | 191 |  | 
|  | 192 | #define CLK_AUDIO_AFE			0 | 
|  | 193 | #define CLK_AUDIO_HDMI			1 | 
|  | 194 | #define CLK_AUDIO_SPDF			2 | 
|  | 195 | #define CLK_AUDIO_APLL			3 | 
|  | 196 | #define CLK_AUDIO_I2SIN1		4 | 
|  | 197 | #define CLK_AUDIO_I2SIN2		5 | 
|  | 198 | #define CLK_AUDIO_I2SIN3		6 | 
|  | 199 | #define CLK_AUDIO_I2SIN4		7 | 
|  | 200 | #define CLK_AUDIO_I2SO1			8 | 
|  | 201 | #define CLK_AUDIO_I2SO2			9 | 
|  | 202 | #define CLK_AUDIO_I2SO3			10 | 
|  | 203 | #define CLK_AUDIO_I2SO4			11 | 
|  | 204 | #define CLK_AUDIO_ASRCI1		12 | 
|  | 205 | #define CLK_AUDIO_ASRCI2		13 | 
|  | 206 | #define CLK_AUDIO_ASRCO1		14 | 
|  | 207 | #define CLK_AUDIO_ASRCO2		15 | 
|  | 208 | #define CLK_AUDIO_INTDIR		16 | 
|  | 209 | #define CLK_AUDIO_A1SYS			17 | 
|  | 210 | #define CLK_AUDIO_A2SYS			18 | 
|  | 211 | #define CLK_AUDIO_UL1			19 | 
|  | 212 | #define CLK_AUDIO_UL2			20 | 
|  | 213 | #define CLK_AUDIO_UL3			21 | 
|  | 214 | #define CLK_AUDIO_UL4			22 | 
|  | 215 | #define CLK_AUDIO_UL5			23 | 
|  | 216 | #define CLK_AUDIO_UL6			24 | 
|  | 217 | #define CLK_AUDIO_DL1			25 | 
|  | 218 | #define CLK_AUDIO_DL2			26 | 
|  | 219 | #define CLK_AUDIO_DL3			27 | 
|  | 220 | #define CLK_AUDIO_DL4			28 | 
|  | 221 | #define CLK_AUDIO_DL5			29 | 
|  | 222 | #define CLK_AUDIO_DL6			30 | 
|  | 223 | #define CLK_AUDIO_DLMCH			31 | 
|  | 224 | #define CLK_AUDIO_ARB1			32 | 
|  | 225 | #define CLK_AUDIO_AWB			33 | 
|  | 226 | #define CLK_AUDIO_AWB2			34 | 
|  | 227 | #define CLK_AUDIO_DAI			35 | 
|  | 228 | #define CLK_AUDIO_MOD			36 | 
|  | 229 | #define CLK_AUDIO_ASRCI3		37 | 
|  | 230 | #define CLK_AUDIO_ASRCI4		38 | 
|  | 231 | #define CLK_AUDIO_ASRCO3		39 | 
|  | 232 | #define CLK_AUDIO_ASRCO4		40 | 
|  | 233 | #define CLK_AUDIO_MEM_ASRC1		41 | 
|  | 234 | #define CLK_AUDIO_MEM_ASRC2		42 | 
|  | 235 | #define CLK_AUDIO_MEM_ASRC3		43 | 
|  | 236 | #define CLK_AUDIO_MEM_ASRC4		44 | 
|  | 237 | #define CLK_AUDIO_MEM_ASRC5		45 | 
|  | 238 | #define CLK_AUDIO_AFE_CONN		46 | 
|  | 239 | #define CLK_AUDIO_NR_CLK		47 | 
|  | 240 |  | 
|  | 241 | /* SSUSBSYS */ | 
|  | 242 |  | 
|  | 243 | #define CLK_SSUSB_U2_PHY_1P_EN		0 | 
|  | 244 | #define CLK_SSUSB_U2_PHY_EN		1 | 
|  | 245 | #define CLK_SSUSB_REF_EN		2 | 
|  | 246 | #define CLK_SSUSB_SYS_EN		3 | 
|  | 247 | #define CLK_SSUSB_MCU_EN		4 | 
|  | 248 | #define CLK_SSUSB_DMA_EN		5 | 
|  | 249 | #define CLK_SSUSB_NR_CLK		6 | 
|  | 250 |  | 
|  | 251 | /* PCIESYS */ | 
|  | 252 |  | 
|  | 253 | #define CLK_PCIE_P1_AUX_EN		0 | 
|  | 254 | #define CLK_PCIE_P1_OBFF_EN		1 | 
|  | 255 | #define CLK_PCIE_P1_AHB_EN		2 | 
|  | 256 | #define CLK_PCIE_P1_AXI_EN		3 | 
|  | 257 | #define CLK_PCIE_P1_MAC_EN		4 | 
|  | 258 | #define CLK_PCIE_P1_PIPE_EN		5 | 
|  | 259 | #define CLK_PCIE_P0_AUX_EN		6 | 
|  | 260 | #define CLK_PCIE_P0_OBFF_EN		7 | 
|  | 261 | #define CLK_PCIE_P0_AHB_EN		8 | 
|  | 262 | #define CLK_PCIE_P0_AXI_EN		9 | 
|  | 263 | #define CLK_PCIE_P0_MAC_EN		10 | 
|  | 264 | #define CLK_PCIE_P0_PIPE_EN		11 | 
|  | 265 | #define CLK_SATA_AHB_EN			12 | 
|  | 266 | #define CLK_SATA_AXI_EN			13 | 
|  | 267 | #define CLK_SATA_ASIC_EN		14 | 
|  | 268 | #define CLK_SATA_RBC_EN			15 | 
|  | 269 | #define CLK_SATA_PM_EN			16 | 
|  | 270 | #define CLK_PCIE_NR_CLK			17 | 
|  | 271 |  | 
|  | 272 | /* ETHSYS */ | 
|  | 273 |  | 
|  | 274 | #define CLK_ETH_HSDMA_EN		0 | 
|  | 275 | #define CLK_ETH_ESW_EN			1 | 
|  | 276 | #define CLK_ETH_GP2_EN			2 | 
|  | 277 | #define CLK_ETH_GP1_EN			3 | 
|  | 278 | #define CLK_ETH_GP0_EN			4 | 
|  | 279 | #define CLK_ETH_NR_CLK			5 | 
|  | 280 |  | 
|  | 281 | /* SGMIISYS */ | 
|  | 282 |  | 
|  | 283 | #define CLK_SGMII_TX250M_EN		0 | 
|  | 284 | #define CLK_SGMII_RX250M_EN		1 | 
|  | 285 | #define CLK_SGMII_CDR_REF		2 | 
|  | 286 | #define CLK_SGMII_CDR_FB		3 | 
|  | 287 | #define CLK_SGMII_NR_CLK		4 | 
|  | 288 |  | 
|  | 289 | #endif /* _DT_BINDINGS_CLK_MT7622_H */ | 
|  | 290 |  |