blob: 1117b25fbe0bb9bedec38a5d844b113afbabe4e8 [file] [log] [blame]
xjb04a4022021-11-25 15:01:52 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Enable PCIe link L0s/L1 state and Clock Power Management
4 *
5 * Copyright (C) 2007 Intel
6 * Copyright (C) Zhang Yanmin (yanmin.zhang@intel.com)
7 * Copyright (C) Shaohua Li (shaohua.li@intel.com)
8 */
9
10#include <linux/kernel.h>
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/pci_regs.h>
15#include <linux/errno.h>
16#include <linux/pm.h>
17#include <linux/init.h>
18#include <linux/slab.h>
19#include <linux/jiffies.h>
20#include <linux/delay.h>
21#include <linux/pci-aspm.h>
22#include "../pci.h"
23
24#ifdef MODULE_PARAM_PREFIX
25#undef MODULE_PARAM_PREFIX
26#endif
27#define MODULE_PARAM_PREFIX "pcie_aspm."
28
29/* Note: those are not register definitions */
30#define ASPM_STATE_L0S_UP (1) /* Upstream direction L0s state */
31#define ASPM_STATE_L0S_DW (2) /* Downstream direction L0s state */
32#define ASPM_STATE_L1 (4) /* L1 state */
33#define ASPM_STATE_L1_1 (8) /* ASPM L1.1 state */
34#define ASPM_STATE_L1_2 (0x10) /* ASPM L1.2 state */
35#define ASPM_STATE_L1_1_PCIPM (0x20) /* PCI PM L1.1 state */
36#define ASPM_STATE_L1_2_PCIPM (0x40) /* PCI PM L1.2 state */
37#define ASPM_STATE_L1_SS_PCIPM (ASPM_STATE_L1_1_PCIPM | ASPM_STATE_L1_2_PCIPM)
38#define ASPM_STATE_L1_2_MASK (ASPM_STATE_L1_2 | ASPM_STATE_L1_2_PCIPM)
39#define ASPM_STATE_L1SS (ASPM_STATE_L1_1 | ASPM_STATE_L1_1_PCIPM |\
40 ASPM_STATE_L1_2_MASK)
41#define ASPM_STATE_L0S (ASPM_STATE_L0S_UP | ASPM_STATE_L0S_DW)
42#define ASPM_STATE_ALL (ASPM_STATE_L0S | ASPM_STATE_L1 | \
43 ASPM_STATE_L1SS)
44
45struct aspm_latency {
46 u32 l0s; /* L0s latency (nsec) */
47 u32 l1; /* L1 latency (nsec) */
48};
49
50struct pcie_link_state {
51 struct pci_dev *pdev; /* Upstream component of the Link */
52 struct pci_dev *downstream; /* Downstream component, function 0 */
53 struct pcie_link_state *root; /* pointer to the root port link */
54 struct pcie_link_state *parent; /* pointer to the parent Link state */
55 struct list_head sibling; /* node in link_list */
56 struct list_head children; /* list of child link states */
57 struct list_head link; /* node in parent's children list */
58
59 /* ASPM state */
60 u32 aspm_support:7; /* Supported ASPM state */
61 u32 aspm_enabled:7; /* Enabled ASPM state */
62 u32 aspm_capable:7; /* Capable ASPM state with latency */
63 u32 aspm_default:7; /* Default ASPM state by BIOS */
64 u32 aspm_disable:7; /* Disabled ASPM state */
65
66 /* Clock PM state */
67 u32 clkpm_capable:1; /* Clock PM capable? */
68 u32 clkpm_enabled:1; /* Current Clock PM state */
69 u32 clkpm_default:1; /* Default Clock PM state by BIOS */
70
71 /* Exit latencies */
72 struct aspm_latency latency_up; /* Upstream direction exit latency */
73 struct aspm_latency latency_dw; /* Downstream direction exit latency */
74 /*
75 * Endpoint acceptable latencies. A pcie downstream port only
76 * has one slot under it, so at most there are 8 functions.
77 */
78 struct aspm_latency acceptable[8];
79
80 /* L1 PM Substate info */
81 struct {
82 u32 up_cap_ptr; /* L1SS cap ptr in upstream dev */
83 u32 dw_cap_ptr; /* L1SS cap ptr in downstream dev */
84 u32 ctl1; /* value to be programmed in ctl1 */
85 u32 ctl2; /* value to be programmed in ctl2 */
86 } l1ss;
87};
88
89static int aspm_disabled, aspm_force;
90static bool aspm_support_enabled = true;
91static DEFINE_MUTEX(aspm_lock);
92static LIST_HEAD(link_list);
93
94#define POLICY_DEFAULT 0 /* BIOS default setting */
95#define POLICY_PERFORMANCE 1 /* high performance */
96#define POLICY_POWERSAVE 2 /* high power saving */
97#define POLICY_POWER_SUPERSAVE 3 /* possibly even more power saving */
98
99#ifdef CONFIG_PCIEASPM_PERFORMANCE
100static int aspm_policy = POLICY_PERFORMANCE;
101#elif defined CONFIG_PCIEASPM_POWERSAVE
102static int aspm_policy = POLICY_POWERSAVE;
103#elif defined CONFIG_PCIEASPM_POWER_SUPERSAVE
104static int aspm_policy = POLICY_POWER_SUPERSAVE;
105#else
106static int aspm_policy;
107#endif
108
109static const char *policy_str[] = {
110 [POLICY_DEFAULT] = "default",
111 [POLICY_PERFORMANCE] = "performance",
112 [POLICY_POWERSAVE] = "powersave",
113 [POLICY_POWER_SUPERSAVE] = "powersupersave"
114};
115
116#define LINK_RETRAIN_TIMEOUT HZ
117
118static int policy_to_aspm_state(struct pcie_link_state *link)
119{
120 switch (aspm_policy) {
121 case POLICY_PERFORMANCE:
122 /* Disable ASPM and Clock PM */
123 return 0;
124 case POLICY_POWERSAVE:
125 /* Enable ASPM L0s/L1 */
126 return (ASPM_STATE_L0S | ASPM_STATE_L1);
127 case POLICY_POWER_SUPERSAVE:
128 /* Enable Everything */
129 return ASPM_STATE_ALL;
130 case POLICY_DEFAULT:
131 return link->aspm_default;
132 }
133 return 0;
134}
135
136static int policy_to_clkpm_state(struct pcie_link_state *link)
137{
138 switch (aspm_policy) {
139 case POLICY_PERFORMANCE:
140 /* Disable ASPM and Clock PM */
141 return 0;
142 case POLICY_POWERSAVE:
143 case POLICY_POWER_SUPERSAVE:
144 /* Enable Clock PM */
145 return 1;
146 case POLICY_DEFAULT:
147 return link->clkpm_default;
148 }
149 return 0;
150}
151
152static void pcie_set_clkpm_nocheck(struct pcie_link_state *link, int enable)
153{
154 struct pci_dev *child;
155 struct pci_bus *linkbus = link->pdev->subordinate;
156 u32 val = enable ? PCI_EXP_LNKCTL_CLKREQ_EN : 0;
157
158 list_for_each_entry(child, &linkbus->devices, bus_list)
159 pcie_capability_clear_and_set_word(child, PCI_EXP_LNKCTL,
160 PCI_EXP_LNKCTL_CLKREQ_EN,
161 val);
162 link->clkpm_enabled = !!enable;
163}
164
165static void pcie_set_clkpm(struct pcie_link_state *link, int enable)
166{
167 /* Don't enable Clock PM if the link is not Clock PM capable */
168 if (!link->clkpm_capable)
169 enable = 0;
170 /* Need nothing if the specified equals to current state */
171 if (link->clkpm_enabled == enable)
172 return;
173 pcie_set_clkpm_nocheck(link, enable);
174}
175
176static void pcie_clkpm_cap_init(struct pcie_link_state *link, int blacklist)
177{
178 int capable = 1, enabled = 1;
179 u32 reg32;
180 u16 reg16;
181 struct pci_dev *child;
182 struct pci_bus *linkbus = link->pdev->subordinate;
183
184 /* All functions should have the same cap and state, take the worst */
185 list_for_each_entry(child, &linkbus->devices, bus_list) {
186 pcie_capability_read_dword(child, PCI_EXP_LNKCAP, &reg32);
187 if (!(reg32 & PCI_EXP_LNKCAP_CLKPM)) {
188 capable = 0;
189 enabled = 0;
190 break;
191 }
192 pcie_capability_read_word(child, PCI_EXP_LNKCTL, &reg16);
193 if (!(reg16 & PCI_EXP_LNKCTL_CLKREQ_EN))
194 enabled = 0;
195 }
196 link->clkpm_enabled = enabled;
197 link->clkpm_default = enabled;
198 link->clkpm_capable = (blacklist) ? 0 : capable;
199}
200
201static bool pcie_retrain_link(struct pcie_link_state *link)
202{
203 struct pci_dev *parent = link->pdev;
204 unsigned long start_jiffies;
205 u16 reg16;
206
207 pcie_capability_read_word(parent, PCI_EXP_LNKCTL, &reg16);
208 reg16 |= PCI_EXP_LNKCTL_RL;
209 pcie_capability_write_word(parent, PCI_EXP_LNKCTL, reg16);
210 if (parent->clear_retrain_link) {
211 /*
212 * Due to an erratum in some devices the Retrain Link bit
213 * needs to be cleared again manually to allow the link
214 * training to succeed.
215 */
216 reg16 &= ~PCI_EXP_LNKCTL_RL;
217 pcie_capability_write_word(parent, PCI_EXP_LNKCTL, reg16);
218 }
219
220 /* Wait for link training end. Break out after waiting for timeout */
221 start_jiffies = jiffies;
222 for (;;) {
223 pcie_capability_read_word(parent, PCI_EXP_LNKSTA, &reg16);
224 if (!(reg16 & PCI_EXP_LNKSTA_LT))
225 break;
226 if (time_after(jiffies, start_jiffies + LINK_RETRAIN_TIMEOUT))
227 break;
228 msleep(1);
229 }
230 return !(reg16 & PCI_EXP_LNKSTA_LT);
231}
232
233/*
234 * pcie_aspm_configure_common_clock: check if the 2 ends of a link
235 * could use common clock. If they are, configure them to use the
236 * common clock. That will reduce the ASPM state exit latency.
237 */
238static void pcie_aspm_configure_common_clock(struct pcie_link_state *link)
239{
240 int same_clock = 1;
241 u16 reg16, parent_reg, child_reg[8];
242 struct pci_dev *child, *parent = link->pdev;
243 struct pci_bus *linkbus = parent->subordinate;
244 /*
245 * All functions of a slot should have the same Slot Clock
246 * Configuration, so just check one function
247 */
248 child = list_entry(linkbus->devices.next, struct pci_dev, bus_list);
249 BUG_ON(!pci_is_pcie(child));
250
251 /* Check downstream component if bit Slot Clock Configuration is 1 */
252 pcie_capability_read_word(child, PCI_EXP_LNKSTA, &reg16);
253 if (!(reg16 & PCI_EXP_LNKSTA_SLC))
254 same_clock = 0;
255
256 /* Check upstream component if bit Slot Clock Configuration is 1 */
257 pcie_capability_read_word(parent, PCI_EXP_LNKSTA, &reg16);
258 if (!(reg16 & PCI_EXP_LNKSTA_SLC))
259 same_clock = 0;
260
261 /* Port might be already in common clock mode */
262 pcie_capability_read_word(parent, PCI_EXP_LNKCTL, &reg16);
263 if (same_clock && (reg16 & PCI_EXP_LNKCTL_CCC)) {
264 bool consistent = true;
265
266 list_for_each_entry(child, &linkbus->devices, bus_list) {
267 pcie_capability_read_word(child, PCI_EXP_LNKCTL,
268 &reg16);
269 if (!(reg16 & PCI_EXP_LNKCTL_CCC)) {
270 consistent = false;
271 break;
272 }
273 }
274 if (consistent)
275 return;
276 pci_warn(parent, "ASPM: current common clock configuration is broken, reconfiguring\n");
277 }
278
279 /* Configure downstream component, all functions */
280 list_for_each_entry(child, &linkbus->devices, bus_list) {
281 pcie_capability_read_word(child, PCI_EXP_LNKCTL, &reg16);
282 child_reg[PCI_FUNC(child->devfn)] = reg16;
283 if (same_clock)
284 reg16 |= PCI_EXP_LNKCTL_CCC;
285 else
286 reg16 &= ~PCI_EXP_LNKCTL_CCC;
287 pcie_capability_write_word(child, PCI_EXP_LNKCTL, reg16);
288 }
289
290 /* Configure upstream component */
291 pcie_capability_read_word(parent, PCI_EXP_LNKCTL, &reg16);
292 parent_reg = reg16;
293 if (same_clock)
294 reg16 |= PCI_EXP_LNKCTL_CCC;
295 else
296 reg16 &= ~PCI_EXP_LNKCTL_CCC;
297 pcie_capability_write_word(parent, PCI_EXP_LNKCTL, reg16);
298
299 if (pcie_retrain_link(link))
300 return;
301
302 /* Training failed. Restore common clock configurations */
303 pci_err(parent, "ASPM: Could not configure common clock\n");
304 list_for_each_entry(child, &linkbus->devices, bus_list)
305 pcie_capability_write_word(child, PCI_EXP_LNKCTL,
306 child_reg[PCI_FUNC(child->devfn)]);
307 pcie_capability_write_word(parent, PCI_EXP_LNKCTL, parent_reg);
308}
309
310/* Convert L0s latency encoding to ns */
311static u32 calc_l0s_latency(u32 encoding)
312{
313 if (encoding == 0x7)
314 return (5 * 1000); /* > 4us */
315 return (64 << encoding);
316}
317
318/* Convert L0s acceptable latency encoding to ns */
319static u32 calc_l0s_acceptable(u32 encoding)
320{
321 if (encoding == 0x7)
322 return -1U;
323 return (64 << encoding);
324}
325
326/* Convert L1 latency encoding to ns */
327static u32 calc_l1_latency(u32 encoding)
328{
329 if (encoding == 0x7)
330 return (65 * 1000); /* > 64us */
331 return (1000 << encoding);
332}
333
334/* Convert L1 acceptable latency encoding to ns */
335static u32 calc_l1_acceptable(u32 encoding)
336{
337 if (encoding == 0x7)
338 return -1U;
339 return (1000 << encoding);
340}
341
342/* Convert L1SS T_pwr encoding to usec */
343static u32 calc_l1ss_pwron(struct pci_dev *pdev, u32 scale, u32 val)
344{
345 switch (scale) {
346 case 0:
347 return val * 2;
348 case 1:
349 return val * 10;
350 case 2:
351 return val * 100;
352 }
353 pci_err(pdev, "%s: Invalid T_PwrOn scale: %u\n", __func__, scale);
354 return 0;
355}
356
357static void encode_l12_threshold(u32 threshold_us, u32 *scale, u32 *value)
358{
359 u32 threshold_ns = threshold_us * 1000;
360
361 /* See PCIe r3.1, sec 7.33.3 and sec 6.18 */
362 if (threshold_ns < 32) {
363 *scale = 0;
364 *value = threshold_ns;
365 } else if (threshold_ns < 1024) {
366 *scale = 1;
367 *value = threshold_ns >> 5;
368 } else if (threshold_ns < 32768) {
369 *scale = 2;
370 *value = threshold_ns >> 10;
371 } else if (threshold_ns < 1048576) {
372 *scale = 3;
373 *value = threshold_ns >> 15;
374 } else if (threshold_ns < 33554432) {
375 *scale = 4;
376 *value = threshold_ns >> 20;
377 } else {
378 *scale = 5;
379 *value = threshold_ns >> 25;
380 }
381}
382
383struct aspm_register_info {
384 u32 support:2;
385 u32 enabled:2;
386 u32 latency_encoding_l0s;
387 u32 latency_encoding_l1;
388
389 /* L1 substates */
390 u32 l1ss_cap_ptr;
391 u32 l1ss_cap;
392 u32 l1ss_ctl1;
393 u32 l1ss_ctl2;
394};
395
396static void pcie_get_aspm_reg(struct pci_dev *pdev,
397 struct aspm_register_info *info)
398{
399 u16 reg16;
400 u32 reg32;
401
402 pcie_capability_read_dword(pdev, PCI_EXP_LNKCAP, &reg32);
403 info->support = (reg32 & PCI_EXP_LNKCAP_ASPMS) >> 10;
404 info->latency_encoding_l0s = (reg32 & PCI_EXP_LNKCAP_L0SEL) >> 12;
405 info->latency_encoding_l1 = (reg32 & PCI_EXP_LNKCAP_L1EL) >> 15;
406 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &reg16);
407 info->enabled = reg16 & PCI_EXP_LNKCTL_ASPMC;
408
409 /* Read L1 PM substate capabilities */
410 info->l1ss_cap = info->l1ss_ctl1 = info->l1ss_ctl2 = 0;
411 info->l1ss_cap_ptr = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_L1SS);
412 if (!info->l1ss_cap_ptr)
413 return;
414 pci_read_config_dword(pdev, info->l1ss_cap_ptr + PCI_L1SS_CAP,
415 &info->l1ss_cap);
416 if (!(info->l1ss_cap & PCI_L1SS_CAP_L1_PM_SS)) {
417 info->l1ss_cap = 0;
418 return;
419 }
420
421 /*
422 * If we don't have LTR for the entire path from the Root Complex
423 * to this device, we can't use ASPM L1.2 because it relies on the
424 * LTR_L1.2_THRESHOLD. See PCIe r4.0, secs 5.5.4, 6.18.
425 */
426 if (!pdev->ltr_path)
427 info->l1ss_cap &= ~PCI_L1SS_CAP_ASPM_L1_2;
428
429 pci_read_config_dword(pdev, info->l1ss_cap_ptr + PCI_L1SS_CTL1,
430 &info->l1ss_ctl1);
431 pci_read_config_dword(pdev, info->l1ss_cap_ptr + PCI_L1SS_CTL2,
432 &info->l1ss_ctl2);
433}
434
435static void pcie_aspm_check_latency(struct pci_dev *endpoint)
436{
437 u32 latency, l1_switch_latency = 0;
438 struct aspm_latency *acceptable;
439 struct pcie_link_state *link;
440
441 /* Device not in D0 doesn't need latency check */
442 if ((endpoint->current_state != PCI_D0) &&
443 (endpoint->current_state != PCI_UNKNOWN))
444 return;
445
446 link = endpoint->bus->self->link_state;
447 acceptable = &link->acceptable[PCI_FUNC(endpoint->devfn)];
448
449 while (link) {
450 /* Check upstream direction L0s latency */
451 if ((link->aspm_capable & ASPM_STATE_L0S_UP) &&
452 (link->latency_up.l0s > acceptable->l0s))
453 link->aspm_capable &= ~ASPM_STATE_L0S_UP;
454
455 /* Check downstream direction L0s latency */
456 if ((link->aspm_capable & ASPM_STATE_L0S_DW) &&
457 (link->latency_dw.l0s > acceptable->l0s))
458 link->aspm_capable &= ~ASPM_STATE_L0S_DW;
459 /*
460 * Check L1 latency.
461 * Every switch on the path to root complex need 1
462 * more microsecond for L1. Spec doesn't mention L0s.
463 *
464 * The exit latencies for L1 substates are not advertised
465 * by a device. Since the spec also doesn't mention a way
466 * to determine max latencies introduced by enabling L1
467 * substates on the components, it is not clear how to do
468 * a L1 substate exit latency check. We assume that the
469 * L1 exit latencies advertised by a device include L1
470 * substate latencies (and hence do not do any check).
471 */
472 latency = max_t(u32, link->latency_up.l1, link->latency_dw.l1);
473 if ((link->aspm_capable & ASPM_STATE_L1) &&
474 (latency + l1_switch_latency > acceptable->l1))
475 link->aspm_capable &= ~ASPM_STATE_L1;
476 l1_switch_latency += 1000;
477
478 link = link->parent;
479 }
480}
481
482/*
483 * The L1 PM substate capability is only implemented in function 0 in a
484 * multi function device.
485 */
486static struct pci_dev *pci_function_0(struct pci_bus *linkbus)
487{
488 struct pci_dev *child;
489
490 list_for_each_entry(child, &linkbus->devices, bus_list)
491 if (PCI_FUNC(child->devfn) == 0)
492 return child;
493 return NULL;
494}
495
496/* Calculate L1.2 PM substate timing parameters */
497static void aspm_calc_l1ss_info(struct pcie_link_state *link,
498 struct aspm_register_info *upreg,
499 struct aspm_register_info *dwreg)
500{
501 u32 val1, val2, scale1, scale2;
502 u32 t_common_mode, t_power_on, l1_2_threshold, scale, value;
503
504 link->l1ss.up_cap_ptr = upreg->l1ss_cap_ptr;
505 link->l1ss.dw_cap_ptr = dwreg->l1ss_cap_ptr;
506 link->l1ss.ctl1 = link->l1ss.ctl2 = 0;
507
508 if (!(link->aspm_support & ASPM_STATE_L1_2_MASK))
509 return;
510
511 /* Choose the greater of the two Port Common_Mode_Restore_Times */
512 val1 = (upreg->l1ss_cap & PCI_L1SS_CAP_CM_RESTORE_TIME) >> 8;
513 val2 = (dwreg->l1ss_cap & PCI_L1SS_CAP_CM_RESTORE_TIME) >> 8;
514 t_common_mode = max(val1, val2);
515
516 /* Choose the greater of the two Port T_POWER_ON times */
517 val1 = (upreg->l1ss_cap & PCI_L1SS_CAP_P_PWR_ON_VALUE) >> 19;
518 scale1 = (upreg->l1ss_cap & PCI_L1SS_CAP_P_PWR_ON_SCALE) >> 16;
519 val2 = (dwreg->l1ss_cap & PCI_L1SS_CAP_P_PWR_ON_VALUE) >> 19;
520 scale2 = (dwreg->l1ss_cap & PCI_L1SS_CAP_P_PWR_ON_SCALE) >> 16;
521
522 if (calc_l1ss_pwron(link->pdev, scale1, val1) >
523 calc_l1ss_pwron(link->downstream, scale2, val2)) {
524 link->l1ss.ctl2 |= scale1 | (val1 << 3);
525 t_power_on = calc_l1ss_pwron(link->pdev, scale1, val1);
526 } else {
527 link->l1ss.ctl2 |= scale2 | (val2 << 3);
528 t_power_on = calc_l1ss_pwron(link->downstream, scale2, val2);
529 }
530
531 /*
532 * Set LTR_L1.2_THRESHOLD to the time required to transition the
533 * Link from L0 to L1.2 and back to L0 so we enter L1.2 only if
534 * downstream devices report (via LTR) that they can tolerate at
535 * least that much latency.
536 *
537 * Based on PCIe r3.1, sec 5.5.3.3.1, Figures 5-16 and 5-17, and
538 * Table 5-11. T(POWER_OFF) is at most 2us and T(L1.2) is at
539 * least 4us.
540 */
541 l1_2_threshold = 2 + 4 + t_common_mode + t_power_on;
542 encode_l12_threshold(l1_2_threshold, &scale, &value);
543 link->l1ss.ctl1 |= t_common_mode << 8 | scale << 29 | value << 16;
544}
545
546static void pcie_aspm_cap_init(struct pcie_link_state *link, int blacklist)
547{
548 struct pci_dev *child = link->downstream, *parent = link->pdev;
549 struct pci_bus *linkbus = parent->subordinate;
550 struct aspm_register_info upreg, dwreg;
551
552 if (blacklist) {
553 /* Set enabled/disable so that we will disable ASPM later */
554 link->aspm_enabled = ASPM_STATE_ALL;
555 link->aspm_disable = ASPM_STATE_ALL;
556 return;
557 }
558
559 /* Get upstream/downstream components' register state */
560 pcie_get_aspm_reg(parent, &upreg);
561 pcie_get_aspm_reg(child, &dwreg);
562
563 /*
564 * If ASPM not supported, don't mess with the clocks and link,
565 * bail out now.
566 */
567 if (!(upreg.support & dwreg.support))
568 return;
569
570 /* Configure common clock before checking latencies */
571 pcie_aspm_configure_common_clock(link);
572
573 /*
574 * Re-read upstream/downstream components' register state
575 * after clock configuration
576 */
577 pcie_get_aspm_reg(parent, &upreg);
578 pcie_get_aspm_reg(child, &dwreg);
579
580 /*
581 * Setup L0s state
582 *
583 * Note that we must not enable L0s in either direction on a
584 * given link unless components on both sides of the link each
585 * support L0s.
586 */
587 if (dwreg.support & upreg.support & PCIE_LINK_STATE_L0S)
588 link->aspm_support |= ASPM_STATE_L0S;
589 if (dwreg.enabled & PCIE_LINK_STATE_L0S)
590 link->aspm_enabled |= ASPM_STATE_L0S_UP;
591 if (upreg.enabled & PCIE_LINK_STATE_L0S)
592 link->aspm_enabled |= ASPM_STATE_L0S_DW;
593 link->latency_up.l0s = calc_l0s_latency(upreg.latency_encoding_l0s);
594 link->latency_dw.l0s = calc_l0s_latency(dwreg.latency_encoding_l0s);
595
596 /* Setup L1 state */
597 if (upreg.support & dwreg.support & PCIE_LINK_STATE_L1)
598 link->aspm_support |= ASPM_STATE_L1;
599 if (upreg.enabled & dwreg.enabled & PCIE_LINK_STATE_L1)
600 link->aspm_enabled |= ASPM_STATE_L1;
601 link->latency_up.l1 = calc_l1_latency(upreg.latency_encoding_l1);
602 link->latency_dw.l1 = calc_l1_latency(dwreg.latency_encoding_l1);
603
604 /* Setup L1 substate */
605 if (upreg.l1ss_cap & dwreg.l1ss_cap & PCI_L1SS_CAP_ASPM_L1_1)
606 link->aspm_support |= ASPM_STATE_L1_1;
607 if (upreg.l1ss_cap & dwreg.l1ss_cap & PCI_L1SS_CAP_ASPM_L1_2)
608 link->aspm_support |= ASPM_STATE_L1_2;
609 if (upreg.l1ss_cap & dwreg.l1ss_cap & PCI_L1SS_CAP_PCIPM_L1_1)
610 link->aspm_support |= ASPM_STATE_L1_1_PCIPM;
611 if (upreg.l1ss_cap & dwreg.l1ss_cap & PCI_L1SS_CAP_PCIPM_L1_2)
612 link->aspm_support |= ASPM_STATE_L1_2_PCIPM;
613
614 if (upreg.l1ss_ctl1 & dwreg.l1ss_ctl1 & PCI_L1SS_CTL1_ASPM_L1_1)
615 link->aspm_enabled |= ASPM_STATE_L1_1;
616 if (upreg.l1ss_ctl1 & dwreg.l1ss_ctl1 & PCI_L1SS_CTL1_ASPM_L1_2)
617 link->aspm_enabled |= ASPM_STATE_L1_2;
618 if (upreg.l1ss_ctl1 & dwreg.l1ss_ctl1 & PCI_L1SS_CTL1_PCIPM_L1_1)
619 link->aspm_enabled |= ASPM_STATE_L1_1_PCIPM;
620 if (upreg.l1ss_ctl1 & dwreg.l1ss_ctl1 & PCI_L1SS_CTL1_PCIPM_L1_2)
621 link->aspm_enabled |= ASPM_STATE_L1_2_PCIPM;
622
623 if (link->aspm_support & ASPM_STATE_L1SS)
624 aspm_calc_l1ss_info(link, &upreg, &dwreg);
625
626 /* Save default state */
627 link->aspm_default = link->aspm_enabled;
628
629 /* Setup initial capable state. Will be updated later */
630 link->aspm_capable = link->aspm_support;
631 /*
632 * If the downstream component has pci bridge function, don't
633 * do ASPM for now.
634 */
635 list_for_each_entry(child, &linkbus->devices, bus_list) {
636 if (pci_pcie_type(child) == PCI_EXP_TYPE_PCI_BRIDGE) {
637 link->aspm_disable = ASPM_STATE_ALL;
638 break;
639 }
640 }
641
642 /* Get and check endpoint acceptable latencies */
643 list_for_each_entry(child, &linkbus->devices, bus_list) {
644 u32 reg32, encoding;
645 struct aspm_latency *acceptable =
646 &link->acceptable[PCI_FUNC(child->devfn)];
647
648 if (pci_pcie_type(child) != PCI_EXP_TYPE_ENDPOINT &&
649 pci_pcie_type(child) != PCI_EXP_TYPE_LEG_END)
650 continue;
651
652 pcie_capability_read_dword(child, PCI_EXP_DEVCAP, &reg32);
653 /* Calculate endpoint L0s acceptable latency */
654 encoding = (reg32 & PCI_EXP_DEVCAP_L0S) >> 6;
655 acceptable->l0s = calc_l0s_acceptable(encoding);
656 /* Calculate endpoint L1 acceptable latency */
657 encoding = (reg32 & PCI_EXP_DEVCAP_L1) >> 9;
658 acceptable->l1 = calc_l1_acceptable(encoding);
659
660 pcie_aspm_check_latency(child);
661 }
662}
663
664static void pci_clear_and_set_dword(struct pci_dev *pdev, int pos,
665 u32 clear, u32 set)
666{
667 u32 val;
668
669 pci_read_config_dword(pdev, pos, &val);
670 val &= ~clear;
671 val |= set;
672 pci_write_config_dword(pdev, pos, val);
673}
674
675/* Configure the ASPM L1 substates */
676static void pcie_config_aspm_l1ss(struct pcie_link_state *link, u32 state)
677{
678 u32 val, enable_req;
679 struct pci_dev *child = link->downstream, *parent = link->pdev;
680 u32 up_cap_ptr = link->l1ss.up_cap_ptr;
681 u32 dw_cap_ptr = link->l1ss.dw_cap_ptr;
682
683 enable_req = (link->aspm_enabled ^ state) & state;
684
685 /*
686 * Here are the rules specified in the PCIe spec for enabling L1SS:
687 * - When enabling L1.x, enable bit at parent first, then at child
688 * - When disabling L1.x, disable bit at child first, then at parent
689 * - When enabling ASPM L1.x, need to disable L1
690 * (at child followed by parent).
691 * - The ASPM/PCIPM L1.2 must be disabled while programming timing
692 * parameters
693 *
694 * To keep it simple, disable all L1SS bits first, and later enable
695 * what is needed.
696 */
697
698 /* Disable all L1 substates */
699 pci_clear_and_set_dword(child, dw_cap_ptr + PCI_L1SS_CTL1,
700 PCI_L1SS_CTL1_L1SS_MASK, 0);
701 pci_clear_and_set_dword(parent, up_cap_ptr + PCI_L1SS_CTL1,
702 PCI_L1SS_CTL1_L1SS_MASK, 0);
703 /*
704 * If needed, disable L1, and it gets enabled later
705 * in pcie_config_aspm_link().
706 */
707 if (enable_req & (ASPM_STATE_L1_1 | ASPM_STATE_L1_2)) {
708 pcie_capability_clear_and_set_word(child, PCI_EXP_LNKCTL,
709 PCI_EXP_LNKCTL_ASPM_L1, 0);
710 pcie_capability_clear_and_set_word(parent, PCI_EXP_LNKCTL,
711 PCI_EXP_LNKCTL_ASPM_L1, 0);
712 }
713
714 if (enable_req & ASPM_STATE_L1_2_MASK) {
715
716 /* Program T_POWER_ON times in both ports */
717 pci_write_config_dword(parent, up_cap_ptr + PCI_L1SS_CTL2,
718 link->l1ss.ctl2);
719 pci_write_config_dword(child, dw_cap_ptr + PCI_L1SS_CTL2,
720 link->l1ss.ctl2);
721
722 /* Program Common_Mode_Restore_Time in upstream device */
723 pci_clear_and_set_dword(parent, up_cap_ptr + PCI_L1SS_CTL1,
724 PCI_L1SS_CTL1_CM_RESTORE_TIME,
725 link->l1ss.ctl1);
726
727 /* Program LTR_L1.2_THRESHOLD time in both ports */
728 pci_clear_and_set_dword(parent, up_cap_ptr + PCI_L1SS_CTL1,
729 PCI_L1SS_CTL1_LTR_L12_TH_VALUE |
730 PCI_L1SS_CTL1_LTR_L12_TH_SCALE,
731 link->l1ss.ctl1);
732 pci_clear_and_set_dword(child, dw_cap_ptr + PCI_L1SS_CTL1,
733 PCI_L1SS_CTL1_LTR_L12_TH_VALUE |
734 PCI_L1SS_CTL1_LTR_L12_TH_SCALE,
735 link->l1ss.ctl1);
736 }
737
738 val = 0;
739 if (state & ASPM_STATE_L1_1)
740 val |= PCI_L1SS_CTL1_ASPM_L1_1;
741 if (state & ASPM_STATE_L1_2)
742 val |= PCI_L1SS_CTL1_ASPM_L1_2;
743 if (state & ASPM_STATE_L1_1_PCIPM)
744 val |= PCI_L1SS_CTL1_PCIPM_L1_1;
745 if (state & ASPM_STATE_L1_2_PCIPM)
746 val |= PCI_L1SS_CTL1_PCIPM_L1_2;
747
748 /* Enable what we need to enable */
749 pci_clear_and_set_dword(parent, up_cap_ptr + PCI_L1SS_CTL1,
750 PCI_L1SS_CAP_L1_PM_SS, val);
751 pci_clear_and_set_dword(child, dw_cap_ptr + PCI_L1SS_CTL1,
752 PCI_L1SS_CAP_L1_PM_SS, val);
753}
754
755static void pcie_config_aspm_dev(struct pci_dev *pdev, u32 val)
756{
757 pcie_capability_clear_and_set_word(pdev, PCI_EXP_LNKCTL,
758 PCI_EXP_LNKCTL_ASPMC, val);
759}
760
761static void pcie_config_aspm_link(struct pcie_link_state *link, u32 state)
762{
763 u32 upstream = 0, dwstream = 0;
764 struct pci_dev *child = link->downstream, *parent = link->pdev;
765 struct pci_bus *linkbus = parent->subordinate;
766
767 /* Enable only the states that were not explicitly disabled */
768 state &= (link->aspm_capable & ~link->aspm_disable);
769
770 /* Can't enable any substates if L1 is not enabled */
771 if (!(state & ASPM_STATE_L1))
772 state &= ~ASPM_STATE_L1SS;
773
774 /* Spec says both ports must be in D0 before enabling PCI PM substates*/
775 if (parent->current_state != PCI_D0 || child->current_state != PCI_D0) {
776 state &= ~ASPM_STATE_L1_SS_PCIPM;
777 state |= (link->aspm_enabled & ASPM_STATE_L1_SS_PCIPM);
778 }
779
780 /* Nothing to do if the link is already in the requested state */
781 if (link->aspm_enabled == state)
782 return;
783 /* Convert ASPM state to upstream/downstream ASPM register state */
784 if (state & ASPM_STATE_L0S_UP)
785 dwstream |= PCI_EXP_LNKCTL_ASPM_L0S;
786 if (state & ASPM_STATE_L0S_DW)
787 upstream |= PCI_EXP_LNKCTL_ASPM_L0S;
788 if (state & ASPM_STATE_L1) {
789 upstream |= PCI_EXP_LNKCTL_ASPM_L1;
790 dwstream |= PCI_EXP_LNKCTL_ASPM_L1;
791 }
792
793 if (link->aspm_capable & ASPM_STATE_L1SS)
794 pcie_config_aspm_l1ss(link, state);
795
796 /*
797 * Spec 2.0 suggests all functions should be configured the
798 * same setting for ASPM. Enabling ASPM L1 should be done in
799 * upstream component first and then downstream, and vice
800 * versa for disabling ASPM L1. Spec doesn't mention L0S.
801 */
802 if (state & ASPM_STATE_L1)
803 pcie_config_aspm_dev(parent, upstream);
804 list_for_each_entry(child, &linkbus->devices, bus_list)
805 pcie_config_aspm_dev(child, dwstream);
806 if (!(state & ASPM_STATE_L1))
807 pcie_config_aspm_dev(parent, upstream);
808
809 link->aspm_enabled = state;
810}
811
812static void pcie_config_aspm_path(struct pcie_link_state *link)
813{
814 while (link) {
815 pcie_config_aspm_link(link, policy_to_aspm_state(link));
816 link = link->parent;
817 }
818}
819
820static void free_link_state(struct pcie_link_state *link)
821{
822 link->pdev->link_state = NULL;
823 kfree(link);
824}
825
826static int pcie_aspm_sanity_check(struct pci_dev *pdev)
827{
828 struct pci_dev *child;
829 u32 reg32;
830
831 /*
832 * Some functions in a slot might not all be PCIe functions,
833 * very strange. Disable ASPM for the whole slot
834 */
835 list_for_each_entry(child, &pdev->subordinate->devices, bus_list) {
836 if (!pci_is_pcie(child))
837 return -EINVAL;
838
839 /*
840 * If ASPM is disabled then we're not going to change
841 * the BIOS state. It's safe to continue even if it's a
842 * pre-1.1 device
843 */
844
845 if (aspm_disabled)
846 continue;
847
848 /*
849 * Disable ASPM for pre-1.1 PCIe device, we follow MS to use
850 * RBER bit to determine if a function is 1.1 version device
851 */
852 pcie_capability_read_dword(child, PCI_EXP_DEVCAP, &reg32);
853 if (!(reg32 & PCI_EXP_DEVCAP_RBER) && !aspm_force) {
854 pci_info(child, "disabling ASPM on pre-1.1 PCIe device. You can enable it with 'pcie_aspm=force'\n");
855 return -EINVAL;
856 }
857 }
858 return 0;
859}
860
861static struct pcie_link_state *alloc_pcie_link_state(struct pci_dev *pdev)
862{
863 struct pcie_link_state *link;
864
865 link = kzalloc(sizeof(*link), GFP_KERNEL);
866 if (!link)
867 return NULL;
868
869 INIT_LIST_HEAD(&link->sibling);
870 INIT_LIST_HEAD(&link->children);
871 INIT_LIST_HEAD(&link->link);
872 link->pdev = pdev;
873 link->downstream = pci_function_0(pdev->subordinate);
874
875 /*
876 * Root Ports and PCI/PCI-X to PCIe Bridges are roots of PCIe
877 * hierarchies. Note that some PCIe host implementations omit
878 * the root ports entirely, in which case a downstream port on
879 * a switch may become the root of the link state chain for all
880 * its subordinate endpoints.
881 */
882 if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT ||
883 pci_pcie_type(pdev) == PCI_EXP_TYPE_PCIE_BRIDGE ||
884 !pdev->bus->parent->self) {
885 link->root = link;
886 } else {
887 struct pcie_link_state *parent;
888
889 parent = pdev->bus->parent->self->link_state;
890 if (!parent) {
891 kfree(link);
892 return NULL;
893 }
894
895 link->parent = parent;
896 link->root = link->parent->root;
897 list_add(&link->link, &parent->children);
898 }
899
900 list_add(&link->sibling, &link_list);
901 pdev->link_state = link;
902 return link;
903}
904
905/*
906 * pcie_aspm_init_link_state: Initiate PCI express link state.
907 * It is called after the pcie and its children devices are scanned.
908 * @pdev: the root port or switch downstream port
909 */
910void pcie_aspm_init_link_state(struct pci_dev *pdev)
911{
912 struct pcie_link_state *link;
913 int blacklist = !!pcie_aspm_sanity_check(pdev);
914
915 if (!aspm_support_enabled)
916 return;
917
918 if (pdev->link_state)
919 return;
920
921 /*
922 * We allocate pcie_link_state for the component on the upstream
923 * end of a Link, so there's nothing to do unless this device has a
924 * Link on its secondary side.
925 */
926 if (!pdev->has_secondary_link)
927 return;
928
929 /* VIA has a strange chipset, root port is under a bridge */
930 if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT &&
931 pdev->bus->self)
932 return;
933
934 down_read(&pci_bus_sem);
935 if (list_empty(&pdev->subordinate->devices))
936 goto out;
937
938 mutex_lock(&aspm_lock);
939 link = alloc_pcie_link_state(pdev);
940 if (!link)
941 goto unlock;
942 /*
943 * Setup initial ASPM state. Note that we need to configure
944 * upstream links also because capable state of them can be
945 * update through pcie_aspm_cap_init().
946 */
947 pcie_aspm_cap_init(link, blacklist);
948
949 /* Setup initial Clock PM state */
950 pcie_clkpm_cap_init(link, blacklist);
951
952 /*
953 * At this stage drivers haven't had an opportunity to change the
954 * link policy setting. Enabling ASPM on broken hardware can cripple
955 * it even before the driver has had a chance to disable ASPM, so
956 * default to a safe level right now. If we're enabling ASPM beyond
957 * the BIOS's expectation, we'll do so once pci_enable_device() is
958 * called.
959 */
960 if (aspm_policy != POLICY_POWERSAVE &&
961 aspm_policy != POLICY_POWER_SUPERSAVE) {
962 pcie_config_aspm_path(link);
963 pcie_set_clkpm(link, policy_to_clkpm_state(link));
964 }
965
966unlock:
967 mutex_unlock(&aspm_lock);
968out:
969 up_read(&pci_bus_sem);
970}
971
972/* Recheck latencies and update aspm_capable for links under the root */
973static void pcie_update_aspm_capable(struct pcie_link_state *root)
974{
975 struct pcie_link_state *link;
976 BUG_ON(root->parent);
977 list_for_each_entry(link, &link_list, sibling) {
978 if (link->root != root)
979 continue;
980 link->aspm_capable = link->aspm_support;
981 }
982 list_for_each_entry(link, &link_list, sibling) {
983 struct pci_dev *child;
984 struct pci_bus *linkbus = link->pdev->subordinate;
985 if (link->root != root)
986 continue;
987 list_for_each_entry(child, &linkbus->devices, bus_list) {
988 if ((pci_pcie_type(child) != PCI_EXP_TYPE_ENDPOINT) &&
989 (pci_pcie_type(child) != PCI_EXP_TYPE_LEG_END))
990 continue;
991 pcie_aspm_check_latency(child);
992 }
993 }
994}
995
996/* @pdev: the endpoint device */
997void pcie_aspm_exit_link_state(struct pci_dev *pdev)
998{
999 struct pci_dev *parent = pdev->bus->self;
1000 struct pcie_link_state *link, *root, *parent_link;
1001
1002 if (!parent || !parent->link_state)
1003 return;
1004
1005 down_read(&pci_bus_sem);
1006 mutex_lock(&aspm_lock);
1007 /*
1008 * All PCIe functions are in one slot, remove one function will remove
1009 * the whole slot, so just wait until we are the last function left.
1010 */
1011 if (!list_empty(&parent->subordinate->devices))
1012 goto out;
1013
1014 link = parent->link_state;
1015 root = link->root;
1016 parent_link = link->parent;
1017
1018 /* All functions are removed, so just disable ASPM for the link */
1019 pcie_config_aspm_link(link, 0);
1020 list_del(&link->sibling);
1021 list_del(&link->link);
1022 /* Clock PM is for endpoint device */
1023 free_link_state(link);
1024
1025 /* Recheck latencies and configure upstream links */
1026 if (parent_link) {
1027 pcie_update_aspm_capable(root);
1028 pcie_config_aspm_path(parent_link);
1029 }
1030out:
1031 mutex_unlock(&aspm_lock);
1032 up_read(&pci_bus_sem);
1033}
1034
1035/* @pdev: the root port or switch downstream port */
1036void pcie_aspm_pm_state_change(struct pci_dev *pdev)
1037{
1038 struct pcie_link_state *link = pdev->link_state;
1039
1040 if (aspm_disabled || !link)
1041 return;
1042 /*
1043 * Devices changed PM state, we should recheck if latency
1044 * meets all functions' requirement
1045 */
1046 down_read(&pci_bus_sem);
1047 mutex_lock(&aspm_lock);
1048 pcie_update_aspm_capable(link->root);
1049 pcie_config_aspm_path(link);
1050 mutex_unlock(&aspm_lock);
1051 up_read(&pci_bus_sem);
1052}
1053
1054void pcie_aspm_powersave_config_link(struct pci_dev *pdev)
1055{
1056 struct pcie_link_state *link = pdev->link_state;
1057
1058 if (aspm_disabled || !link)
1059 return;
1060
1061 if (aspm_policy != POLICY_POWERSAVE &&
1062 aspm_policy != POLICY_POWER_SUPERSAVE)
1063 return;
1064
1065 down_read(&pci_bus_sem);
1066 mutex_lock(&aspm_lock);
1067 pcie_config_aspm_path(link);
1068 pcie_set_clkpm(link, policy_to_clkpm_state(link));
1069 mutex_unlock(&aspm_lock);
1070 up_read(&pci_bus_sem);
1071}
1072
1073static void __pci_disable_link_state(struct pci_dev *pdev, int state, bool sem)
1074{
1075 struct pci_dev *parent = pdev->bus->self;
1076 struct pcie_link_state *link;
1077
1078 if (!pci_is_pcie(pdev))
1079 return;
1080
1081 if (pdev->has_secondary_link)
1082 parent = pdev;
1083 if (!parent || !parent->link_state)
1084 return;
1085
1086 /*
1087 * A driver requested that ASPM be disabled on this device, but
1088 * if we don't have permission to manage ASPM (e.g., on ACPI
1089 * systems we have to observe the FADT ACPI_FADT_NO_ASPM bit and
1090 * the _OSC method), we can't honor that request. Windows has
1091 * a similar mechanism using "PciASPMOptOut", which is also
1092 * ignored in this situation.
1093 */
1094 if (aspm_disabled) {
1095 pci_warn(pdev, "can't disable ASPM; OS doesn't have ASPM control\n");
1096 return;
1097 }
1098
1099 if (sem)
1100 down_read(&pci_bus_sem);
1101 mutex_lock(&aspm_lock);
1102 link = parent->link_state;
1103 if (state & PCIE_LINK_STATE_L0S)
1104 link->aspm_disable |= ASPM_STATE_L0S;
1105 if (state & PCIE_LINK_STATE_L1)
1106 link->aspm_disable |= ASPM_STATE_L1;
1107 pcie_config_aspm_link(link, policy_to_aspm_state(link));
1108
1109 if (state & PCIE_LINK_STATE_CLKPM) {
1110 link->clkpm_capable = 0;
1111 pcie_set_clkpm(link, 0);
1112 }
1113 mutex_unlock(&aspm_lock);
1114 if (sem)
1115 up_read(&pci_bus_sem);
1116}
1117
1118void pci_disable_link_state_locked(struct pci_dev *pdev, int state)
1119{
1120 __pci_disable_link_state(pdev, state, false);
1121}
1122EXPORT_SYMBOL(pci_disable_link_state_locked);
1123
1124/**
1125 * pci_disable_link_state - Disable device's link state, so the link will
1126 * never enter specific states. Note that if the BIOS didn't grant ASPM
1127 * control to the OS, this does nothing because we can't touch the LNKCTL
1128 * register.
1129 *
1130 * @pdev: PCI device
1131 * @state: ASPM link state to disable
1132 */
1133void pci_disable_link_state(struct pci_dev *pdev, int state)
1134{
1135 __pci_disable_link_state(pdev, state, true);
1136}
1137EXPORT_SYMBOL(pci_disable_link_state);
1138
1139static int pcie_aspm_set_policy(const char *val,
1140 const struct kernel_param *kp)
1141{
1142 int i;
1143 struct pcie_link_state *link;
1144
1145 if (aspm_disabled)
1146 return -EPERM;
1147 i = sysfs_match_string(policy_str, val);
1148 if (i < 0)
1149 return i;
1150 if (i == aspm_policy)
1151 return 0;
1152
1153 down_read(&pci_bus_sem);
1154 mutex_lock(&aspm_lock);
1155 aspm_policy = i;
1156 list_for_each_entry(link, &link_list, sibling) {
1157 pcie_config_aspm_link(link, policy_to_aspm_state(link));
1158 pcie_set_clkpm(link, policy_to_clkpm_state(link));
1159 }
1160 mutex_unlock(&aspm_lock);
1161 up_read(&pci_bus_sem);
1162 return 0;
1163}
1164
1165static int pcie_aspm_get_policy(char *buffer, const struct kernel_param *kp)
1166{
1167 int i, cnt = 0;
1168 for (i = 0; i < ARRAY_SIZE(policy_str); i++)
1169 if (i == aspm_policy)
1170 cnt += sprintf(buffer + cnt, "[%s] ", policy_str[i]);
1171 else
1172 cnt += sprintf(buffer + cnt, "%s ", policy_str[i]);
1173 return cnt;
1174}
1175
1176module_param_call(policy, pcie_aspm_set_policy, pcie_aspm_get_policy,
1177 NULL, 0644);
1178
1179#ifdef CONFIG_PCIEASPM_DEBUG
1180static ssize_t link_state_show(struct device *dev,
1181 struct device_attribute *attr,
1182 char *buf)
1183{
1184 struct pci_dev *pci_device = to_pci_dev(dev);
1185 struct pcie_link_state *link_state = pci_device->link_state;
1186
1187 return sprintf(buf, "%d\n", link_state->aspm_enabled);
1188}
1189
1190static ssize_t link_state_store(struct device *dev,
1191 struct device_attribute *attr,
1192 const char *buf,
1193 size_t n)
1194{
1195 struct pci_dev *pdev = to_pci_dev(dev);
1196 struct pcie_link_state *link, *root = pdev->link_state->root;
1197 u32 state;
1198
1199 if (aspm_disabled)
1200 return -EPERM;
1201
1202 if (kstrtouint(buf, 10, &state))
1203 return -EINVAL;
1204 if ((state & ~ASPM_STATE_ALL) != 0)
1205 return -EINVAL;
1206
1207 down_read(&pci_bus_sem);
1208 mutex_lock(&aspm_lock);
1209 list_for_each_entry(link, &link_list, sibling) {
1210 if (link->root != root)
1211 continue;
1212 pcie_config_aspm_link(link, state);
1213 }
1214 mutex_unlock(&aspm_lock);
1215 up_read(&pci_bus_sem);
1216 return n;
1217}
1218
1219static ssize_t clk_ctl_show(struct device *dev,
1220 struct device_attribute *attr,
1221 char *buf)
1222{
1223 struct pci_dev *pci_device = to_pci_dev(dev);
1224 struct pcie_link_state *link_state = pci_device->link_state;
1225
1226 return sprintf(buf, "%d\n", link_state->clkpm_enabled);
1227}
1228
1229static ssize_t clk_ctl_store(struct device *dev,
1230 struct device_attribute *attr,
1231 const char *buf,
1232 size_t n)
1233{
1234 struct pci_dev *pdev = to_pci_dev(dev);
1235 bool state;
1236
1237 if (strtobool(buf, &state))
1238 return -EINVAL;
1239
1240 down_read(&pci_bus_sem);
1241 mutex_lock(&aspm_lock);
1242 pcie_set_clkpm_nocheck(pdev->link_state, state);
1243 mutex_unlock(&aspm_lock);
1244 up_read(&pci_bus_sem);
1245
1246 return n;
1247}
1248
1249static DEVICE_ATTR_RW(link_state);
1250static DEVICE_ATTR_RW(clk_ctl);
1251
1252static char power_group[] = "power";
1253void pcie_aspm_create_sysfs_dev_files(struct pci_dev *pdev)
1254{
1255 struct pcie_link_state *link_state = pdev->link_state;
1256
1257 if (!link_state)
1258 return;
1259
1260 if (link_state->aspm_support)
1261 sysfs_add_file_to_group(&pdev->dev.kobj,
1262 &dev_attr_link_state.attr, power_group);
1263 if (link_state->clkpm_capable)
1264 sysfs_add_file_to_group(&pdev->dev.kobj,
1265 &dev_attr_clk_ctl.attr, power_group);
1266}
1267
1268void pcie_aspm_remove_sysfs_dev_files(struct pci_dev *pdev)
1269{
1270 struct pcie_link_state *link_state = pdev->link_state;
1271
1272 if (!link_state)
1273 return;
1274
1275 if (link_state->aspm_support)
1276 sysfs_remove_file_from_group(&pdev->dev.kobj,
1277 &dev_attr_link_state.attr, power_group);
1278 if (link_state->clkpm_capable)
1279 sysfs_remove_file_from_group(&pdev->dev.kobj,
1280 &dev_attr_clk_ctl.attr, power_group);
1281}
1282#endif
1283
1284static int __init pcie_aspm_disable(char *str)
1285{
1286 if (!strcmp(str, "off")) {
1287 aspm_policy = POLICY_DEFAULT;
1288 aspm_disabled = 1;
1289 aspm_support_enabled = false;
1290 printk(KERN_INFO "PCIe ASPM is disabled\n");
1291 } else if (!strcmp(str, "force")) {
1292 aspm_force = 1;
1293 printk(KERN_INFO "PCIe ASPM is forcibly enabled\n");
1294 }
1295 return 1;
1296}
1297
1298__setup("pcie_aspm=", pcie_aspm_disable);
1299
1300void pcie_no_aspm(void)
1301{
1302 /*
1303 * Disabling ASPM is intended to prevent the kernel from modifying
1304 * existing hardware state, not to clear existing state. To that end:
1305 * (a) set policy to POLICY_DEFAULT in order to avoid changing state
1306 * (b) prevent userspace from changing policy
1307 */
1308 if (!aspm_force) {
1309 aspm_policy = POLICY_DEFAULT;
1310 aspm_disabled = 1;
1311 }
1312}
1313
1314bool pcie_aspm_support_enabled(void)
1315{
1316 return aspm_support_enabled;
1317}
1318EXPORT_SYMBOL(pcie_aspm_support_enabled);