blob: 04a74e0a95b799d0b25171907093403ffcd8ee2d [file] [log] [blame]
xjb04a4022021-11-25 15:01:52 +08001/*
2 * Renesas SuperH DMA Engine support
3 *
4 * base is drivers/dma/flsdma.c
5 *
6 * Copyright (C) 2011-2012 Guennadi Liakhovetski <g.liakhovetski@gmx.de>
7 * Copyright (C) 2009 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
8 * Copyright (C) 2009 Renesas Solutions, Inc. All rights reserved.
9 * Copyright (C) 2007 Freescale Semiconductor, Inc. All rights reserved.
10 *
11 * This is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * - DMA of SuperH does not have Hardware DMA chain mode.
17 * - MAX DMA size is 16MB.
18 *
19 */
20
21#include <linux/delay.h>
22#include <linux/dmaengine.h>
23#include <linux/err.h>
24#include <linux/init.h>
25#include <linux/interrupt.h>
26#include <linux/kdebug.h>
27#include <linux/module.h>
28#include <linux/notifier.h>
29#include <linux/of.h>
30#include <linux/of_device.h>
31#include <linux/platform_device.h>
32#include <linux/pm_runtime.h>
33#include <linux/rculist.h>
34#include <linux/sh_dma.h>
35#include <linux/slab.h>
36#include <linux/spinlock.h>
37
38#include "../dmaengine.h"
39#include "shdma.h"
40
41/* DMA registers */
42#define SAR 0x00 /* Source Address Register */
43#define DAR 0x04 /* Destination Address Register */
44#define TCR 0x08 /* Transfer Count Register */
45#define CHCR 0x0C /* Channel Control Register */
46#define DMAOR 0x40 /* DMA Operation Register */
47
48#define TEND 0x18 /* USB-DMAC */
49
50#define SH_DMAE_DRV_NAME "sh-dma-engine"
51
52/* Default MEMCPY transfer size = 2^2 = 4 bytes */
53#define LOG2_DEFAULT_XFER_SIZE 2
54#define SH_DMA_SLAVE_NUMBER 256
55#define SH_DMA_TCR_MAX (16 * 1024 * 1024 - 1)
56
57/*
58 * Used for write-side mutual exclusion for the global device list,
59 * read-side synchronization by way of RCU, and per-controller data.
60 */
61static DEFINE_SPINLOCK(sh_dmae_lock);
62static LIST_HEAD(sh_dmae_devices);
63
64/*
65 * Different DMAC implementations provide different ways to clear DMA channels:
66 * (1) none - no CHCLR registers are available
67 * (2) one CHCLR register per channel - 0 has to be written to it to clear
68 * channel buffers
69 * (3) one CHCLR per several channels - 1 has to be written to the bit,
70 * corresponding to the specific channel to reset it
71 */
72static void channel_clear(struct sh_dmae_chan *sh_dc)
73{
74 struct sh_dmae_device *shdev = to_sh_dev(sh_dc);
75 const struct sh_dmae_channel *chan_pdata = shdev->pdata->channel +
76 sh_dc->shdma_chan.id;
77 u32 val = shdev->pdata->chclr_bitwise ? 1 << chan_pdata->chclr_bit : 0;
78
79 __raw_writel(val, shdev->chan_reg + chan_pdata->chclr_offset);
80}
81
82static void sh_dmae_writel(struct sh_dmae_chan *sh_dc, u32 data, u32 reg)
83{
84 __raw_writel(data, sh_dc->base + reg);
85}
86
87static u32 sh_dmae_readl(struct sh_dmae_chan *sh_dc, u32 reg)
88{
89 return __raw_readl(sh_dc->base + reg);
90}
91
92static u16 dmaor_read(struct sh_dmae_device *shdev)
93{
94 void __iomem *addr = shdev->chan_reg + DMAOR;
95
96 if (shdev->pdata->dmaor_is_32bit)
97 return __raw_readl(addr);
98 else
99 return __raw_readw(addr);
100}
101
102static void dmaor_write(struct sh_dmae_device *shdev, u16 data)
103{
104 void __iomem *addr = shdev->chan_reg + DMAOR;
105
106 if (shdev->pdata->dmaor_is_32bit)
107 __raw_writel(data, addr);
108 else
109 __raw_writew(data, addr);
110}
111
112static void chcr_write(struct sh_dmae_chan *sh_dc, u32 data)
113{
114 struct sh_dmae_device *shdev = to_sh_dev(sh_dc);
115
116 __raw_writel(data, sh_dc->base + shdev->chcr_offset);
117}
118
119static u32 chcr_read(struct sh_dmae_chan *sh_dc)
120{
121 struct sh_dmae_device *shdev = to_sh_dev(sh_dc);
122
123 return __raw_readl(sh_dc->base + shdev->chcr_offset);
124}
125
126/*
127 * Reset DMA controller
128 *
129 * SH7780 has two DMAOR register
130 */
131static void sh_dmae_ctl_stop(struct sh_dmae_device *shdev)
132{
133 unsigned short dmaor;
134 unsigned long flags;
135
136 spin_lock_irqsave(&sh_dmae_lock, flags);
137
138 dmaor = dmaor_read(shdev);
139 dmaor_write(shdev, dmaor & ~(DMAOR_NMIF | DMAOR_AE | DMAOR_DME));
140
141 spin_unlock_irqrestore(&sh_dmae_lock, flags);
142}
143
144static int sh_dmae_rst(struct sh_dmae_device *shdev)
145{
146 unsigned short dmaor;
147 unsigned long flags;
148
149 spin_lock_irqsave(&sh_dmae_lock, flags);
150
151 dmaor = dmaor_read(shdev) & ~(DMAOR_NMIF | DMAOR_AE | DMAOR_DME);
152
153 if (shdev->pdata->chclr_present) {
154 int i;
155 for (i = 0; i < shdev->pdata->channel_num; i++) {
156 struct sh_dmae_chan *sh_chan = shdev->chan[i];
157 if (sh_chan)
158 channel_clear(sh_chan);
159 }
160 }
161
162 dmaor_write(shdev, dmaor | shdev->pdata->dmaor_init);
163
164 dmaor = dmaor_read(shdev);
165
166 spin_unlock_irqrestore(&sh_dmae_lock, flags);
167
168 if (dmaor & (DMAOR_AE | DMAOR_NMIF)) {
169 dev_warn(shdev->shdma_dev.dma_dev.dev, "Can't initialize DMAOR.\n");
170 return -EIO;
171 }
172 if (shdev->pdata->dmaor_init & ~dmaor)
173 dev_warn(shdev->shdma_dev.dma_dev.dev,
174 "DMAOR=0x%x hasn't latched the initial value 0x%x.\n",
175 dmaor, shdev->pdata->dmaor_init);
176 return 0;
177}
178
179static bool dmae_is_busy(struct sh_dmae_chan *sh_chan)
180{
181 u32 chcr = chcr_read(sh_chan);
182
183 if ((chcr & (CHCR_DE | CHCR_TE)) == CHCR_DE)
184 return true; /* working */
185
186 return false; /* waiting */
187}
188
189static unsigned int calc_xmit_shift(struct sh_dmae_chan *sh_chan, u32 chcr)
190{
191 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
192 const struct sh_dmae_pdata *pdata = shdev->pdata;
193 int cnt = ((chcr & pdata->ts_low_mask) >> pdata->ts_low_shift) |
194 ((chcr & pdata->ts_high_mask) >> pdata->ts_high_shift);
195
196 if (cnt >= pdata->ts_shift_num)
197 cnt = 0;
198
199 return pdata->ts_shift[cnt];
200}
201
202static u32 log2size_to_chcr(struct sh_dmae_chan *sh_chan, int l2size)
203{
204 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
205 const struct sh_dmae_pdata *pdata = shdev->pdata;
206 int i;
207
208 for (i = 0; i < pdata->ts_shift_num; i++)
209 if (pdata->ts_shift[i] == l2size)
210 break;
211
212 if (i == pdata->ts_shift_num)
213 i = 0;
214
215 return ((i << pdata->ts_low_shift) & pdata->ts_low_mask) |
216 ((i << pdata->ts_high_shift) & pdata->ts_high_mask);
217}
218
219static void dmae_set_reg(struct sh_dmae_chan *sh_chan, struct sh_dmae_regs *hw)
220{
221 sh_dmae_writel(sh_chan, hw->sar, SAR);
222 sh_dmae_writel(sh_chan, hw->dar, DAR);
223 sh_dmae_writel(sh_chan, hw->tcr >> sh_chan->xmit_shift, TCR);
224}
225
226static void dmae_start(struct sh_dmae_chan *sh_chan)
227{
228 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
229 u32 chcr = chcr_read(sh_chan);
230
231 if (shdev->pdata->needs_tend_set)
232 sh_dmae_writel(sh_chan, 0xFFFFFFFF, TEND);
233
234 chcr |= CHCR_DE | shdev->chcr_ie_bit;
235 chcr_write(sh_chan, chcr & ~CHCR_TE);
236}
237
238static void dmae_init(struct sh_dmae_chan *sh_chan)
239{
240 /*
241 * Default configuration for dual address memory-memory transfer.
242 */
243 u32 chcr = DM_INC | SM_INC | RS_AUTO | log2size_to_chcr(sh_chan,
244 LOG2_DEFAULT_XFER_SIZE);
245 sh_chan->xmit_shift = calc_xmit_shift(sh_chan, chcr);
246 chcr_write(sh_chan, chcr);
247}
248
249static int dmae_set_chcr(struct sh_dmae_chan *sh_chan, u32 val)
250{
251 /* If DMA is active, cannot set CHCR. TODO: remove this superfluous check */
252 if (dmae_is_busy(sh_chan))
253 return -EBUSY;
254
255 sh_chan->xmit_shift = calc_xmit_shift(sh_chan, val);
256 chcr_write(sh_chan, val);
257
258 return 0;
259}
260
261static int dmae_set_dmars(struct sh_dmae_chan *sh_chan, u16 val)
262{
263 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
264 const struct sh_dmae_pdata *pdata = shdev->pdata;
265 const struct sh_dmae_channel *chan_pdata = &pdata->channel[sh_chan->shdma_chan.id];
266 void __iomem *addr = shdev->dmars;
267 unsigned int shift = chan_pdata->dmars_bit;
268
269 if (dmae_is_busy(sh_chan))
270 return -EBUSY;
271
272 if (pdata->no_dmars)
273 return 0;
274
275 /* in the case of a missing DMARS resource use first memory window */
276 if (!addr)
277 addr = shdev->chan_reg;
278 addr += chan_pdata->dmars;
279
280 __raw_writew((__raw_readw(addr) & (0xff00 >> shift)) | (val << shift),
281 addr);
282
283 return 0;
284}
285
286static void sh_dmae_start_xfer(struct shdma_chan *schan,
287 struct shdma_desc *sdesc)
288{
289 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
290 shdma_chan);
291 struct sh_dmae_desc *sh_desc = container_of(sdesc,
292 struct sh_dmae_desc, shdma_desc);
293 dev_dbg(sh_chan->shdma_chan.dev, "Queue #%d to %d: %u@%x -> %x\n",
294 sdesc->async_tx.cookie, sh_chan->shdma_chan.id,
295 sh_desc->hw.tcr, sh_desc->hw.sar, sh_desc->hw.dar);
296 /* Get the ld start address from ld_queue */
297 dmae_set_reg(sh_chan, &sh_desc->hw);
298 dmae_start(sh_chan);
299}
300
301static bool sh_dmae_channel_busy(struct shdma_chan *schan)
302{
303 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
304 shdma_chan);
305 return dmae_is_busy(sh_chan);
306}
307
308static void sh_dmae_setup_xfer(struct shdma_chan *schan,
309 int slave_id)
310{
311 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
312 shdma_chan);
313
314 if (slave_id >= 0) {
315 const struct sh_dmae_slave_config *cfg =
316 sh_chan->config;
317
318 dmae_set_dmars(sh_chan, cfg->mid_rid);
319 dmae_set_chcr(sh_chan, cfg->chcr);
320 } else {
321 dmae_init(sh_chan);
322 }
323}
324
325/*
326 * Find a slave channel configuration from the contoller list by either a slave
327 * ID in the non-DT case, or by a MID/RID value in the DT case
328 */
329static const struct sh_dmae_slave_config *dmae_find_slave(
330 struct sh_dmae_chan *sh_chan, int match)
331{
332 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
333 const struct sh_dmae_pdata *pdata = shdev->pdata;
334 const struct sh_dmae_slave_config *cfg;
335 int i;
336
337 if (!sh_chan->shdma_chan.dev->of_node) {
338 if (match >= SH_DMA_SLAVE_NUMBER)
339 return NULL;
340
341 for (i = 0, cfg = pdata->slave; i < pdata->slave_num; i++, cfg++)
342 if (cfg->slave_id == match)
343 return cfg;
344 } else {
345 for (i = 0, cfg = pdata->slave; i < pdata->slave_num; i++, cfg++)
346 if (cfg->mid_rid == match) {
347 sh_chan->shdma_chan.slave_id = i;
348 return cfg;
349 }
350 }
351
352 return NULL;
353}
354
355static int sh_dmae_set_slave(struct shdma_chan *schan,
356 int slave_id, dma_addr_t slave_addr, bool try)
357{
358 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
359 shdma_chan);
360 const struct sh_dmae_slave_config *cfg = dmae_find_slave(sh_chan, slave_id);
361 if (!cfg)
362 return -ENXIO;
363
364 if (!try) {
365 sh_chan->config = cfg;
366 sh_chan->slave_addr = slave_addr ? : cfg->addr;
367 }
368
369 return 0;
370}
371
372static void dmae_halt(struct sh_dmae_chan *sh_chan)
373{
374 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
375 u32 chcr = chcr_read(sh_chan);
376
377 chcr &= ~(CHCR_DE | CHCR_TE | shdev->chcr_ie_bit);
378 chcr_write(sh_chan, chcr);
379}
380
381static int sh_dmae_desc_setup(struct shdma_chan *schan,
382 struct shdma_desc *sdesc,
383 dma_addr_t src, dma_addr_t dst, size_t *len)
384{
385 struct sh_dmae_desc *sh_desc = container_of(sdesc,
386 struct sh_dmae_desc, shdma_desc);
387
388 if (*len > schan->max_xfer_len)
389 *len = schan->max_xfer_len;
390
391 sh_desc->hw.sar = src;
392 sh_desc->hw.dar = dst;
393 sh_desc->hw.tcr = *len;
394
395 return 0;
396}
397
398static void sh_dmae_halt(struct shdma_chan *schan)
399{
400 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
401 shdma_chan);
402 dmae_halt(sh_chan);
403}
404
405static bool sh_dmae_chan_irq(struct shdma_chan *schan, int irq)
406{
407 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
408 shdma_chan);
409
410 if (!(chcr_read(sh_chan) & CHCR_TE))
411 return false;
412
413 /* DMA stop */
414 dmae_halt(sh_chan);
415
416 return true;
417}
418
419static size_t sh_dmae_get_partial(struct shdma_chan *schan,
420 struct shdma_desc *sdesc)
421{
422 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
423 shdma_chan);
424 struct sh_dmae_desc *sh_desc = container_of(sdesc,
425 struct sh_dmae_desc, shdma_desc);
426 return sh_desc->hw.tcr -
427 (sh_dmae_readl(sh_chan, TCR) << sh_chan->xmit_shift);
428}
429
430/* Called from error IRQ or NMI */
431static bool sh_dmae_reset(struct sh_dmae_device *shdev)
432{
433 bool ret;
434
435 /* halt the dma controller */
436 sh_dmae_ctl_stop(shdev);
437
438 /* We cannot detect, which channel caused the error, have to reset all */
439 ret = shdma_reset(&shdev->shdma_dev);
440
441 sh_dmae_rst(shdev);
442
443 return ret;
444}
445
446static irqreturn_t sh_dmae_err(int irq, void *data)
447{
448 struct sh_dmae_device *shdev = data;
449
450 if (!(dmaor_read(shdev) & DMAOR_AE))
451 return IRQ_NONE;
452
453 sh_dmae_reset(shdev);
454 return IRQ_HANDLED;
455}
456
457static bool sh_dmae_desc_completed(struct shdma_chan *schan,
458 struct shdma_desc *sdesc)
459{
460 struct sh_dmae_chan *sh_chan = container_of(schan,
461 struct sh_dmae_chan, shdma_chan);
462 struct sh_dmae_desc *sh_desc = container_of(sdesc,
463 struct sh_dmae_desc, shdma_desc);
464 u32 sar_buf = sh_dmae_readl(sh_chan, SAR);
465 u32 dar_buf = sh_dmae_readl(sh_chan, DAR);
466
467 return (sdesc->direction == DMA_DEV_TO_MEM &&
468 (sh_desc->hw.dar + sh_desc->hw.tcr) == dar_buf) ||
469 (sdesc->direction != DMA_DEV_TO_MEM &&
470 (sh_desc->hw.sar + sh_desc->hw.tcr) == sar_buf);
471}
472
473static bool sh_dmae_nmi_notify(struct sh_dmae_device *shdev)
474{
475 /* Fast path out if NMIF is not asserted for this controller */
476 if ((dmaor_read(shdev) & DMAOR_NMIF) == 0)
477 return false;
478
479 return sh_dmae_reset(shdev);
480}
481
482static int sh_dmae_nmi_handler(struct notifier_block *self,
483 unsigned long cmd, void *data)
484{
485 struct sh_dmae_device *shdev;
486 int ret = NOTIFY_DONE;
487 bool triggered;
488
489 /*
490 * Only concern ourselves with NMI events.
491 *
492 * Normally we would check the die chain value, but as this needs
493 * to be architecture independent, check for NMI context instead.
494 */
495 if (!in_nmi())
496 return NOTIFY_DONE;
497
498 rcu_read_lock();
499 list_for_each_entry_rcu(shdev, &sh_dmae_devices, node) {
500 /*
501 * Only stop if one of the controllers has NMIF asserted,
502 * we do not want to interfere with regular address error
503 * handling or NMI events that don't concern the DMACs.
504 */
505 triggered = sh_dmae_nmi_notify(shdev);
506 if (triggered == true)
507 ret = NOTIFY_OK;
508 }
509 rcu_read_unlock();
510
511 return ret;
512}
513
514static struct notifier_block sh_dmae_nmi_notifier __read_mostly = {
515 .notifier_call = sh_dmae_nmi_handler,
516
517 /* Run before NMI debug handler and KGDB */
518 .priority = 1,
519};
520
521static int sh_dmae_chan_probe(struct sh_dmae_device *shdev, int id,
522 int irq, unsigned long flags)
523{
524 const struct sh_dmae_channel *chan_pdata = &shdev->pdata->channel[id];
525 struct shdma_dev *sdev = &shdev->shdma_dev;
526 struct platform_device *pdev = to_platform_device(sdev->dma_dev.dev);
527 struct sh_dmae_chan *sh_chan;
528 struct shdma_chan *schan;
529 int err;
530
531 sh_chan = devm_kzalloc(sdev->dma_dev.dev, sizeof(struct sh_dmae_chan),
532 GFP_KERNEL);
533 if (!sh_chan)
534 return -ENOMEM;
535
536 schan = &sh_chan->shdma_chan;
537 schan->max_xfer_len = SH_DMA_TCR_MAX + 1;
538
539 shdma_chan_probe(sdev, schan, id);
540
541 sh_chan->base = shdev->chan_reg + chan_pdata->offset;
542
543 /* set up channel irq */
544 if (pdev->id >= 0)
545 snprintf(sh_chan->dev_id, sizeof(sh_chan->dev_id),
546 "sh-dmae%d.%d", pdev->id, id);
547 else
548 snprintf(sh_chan->dev_id, sizeof(sh_chan->dev_id),
549 "sh-dma%d", id);
550
551 err = shdma_request_irq(schan, irq, flags, sh_chan->dev_id);
552 if (err) {
553 dev_err(sdev->dma_dev.dev,
554 "DMA channel %d request_irq error %d\n",
555 id, err);
556 goto err_no_irq;
557 }
558
559 shdev->chan[id] = sh_chan;
560 return 0;
561
562err_no_irq:
563 /* remove from dmaengine device node */
564 shdma_chan_remove(schan);
565 return err;
566}
567
568static void sh_dmae_chan_remove(struct sh_dmae_device *shdev)
569{
570 struct shdma_chan *schan;
571 int i;
572
573 shdma_for_each_chan(schan, &shdev->shdma_dev, i) {
574 BUG_ON(!schan);
575
576 shdma_chan_remove(schan);
577 }
578}
579
580#ifdef CONFIG_PM
581static int sh_dmae_runtime_suspend(struct device *dev)
582{
583 struct sh_dmae_device *shdev = dev_get_drvdata(dev);
584
585 sh_dmae_ctl_stop(shdev);
586 return 0;
587}
588
589static int sh_dmae_runtime_resume(struct device *dev)
590{
591 struct sh_dmae_device *shdev = dev_get_drvdata(dev);
592
593 return sh_dmae_rst(shdev);
594}
595#endif
596
597#ifdef CONFIG_PM_SLEEP
598static int sh_dmae_suspend(struct device *dev)
599{
600 struct sh_dmae_device *shdev = dev_get_drvdata(dev);
601
602 sh_dmae_ctl_stop(shdev);
603 return 0;
604}
605
606static int sh_dmae_resume(struct device *dev)
607{
608 struct sh_dmae_device *shdev = dev_get_drvdata(dev);
609 int i, ret;
610
611 ret = sh_dmae_rst(shdev);
612 if (ret < 0)
613 dev_err(dev, "Failed to reset!\n");
614
615 for (i = 0; i < shdev->pdata->channel_num; i++) {
616 struct sh_dmae_chan *sh_chan = shdev->chan[i];
617
618 if (!sh_chan->shdma_chan.desc_num)
619 continue;
620
621 if (sh_chan->shdma_chan.slave_id >= 0) {
622 const struct sh_dmae_slave_config *cfg = sh_chan->config;
623 dmae_set_dmars(sh_chan, cfg->mid_rid);
624 dmae_set_chcr(sh_chan, cfg->chcr);
625 } else {
626 dmae_init(sh_chan);
627 }
628 }
629
630 return 0;
631}
632#endif
633
634static const struct dev_pm_ops sh_dmae_pm = {
635 SET_SYSTEM_SLEEP_PM_OPS(sh_dmae_suspend, sh_dmae_resume)
636 SET_RUNTIME_PM_OPS(sh_dmae_runtime_suspend, sh_dmae_runtime_resume,
637 NULL)
638};
639
640static dma_addr_t sh_dmae_slave_addr(struct shdma_chan *schan)
641{
642 struct sh_dmae_chan *sh_chan = container_of(schan,
643 struct sh_dmae_chan, shdma_chan);
644
645 /*
646 * Implicit BUG_ON(!sh_chan->config)
647 * This is an exclusive slave DMA operation, may only be called after a
648 * successful slave configuration.
649 */
650 return sh_chan->slave_addr;
651}
652
653static struct shdma_desc *sh_dmae_embedded_desc(void *buf, int i)
654{
655 return &((struct sh_dmae_desc *)buf)[i].shdma_desc;
656}
657
658static const struct shdma_ops sh_dmae_shdma_ops = {
659 .desc_completed = sh_dmae_desc_completed,
660 .halt_channel = sh_dmae_halt,
661 .channel_busy = sh_dmae_channel_busy,
662 .slave_addr = sh_dmae_slave_addr,
663 .desc_setup = sh_dmae_desc_setup,
664 .set_slave = sh_dmae_set_slave,
665 .setup_xfer = sh_dmae_setup_xfer,
666 .start_xfer = sh_dmae_start_xfer,
667 .embedded_desc = sh_dmae_embedded_desc,
668 .chan_irq = sh_dmae_chan_irq,
669 .get_partial = sh_dmae_get_partial,
670};
671
672static const struct of_device_id sh_dmae_of_match[] = {
673 {.compatible = "renesas,shdma-r8a73a4", .data = r8a73a4_shdma_devid,},
674 {}
675};
676MODULE_DEVICE_TABLE(of, sh_dmae_of_match);
677
678static int sh_dmae_probe(struct platform_device *pdev)
679{
680 const enum dma_slave_buswidth widths =
681 DMA_SLAVE_BUSWIDTH_1_BYTE | DMA_SLAVE_BUSWIDTH_2_BYTES |
682 DMA_SLAVE_BUSWIDTH_4_BYTES | DMA_SLAVE_BUSWIDTH_8_BYTES |
683 DMA_SLAVE_BUSWIDTH_16_BYTES | DMA_SLAVE_BUSWIDTH_32_BYTES;
684 const struct sh_dmae_pdata *pdata;
685 unsigned long chan_flag[SH_DMAE_MAX_CHANNELS] = {};
686 int chan_irq[SH_DMAE_MAX_CHANNELS];
687 unsigned long irqflags = 0;
688 int err, errirq, i, irq_cnt = 0, irqres = 0, irq_cap = 0;
689 struct sh_dmae_device *shdev;
690 struct dma_device *dma_dev;
691 struct resource *chan, *dmars, *errirq_res, *chanirq_res;
692
693 if (pdev->dev.of_node)
694 pdata = of_device_get_match_data(&pdev->dev);
695 else
696 pdata = dev_get_platdata(&pdev->dev);
697
698 /* get platform data */
699 if (!pdata || !pdata->channel_num)
700 return -ENODEV;
701
702 chan = platform_get_resource(pdev, IORESOURCE_MEM, 0);
703 /* DMARS area is optional */
704 dmars = platform_get_resource(pdev, IORESOURCE_MEM, 1);
705 /*
706 * IRQ resources:
707 * 1. there always must be at least one IRQ IO-resource. On SH4 it is
708 * the error IRQ, in which case it is the only IRQ in this resource:
709 * start == end. If it is the only IRQ resource, all channels also
710 * use the same IRQ.
711 * 2. DMA channel IRQ resources can be specified one per resource or in
712 * ranges (start != end)
713 * 3. iff all events (channels and, optionally, error) on this
714 * controller use the same IRQ, only one IRQ resource can be
715 * specified, otherwise there must be one IRQ per channel, even if
716 * some of them are equal
717 * 4. if all IRQs on this controller are equal or if some specific IRQs
718 * specify IORESOURCE_IRQ_SHAREABLE in their resources, they will be
719 * requested with the IRQF_SHARED flag
720 */
721 errirq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
722 if (!chan || !errirq_res)
723 return -ENODEV;
724
725 shdev = devm_kzalloc(&pdev->dev, sizeof(struct sh_dmae_device),
726 GFP_KERNEL);
727 if (!shdev)
728 return -ENOMEM;
729
730 dma_dev = &shdev->shdma_dev.dma_dev;
731
732 shdev->chan_reg = devm_ioremap_resource(&pdev->dev, chan);
733 if (IS_ERR(shdev->chan_reg))
734 return PTR_ERR(shdev->chan_reg);
735 if (dmars) {
736 shdev->dmars = devm_ioremap_resource(&pdev->dev, dmars);
737 if (IS_ERR(shdev->dmars))
738 return PTR_ERR(shdev->dmars);
739 }
740
741 dma_dev->src_addr_widths = widths;
742 dma_dev->dst_addr_widths = widths;
743 dma_dev->directions = BIT(DMA_MEM_TO_DEV) | BIT(DMA_DEV_TO_MEM);
744 dma_dev->residue_granularity = DMA_RESIDUE_GRANULARITY_DESCRIPTOR;
745
746 if (!pdata->slave_only)
747 dma_cap_set(DMA_MEMCPY, dma_dev->cap_mask);
748 if (pdata->slave && pdata->slave_num)
749 dma_cap_set(DMA_SLAVE, dma_dev->cap_mask);
750
751 /* Default transfer size of 32 bytes requires 32-byte alignment */
752 dma_dev->copy_align = LOG2_DEFAULT_XFER_SIZE;
753
754 shdev->shdma_dev.ops = &sh_dmae_shdma_ops;
755 shdev->shdma_dev.desc_size = sizeof(struct sh_dmae_desc);
756 err = shdma_init(&pdev->dev, &shdev->shdma_dev,
757 pdata->channel_num);
758 if (err < 0)
759 goto eshdma;
760
761 /* platform data */
762 shdev->pdata = pdata;
763
764 if (pdata->chcr_offset)
765 shdev->chcr_offset = pdata->chcr_offset;
766 else
767 shdev->chcr_offset = CHCR;
768
769 if (pdata->chcr_ie_bit)
770 shdev->chcr_ie_bit = pdata->chcr_ie_bit;
771 else
772 shdev->chcr_ie_bit = CHCR_IE;
773
774 platform_set_drvdata(pdev, shdev);
775
776 pm_runtime_enable(&pdev->dev);
777 err = pm_runtime_get_sync(&pdev->dev);
778 if (err < 0)
779 dev_err(&pdev->dev, "%s(): GET = %d\n", __func__, err);
780
781 spin_lock_irq(&sh_dmae_lock);
782 list_add_tail_rcu(&shdev->node, &sh_dmae_devices);
783 spin_unlock_irq(&sh_dmae_lock);
784
785 /* reset dma controller - only needed as a test */
786 err = sh_dmae_rst(shdev);
787 if (err)
788 goto rst_err;
789
790 if (IS_ENABLED(CONFIG_CPU_SH4) || IS_ENABLED(CONFIG_ARCH_RENESAS)) {
791 chanirq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 1);
792
793 if (!chanirq_res)
794 chanirq_res = errirq_res;
795 else
796 irqres++;
797
798 if (chanirq_res == errirq_res ||
799 (errirq_res->flags & IORESOURCE_BITS) == IORESOURCE_IRQ_SHAREABLE)
800 irqflags = IRQF_SHARED;
801
802 errirq = errirq_res->start;
803
804 err = devm_request_irq(&pdev->dev, errirq, sh_dmae_err,
805 irqflags, "DMAC Address Error", shdev);
806 if (err) {
807 dev_err(&pdev->dev,
808 "DMA failed requesting irq #%d, error %d\n",
809 errirq, err);
810 goto eirq_err;
811 }
812 } else {
813 chanirq_res = errirq_res;
814 }
815
816 if (chanirq_res->start == chanirq_res->end &&
817 !platform_get_resource(pdev, IORESOURCE_IRQ, 1)) {
818 /* Special case - all multiplexed */
819 for (; irq_cnt < pdata->channel_num; irq_cnt++) {
820 if (irq_cnt < SH_DMAE_MAX_CHANNELS) {
821 chan_irq[irq_cnt] = chanirq_res->start;
822 chan_flag[irq_cnt] = IRQF_SHARED;
823 } else {
824 irq_cap = 1;
825 break;
826 }
827 }
828 } else {
829 do {
830 for (i = chanirq_res->start; i <= chanirq_res->end; i++) {
831 if (irq_cnt >= SH_DMAE_MAX_CHANNELS) {
832 irq_cap = 1;
833 break;
834 }
835
836 if ((errirq_res->flags & IORESOURCE_BITS) ==
837 IORESOURCE_IRQ_SHAREABLE)
838 chan_flag[irq_cnt] = IRQF_SHARED;
839 else
840 chan_flag[irq_cnt] = 0;
841 dev_dbg(&pdev->dev,
842 "Found IRQ %d for channel %d\n",
843 i, irq_cnt);
844 chan_irq[irq_cnt++] = i;
845 }
846
847 if (irq_cnt >= SH_DMAE_MAX_CHANNELS)
848 break;
849
850 chanirq_res = platform_get_resource(pdev,
851 IORESOURCE_IRQ, ++irqres);
852 } while (irq_cnt < pdata->channel_num && chanirq_res);
853 }
854
855 /* Create DMA Channel */
856 for (i = 0; i < irq_cnt; i++) {
857 err = sh_dmae_chan_probe(shdev, i, chan_irq[i], chan_flag[i]);
858 if (err)
859 goto chan_probe_err;
860 }
861
862 if (irq_cap)
863 dev_notice(&pdev->dev, "Attempting to register %d DMA "
864 "channels when a maximum of %d are supported.\n",
865 pdata->channel_num, SH_DMAE_MAX_CHANNELS);
866
867 pm_runtime_put(&pdev->dev);
868
869 err = dma_async_device_register(&shdev->shdma_dev.dma_dev);
870 if (err < 0)
871 goto edmadevreg;
872
873 return err;
874
875edmadevreg:
876 pm_runtime_get(&pdev->dev);
877
878chan_probe_err:
879 sh_dmae_chan_remove(shdev);
880
881eirq_err:
882rst_err:
883 spin_lock_irq(&sh_dmae_lock);
884 list_del_rcu(&shdev->node);
885 spin_unlock_irq(&sh_dmae_lock);
886
887 pm_runtime_put(&pdev->dev);
888 pm_runtime_disable(&pdev->dev);
889
890 shdma_cleanup(&shdev->shdma_dev);
891eshdma:
892 synchronize_rcu();
893
894 return err;
895}
896
897static int sh_dmae_remove(struct platform_device *pdev)
898{
899 struct sh_dmae_device *shdev = platform_get_drvdata(pdev);
900 struct dma_device *dma_dev = &shdev->shdma_dev.dma_dev;
901
902 dma_async_device_unregister(dma_dev);
903
904 spin_lock_irq(&sh_dmae_lock);
905 list_del_rcu(&shdev->node);
906 spin_unlock_irq(&sh_dmae_lock);
907
908 pm_runtime_disable(&pdev->dev);
909
910 sh_dmae_chan_remove(shdev);
911 shdma_cleanup(&shdev->shdma_dev);
912
913 synchronize_rcu();
914
915 return 0;
916}
917
918static struct platform_driver sh_dmae_driver = {
919 .driver = {
920 .pm = &sh_dmae_pm,
921 .name = SH_DMAE_DRV_NAME,
922 .of_match_table = sh_dmae_of_match,
923 },
924 .remove = sh_dmae_remove,
925};
926
927static int __init sh_dmae_init(void)
928{
929 /* Wire up NMI handling */
930 int err = register_die_notifier(&sh_dmae_nmi_notifier);
931 if (err)
932 return err;
933
934 return platform_driver_probe(&sh_dmae_driver, sh_dmae_probe);
935}
936module_init(sh_dmae_init);
937
938static void __exit sh_dmae_exit(void)
939{
940 platform_driver_unregister(&sh_dmae_driver);
941
942 unregister_die_notifier(&sh_dmae_nmi_notifier);
943}
944module_exit(sh_dmae_exit);
945
946MODULE_AUTHOR("Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>");
947MODULE_DESCRIPTION("Renesas SH DMA Engine driver");
948MODULE_LICENSE("GPL");
949MODULE_ALIAS("platform:" SH_DMAE_DRV_NAME);