| xj | b04a402 | 2021-11-25 15:01:52 +0800 | [diff] [blame^] | 1 | // SPDX-License-Identifier: GPL-2.0-only | 
|  | 2 | /* | 
|  | 3 | * Copyright (c) 2014-2015 MediaTek Inc. | 
|  | 4 | * Author: Chaotian.Jing <chaotian.jing@mediatek.com> | 
|  | 5 | */ | 
|  | 6 |  | 
|  | 7 | #include <linux/module.h> | 
|  | 8 | #include <linux/clk.h> | 
|  | 9 | #include <linux/delay.h> | 
|  | 10 | #include <linux/dma-mapping.h> | 
|  | 11 | #include <linux/ioport.h> | 
|  | 12 | #include <linux/irq.h> | 
|  | 13 | #include <linux/of_address.h> | 
|  | 14 | #include <linux/of_device.h> | 
|  | 15 | #include <linux/of_irq.h> | 
|  | 16 | #include <linux/of_gpio.h> | 
|  | 17 | #include <linux/pinctrl/consumer.h> | 
|  | 18 | #include <linux/platform_device.h> | 
|  | 19 | #include <linux/pm.h> | 
|  | 20 | #include <linux/pm_runtime.h> | 
|  | 21 | #include <linux/regulator/consumer.h> | 
|  | 22 | #include <linux/slab.h> | 
|  | 23 | #include <linux/spinlock.h> | 
|  | 24 | #include <linux/interrupt.h> | 
|  | 25 |  | 
|  | 26 | #include <linux/mmc/card.h> | 
|  | 27 | #include <linux/mmc/core.h> | 
|  | 28 | #include <linux/mmc/host.h> | 
|  | 29 | #include <linux/mmc/mmc.h> | 
|  | 30 | #include <linux/mmc/sd.h> | 
|  | 31 | #include <linux/mmc/sdio.h> | 
|  | 32 | #include <linux/mmc/slot-gpio.h> | 
|  | 33 |  | 
|  | 34 | #include "cqhci.h" | 
|  | 35 | #include "host.h" | 
|  | 36 | #include "card.h" | 
|  | 37 | #include "mtk_sd.h" | 
|  | 38 | #include "msdc_reg.h" | 
|  | 39 | #include "dbg.h" | 
|  | 40 | //#define CONFIG_FPGA_EARLY_PORTING | 
|  | 41 |  | 
|  | 42 | #define MAX_BD_NUM          1024 | 
|  | 43 |  | 
|  | 44 | static int msdc_execute_tuning(struct mmc_host *mmc, u32 opcode); | 
|  | 45 |  | 
|  | 46 | /*--------------------------------------------------------------------------*/ | 
|  | 47 | /* Register Offset                                                          */ | 
|  | 48 | /*--------------------------------------------------------------------------*/ | 
|  | 49 | #ifndef MSDC_AUTOK | 
|  | 50 | #define MSDC_CFG         0x0 | 
|  | 51 | #define MSDC_IOCON       0x04 | 
|  | 52 | #define MSDC_PS          0x08 | 
|  | 53 | #define MSDC_INT         0x0c | 
|  | 54 | #define MSDC_INTEN       0x10 | 
|  | 55 | #define MSDC_FIFOCS      0x14 | 
|  | 56 | #define SDC_CFG          0x30 | 
|  | 57 | #define SDC_CMD          0x34 | 
|  | 58 | #define SDC_ARG          0x38 | 
|  | 59 | #define SDC_STS          0x3c | 
|  | 60 | #define SDC_RESP0        0x40 | 
|  | 61 | #define SDC_RESP1        0x44 | 
|  | 62 | #define SDC_RESP2        0x48 | 
|  | 63 | #define SDC_RESP3        0x4c | 
|  | 64 | #define SDC_BLK_NUM      0x50 | 
|  | 65 | #define SDC_ADV_CFG0     0x64 | 
|  | 66 | #define EMMC_IOCON       0x7c | 
|  | 67 | #define SDC_ACMD_RESP    0x80 | 
|  | 68 | #define MSDC_DMA_SA      0x90 | 
|  | 69 | #define MSDC_DMA_CTRL    0x98 | 
|  | 70 | #define MSDC_DMA_CFG     0x9c | 
|  | 71 | #define MSDC_PATCH_BIT   0xb0 | 
|  | 72 | #define MSDC_PATCH_BIT1  0xb4 | 
|  | 73 | #define MSDC_PATCH_BIT2  0xb8 | 
|  | 74 | #define MSDC_PAD_TUNE0   0xf0 | 
|  | 75 | #define PAD_DS_TUNE      0x188 | 
|  | 76 | #define PAD_CMD_TUNE     0x18c | 
|  | 77 | #define EMMC50_CFG0      0x208 | 
|  | 78 | #define EMMC50_CFG3      0x220 | 
|  | 79 | #define SDC_FIFO_CFG     0x228 | 
|  | 80 |  | 
|  | 81 | /*--------------------------------------------------------------------------*/ | 
|  | 82 | /* Top Pad Register Offset                                                  */ | 
|  | 83 | /*--------------------------------------------------------------------------*/ | 
|  | 84 | #define EMMC_TOP_CONTROL	0x00 | 
|  | 85 | #define EMMC_TOP_CMD		0x04 | 
|  | 86 | #define TOP_EMMC50_PAD_DS_TUNE	0x0c | 
|  | 87 | #endif | 
|  | 88 | /*--------------------------------------------------------------------------*/ | 
|  | 89 | /* Register Mask                                                            */ | 
|  | 90 | /*--------------------------------------------------------------------------*/ | 
|  | 91 |  | 
|  | 92 | /* MSDC_CFG mask */ | 
|  | 93 | #define MSDC_CFG_MODE           (0x1 << 0)	/* RW */ | 
|  | 94 | #define MSDC_CFG_CKPDN          (0x1 << 1)	/* RW */ | 
|  | 95 | #define MSDC_CFG_RST            (0x1 << 2)	/* RW */ | 
|  | 96 | #define MSDC_CFG_PIO            (0x1 << 3)	/* RW */ | 
|  | 97 | #define MSDC_CFG_CKDRVEN        (0x1 << 4)	/* RW */ | 
|  | 98 | #define MSDC_CFG_BV18SDT        (0x1 << 5)	/* RW */ | 
|  | 99 | #define MSDC_CFG_BV18PSS        (0x1 << 6)	/* R  */ | 
|  | 100 | #define MSDC_CFG_CKSTB          (0x1 << 7)	/* R  */ | 
|  | 101 | /* #define MSDC_CFG_CKDIV          (0xff << 8) */	/* RW */ | 
|  | 102 | /* #define MSDC_CFG_CKMOD          (0x3 << 16) */	/* RW */ | 
|  | 103 | #define MSDC_CFG_HS400_CK_MODE  (0x1 << 18)	/* RW */ | 
|  | 104 | #define MSDC_CFG_HS400_CK_MODE_EXTRA  (0x1 << 22)	/* RW */ | 
|  | 105 | #define MSDC_CFG_CKDIV_EXTRA    (0xfff << 8)	/* RW */ | 
|  | 106 | /* #define MSDC_CFG_CKMOD_EXTRA    (0x3 << 20) */	/* RW */ | 
|  | 107 |  | 
|  | 108 | /* MSDC_IOCON mask */ | 
|  | 109 | #define MSDC_IOCON_SDR104CKS    (0x1 << 0)	/* RW */ | 
|  | 110 | #define MSDC_IOCON_RSPL         (0x1 << 1)	/* RW */ | 
|  | 111 | #define MSDC_IOCON_DSPL         (0x1 << 2)	/* RW */ | 
|  | 112 | #define MSDC_IOCON_DDLSEL       (0x1 << 3)	/* RW */ | 
|  | 113 | #define MSDC_IOCON_DDR50CKD     (0x1 << 4)	/* RW */ | 
|  | 114 | #define MSDC_IOCON_DSPLSEL      (0x1 << 5)	/* RW */ | 
|  | 115 | #define MSDC_IOCON_W_DSPL       (0x1 << 8)	/* RW */ | 
|  | 116 | #define MSDC_IOCON_D0SPL        (0x1 << 16)	/* RW */ | 
|  | 117 | #define MSDC_IOCON_D1SPL        (0x1 << 17)	/* RW */ | 
|  | 118 | #define MSDC_IOCON_D2SPL        (0x1 << 18)	/* RW */ | 
|  | 119 | #define MSDC_IOCON_D3SPL        (0x1 << 19)	/* RW */ | 
|  | 120 | #define MSDC_IOCON_D4SPL        (0x1 << 20)	/* RW */ | 
|  | 121 | #define MSDC_IOCON_D5SPL        (0x1 << 21)	/* RW */ | 
|  | 122 | #define MSDC_IOCON_D6SPL        (0x1 << 22)	/* RW */ | 
|  | 123 | #define MSDC_IOCON_D7SPL        (0x1 << 23)	/* RW */ | 
|  | 124 | #define MSDC_IOCON_RISCSZ       (0x3 << 24)	/* RW */ | 
|  | 125 |  | 
|  | 126 | /* MSDC_PS mask */ | 
|  | 127 | #define MSDC_PS_CDEN            (0x1 << 0)	/* RW */ | 
|  | 128 | #define MSDC_PS_CDSTS           (0x1 << 1)	/* R  */ | 
|  | 129 | #define MSDC_PS_CDDEBOUNCE      (0xf << 12)	/* RW */ | 
|  | 130 | #define MSDC_PS_DAT             (0xff << 16)	/* R  */ | 
|  | 131 | #define MSDC_PS_CMD             (0x1 << 24)	/* R  */ | 
|  | 132 | /* #define MSDC_PS_WP              (0x1 << 31) */	/* R  */ | 
|  | 133 |  | 
|  | 134 | /* MSDC_INT mask */ | 
|  | 135 | #define MSDC_INT_MMCIRQ         (0x1 << 0)	/* W1C */ | 
|  | 136 | #define MSDC_INT_CDSC           (0x1 << 1)	/* W1C */ | 
|  | 137 | #define MSDC_INT_ACMDRDY        (0x1 << 3)	/* W1C */ | 
|  | 138 | #define MSDC_INT_ACMDTMO        (0x1 << 4)	/* W1C */ | 
|  | 139 | #define MSDC_INT_ACMDCRCERR     (0x1 << 5)	/* W1C */ | 
|  | 140 | #define MSDC_INT_DMAQ_EMPTY     (0x1 << 6)	/* W1C */ | 
|  | 141 | #define MSDC_INT_SDIOIRQ        (0x1 << 7)	/* W1C */ | 
|  | 142 | #define MSDC_INT_CMDRDY         (0x1 << 8)	/* W1C */ | 
|  | 143 | #define MSDC_INT_CMDTMO         (0x1 << 9)	/* W1C */ | 
|  | 144 | #define MSDC_INT_RSPCRCERR      (0x1 << 10)	/* W1C */ | 
|  | 145 | #define MSDC_INT_CSTA           (0x1 << 11)	/* R */ | 
|  | 146 | #define MSDC_INT_XFER_COMPL     (0x1 << 12)	/* W1C */ | 
|  | 147 | #define MSDC_INT_DXFER_DONE     (0x1 << 13)	/* W1C */ | 
|  | 148 | #define MSDC_INT_DATTMO         (0x1 << 14)	/* W1C */ | 
|  | 149 | #define MSDC_INT_DATCRCERR      (0x1 << 15)	/* W1C */ | 
|  | 150 | #define MSDC_INT_ACMD19_DONE    (0x1 << 16)	/* W1C */ | 
|  | 151 | #define MSDC_INT_DMA_BDCSERR    (0x1 << 17)	/* W1C */ | 
|  | 152 | #define MSDC_INT_DMA_GPDCSERR   (0x1 << 18)	/* W1C */ | 
|  | 153 | #define MSDC_INT_DMA_PROTECT    (0x1 << 19)	/* W1C */ | 
|  | 154 | #define MSDC_INT_CMDQ           (0x1 << 28)	/* W1C */ | 
|  | 155 |  | 
|  | 156 | /* MSDC_INTEN mask */ | 
|  | 157 | #define MSDC_INTEN_MMCIRQ       (0x1 << 0)	/* RW */ | 
|  | 158 | #define MSDC_INTEN_CDSC         (0x1 << 1)	/* RW */ | 
|  | 159 | #define MSDC_INTEN_ACMDRDY      (0x1 << 3)	/* RW */ | 
|  | 160 | #define MSDC_INTEN_ACMDTMO      (0x1 << 4)	/* RW */ | 
|  | 161 | #define MSDC_INTEN_ACMDCRCERR   (0x1 << 5)	/* RW */ | 
|  | 162 | #define MSDC_INTEN_DMAQ_EMPTY   (0x1 << 6)	/* RW */ | 
|  | 163 | #define MSDC_INTEN_SDIOIRQ      (0x1 << 7)	/* RW */ | 
|  | 164 | #define MSDC_INTEN_CMDRDY       (0x1 << 8)	/* RW */ | 
|  | 165 | #define MSDC_INTEN_CMDTMO       (0x1 << 9)	/* RW */ | 
|  | 166 | #define MSDC_INTEN_RSPCRCERR    (0x1 << 10)	/* RW */ | 
|  | 167 | #define MSDC_INTEN_CSTA         (0x1 << 11)	/* RW */ | 
|  | 168 | #define MSDC_INTEN_XFER_COMPL   (0x1 << 12)	/* RW */ | 
|  | 169 | #define MSDC_INTEN_DXFER_DONE   (0x1 << 13)	/* RW */ | 
|  | 170 | #define MSDC_INTEN_DATTMO       (0x1 << 14)	/* RW */ | 
|  | 171 | #define MSDC_INTEN_DATCRCERR    (0x1 << 15)	/* RW */ | 
|  | 172 | #define MSDC_INTEN_ACMD19_DONE  (0x1 << 16)	/* RW */ | 
|  | 173 | #define MSDC_INTEN_DMA_BDCSERR  (0x1 << 17)	/* RW */ | 
|  | 174 | #define MSDC_INTEN_DMA_GPDCSERR (0x1 << 18)	/* RW */ | 
|  | 175 | #define MSDC_INTEN_DMA_PROTECT  (0x1 << 19)	/* RW */ | 
|  | 176 |  | 
|  | 177 | /* MSDC_FIFOCS mask */ | 
|  | 178 | #define MSDC_FIFOCS_RXCNT       (0xff << 0)	/* R */ | 
|  | 179 | #define MSDC_FIFOCS_TXCNT       (0xff << 16)	/* R */ | 
|  | 180 | /* #define MSDC_FIFOCS_CLR         (0x1 << 31) */	/* RW */ | 
|  | 181 |  | 
|  | 182 | /* SDC_CFG mask */ | 
|  | 183 | #define SDC_CFG_SDIOINTWKUP     (0x1 << 0)	/* RW */ | 
|  | 184 | #define SDC_CFG_INSWKUP         (0x1 << 1)	/* RW */ | 
|  | 185 | #define SDC_CFG_WRDTOC          (0x1fff  << 2)  /* RW */ | 
|  | 186 | #define SDC_CFG_BUSWIDTH        (0x3 << 16)	/* RW */ | 
|  | 187 | #define SDC_CFG_SDIO            (0x1 << 19)	/* RW */ | 
|  | 188 | #define SDC_CFG_SDIOIDE         (0x1 << 20)	/* RW */ | 
|  | 189 | #define SDC_CFG_INTATGAP        (0x1 << 21)	/* RW */ | 
|  | 190 | /* #define SDC_CFG_DTOC            (0xff << 24) */	/* RW */ | 
|  | 191 |  | 
|  | 192 | /* SDC_STS mask */ | 
|  | 193 | #define SDC_STS_SDCBUSY         (0x1 << 0)	/* RW */ | 
|  | 194 | #define SDC_STS_CMDBUSY         (0x1 << 1)	/* RW */ | 
|  | 195 | #define SDC_STS_SWR_COMPL       (0x1 << 31)	/* RW */ | 
|  | 196 |  | 
|  | 197 | #define SDC_DAT1_IRQ_TRIGGER	(0x1 << 19)	/* RW */ | 
|  | 198 | /* SDC_ADV_CFG0 mask */ | 
|  | 199 | #define SDC_RX_ENHANCE_EN	(0x1 << 20)	/* RW */ | 
|  | 200 |  | 
|  | 201 | #define DMA_SA_H4BIT     0x8c | 
|  | 202 | /* DMA_SA_H4BIT mask */ | 
|  | 203 | #define DMA_ADDR_HIGH_4BIT      (0xf << 0)      /* RW */ | 
|  | 204 |  | 
|  | 205 | /* MSDC_DMA_CTRL mask */ | 
|  | 206 | #define MSDC_DMA_CTRL_START     (0x1 << 0)	/* W */ | 
|  | 207 | #define MSDC_DMA_CTRL_STOP      (0x1 << 1)	/* W */ | 
|  | 208 | #define MSDC_DMA_CTRL_RESUME    (0x1 << 2)	/* W */ | 
|  | 209 | #define MSDC_DMA_CTRL_MODE      (0x1 << 8)	/* RW */ | 
|  | 210 | #define MSDC_DMA_CTRL_LASTBUF   (0x1 << 10)	/* RW */ | 
|  | 211 | #define MSDC_DMA_CTRL_BRUSTSZ   (0x7 << 12)	/* RW */ | 
|  | 212 |  | 
|  | 213 | /* MSDC_DMA_CFG mask */ | 
|  | 214 | #define MSDC_DMA_CFG_STS        (0x1 << 0)	/* R */ | 
|  | 215 | #define MSDC_DMA_CFG_DECSEN     (0x1 << 1)	/* RW */ | 
|  | 216 | #define MSDC_DMA_CFG_AHBHPROT2  (0x2 << 8)	/* RW */ | 
|  | 217 | #define MSDC_DMA_CFG_ACTIVEEN   (0x2 << 12)	/* RW */ | 
|  | 218 | #define MSDC_DMA_CFG_CS12B16B   (0x1 << 16)	/* RW */ | 
|  | 219 |  | 
|  | 220 | /* MSDC_PATCH_BIT mask */ | 
|  | 221 | #define MSDC_PATCH_BIT_ODDSUPP    (0x1 <<  1)	/* RW */ | 
|  | 222 | #define MSDC_INT_DAT_LATCH_CK_SEL (0x7 <<  7) | 
|  | 223 | #define MSDC_CKGEN_MSDC_DLY_SEL   (0x1f << 10) | 
|  | 224 | #define MSDC_PATCH_BIT_IODSSEL    (0x1 << 16)	/* RW */ | 
|  | 225 | #define MSDC_PATCH_BIT_IOINTSEL   (0x1 << 17)	/* RW */ | 
|  | 226 | #define MSDC_PATCH_BIT_BUSYDLY    (0xf << 18)	/* RW */ | 
|  | 227 | #define MSDC_PATCH_BIT_WDOD       (0xf << 22)	/* RW */ | 
|  | 228 | #define MSDC_PATCH_BIT_IDRTSEL    (0x1 << 26)	/* RW */ | 
|  | 229 | #define MSDC_PATCH_BIT_CMDFSEL    (0x1 << 27)	/* RW */ | 
|  | 230 | #define MSDC_PATCH_BIT_INTDLSEL   (0x1 << 28)	/* RW */ | 
|  | 231 | #define MSDC_PATCH_BIT_SPCPUSH    (0x1 << 29)	/* RW */ | 
|  | 232 | #define MSDC_PATCH_BIT_DECRCTMO   (0x1 << 30)	/* RW */ | 
|  | 233 |  | 
|  | 234 | #define MSDC_PB1_BUSY_CHECK_SEL   (0x1 << 7)    /* RW */ | 
|  | 235 | #define MSDC_PATCH_BIT1_CMDTA     (0x7 << 3)    /* RW */ | 
|  | 236 | #define MSDC_PATCH_BIT1_STOP_DLY  (0xf << 8)    /* RW */ | 
|  | 237 |  | 
|  | 238 | #define MSDC_PATCH_BIT2_CFGRESP   (0x1 << 15)   /* RW */ | 
|  | 239 | #define MSDC_PATCH_BIT2_CFGCRCSTS (0x1 << 28)   /* RW */ | 
|  | 240 | #define MSDC_PB2_SUPPORT_64G      (0x1 << 1)    /* RW */ | 
|  | 241 | #define MSDC_PB2_RESPWAIT         (0x3 << 2)    /* RW */ | 
|  | 242 | #define MSDC_PB2_RESPSTSENSEL     (0x7 << 16)   /* RW */ | 
|  | 243 | /* #define MSDC_PB2_CRCSTSENSEL      (0x7 << 29) */	/* RW */ | 
|  | 244 |  | 
|  | 245 | #define MSDC_PAD_TUNE_DATWRDLY	  (0x1f <<  0)	/* RW */ | 
|  | 246 | #define MSDC_PAD_TUNE_DATRRDLY	  (0x1f <<  8)	/* RW */ | 
|  | 247 | #define MSDC_PAD_TUNE_CMDRDLY	  (0x1f << 16)  /* RW */ | 
|  | 248 | #define MSDC_PAD_TUNE_CMDRRDLY	  (0x1f << 22)	/* RW */ | 
|  | 249 | #define MSDC_PAD_TUNE_CLKTDLY	  (0x1f << 27)  /* RW */ | 
|  | 250 | #define MSDC_PAD_TUNE_RXDLYSEL	  (0x1 << 15)   /* RW */ | 
|  | 251 | #define MSDC_PAD_TUNE_RD_SEL	  (0x1 << 13)   /* RW */ | 
|  | 252 | #define MSDC_PAD_TUNE_CMD_SEL	  (0x1 << 21)   /* RW */ | 
|  | 253 |  | 
|  | 254 | #define PAD_DS_TUNE_DLY1	  (0x1f << 2)   /* RW */ | 
|  | 255 | #define PAD_DS_TUNE_DLY2	  (0x1f << 7)   /* RW */ | 
|  | 256 | #define PAD_DS_TUNE_DLY3	  (0x1f << 12)  /* RW */ | 
|  | 257 |  | 
|  | 258 | #define PAD_CMD_TUNE_RX_DLY3	  (0x1f << 1)  /* RW */ | 
|  | 259 |  | 
|  | 260 | #define EMMC50_CFG_PADCMD_LATCHCK (0x1 << 0)   /* RW */ | 
|  | 261 | #define EMMC50_CFG_CRCSTS_EDGE    (0x1 << 3)   /* RW */ | 
|  | 262 | #define EMMC50_CFG_CFCSTS_SEL     (0x1 << 4)   /* RW */ | 
|  | 263 |  | 
|  | 264 | #define EMMC50_CFG3_OUTS_WR       (0x1f << 0)  /* RW */ | 
|  | 265 |  | 
|  | 266 | #define SDC_FIFO_CFG_WRVALIDSEL   (0x1 << 24)  /* RW */ | 
|  | 267 | #define SDC_FIFO_CFG_RDVALIDSEL   (0x1 << 25)  /* RW */ | 
|  | 268 |  | 
|  | 269 | /* EMMC_TOP_CONTROL mask */ | 
|  | 270 | #define PAD_RXDLY_SEL           (0x1 << 0)      /* RW */ | 
|  | 271 | #define DELAY_EN                (0x1 << 1)      /* RW */ | 
|  | 272 | /* #define PAD_DAT_RD_RXDLY2       (0x1f << 2) */	/* RW */ | 
|  | 273 | /* #define PAD_DAT_RD_RXDLY        (0x1f << 7) */	/* RW */ | 
|  | 274 | #define PAD_DAT_RD_RXDLY2_SEL   (0x1 << 12)     /* RW */ | 
|  | 275 | #define PAD_DAT_RD_RXDLY_SEL    (0x1 << 13)     /* RW */ | 
|  | 276 | #define DATA_K_VALUE_SEL        (0x1 << 14)     /* RW */ | 
|  | 277 | #define SDC_RX_ENH_EN           (0x1 << 15)     /* TW */ | 
|  | 278 |  | 
|  | 279 | /* EMMC_TOP_CMD mask */ | 
|  | 280 | /* #define PAD_CMD_RXDLY2          (0x1f << 0) */	/* RW */ | 
|  | 281 | /* #define PAD_CMD_RXDLY           (0x1f << 5) */	/* RW */ | 
|  | 282 | #define PAD_CMD_RD_RXDLY2_SEL   (0x1 << 10)     /* RW */ | 
|  | 283 | #define PAD_CMD_RD_RXDLY_SEL    (0x1 << 11)     /* RW */ | 
|  | 284 | /* #define PAD_CMD_TX_DLY          (0x1f << 12) */	/* RW */ | 
|  | 285 |  | 
|  | 286 | #define REQ_CMD_EIO  (0x1 << 0) | 
|  | 287 | #define REQ_CMD_TMO  (0x1 << 1) | 
|  | 288 | #define REQ_DAT_ERR  (0x1 << 2) | 
|  | 289 | #define REQ_STOP_EIO (0x1 << 3) | 
|  | 290 | #define REQ_STOP_TMO (0x1 << 4) | 
|  | 291 | #define REQ_CMD_BUSY (0x1 << 5) | 
|  | 292 | #define REQ_CRC_STATUS_ERR (0x1 << 6) | 
|  | 293 |  | 
|  | 294 | #define MSDC_PREPARE_FLAG (0x1 << 0) | 
|  | 295 | #define MSDC_ASYNC_FLAG (0x1 << 1) | 
|  | 296 | #define MSDC_MMAP_FLAG (0x1 << 2) | 
|  | 297 |  | 
|  | 298 | #define MTK_MMC_AUTOSUSPEND_DELAY	50 | 
|  | 299 | #define CMD_TIMEOUT         (HZ/10 * 5)	/* 100ms x5 */ | 
|  | 300 | #define DAT_TIMEOUT         (HZ    * 5)	/* 1000ms x5 */ | 
|  | 301 |  | 
|  | 302 | #define DEFAULT_DEBOUNCE	(8)	/* 8 cycles CD debounce */ | 
|  | 303 |  | 
|  | 304 | #define PAD_DELAY_MAX	32 /* PAD delay cells */ | 
|  | 305 |  | 
|  | 306 | /* Because colgin does not have VMCH,so force to assgin OCR */ | 
|  | 307 | #define MSDC_OCR_AVAIL\ | 
|  | 308 | (MMC_VDD_28_29 | MMC_VDD_29_30 | MMC_VDD_30_31) | 
|  | 309 |  | 
|  | 310 | #ifdef CONFIG_FPGA_EARLY_PORTING | 
|  | 311 | #define MSDC_OCR_AVAIL\ | 
|  | 312 | (MMC_VDD_28_29 | MMC_VDD_29_30 | MMC_VDD_30_31 \ | 
|  | 313 | | MMC_VDD_31_32 | MMC_VDD_32_33) | 
|  | 314 | #endif | 
|  | 315 |  | 
|  | 316 | #define VOL_3000        3000  /*Set inital voltage of VMC to 3V*/ | 
|  | 317 |  | 
|  | 318 | /*--------------------------------------------------------------------------*/ | 
|  | 319 | /* Descriptor Structure                                                     */ | 
|  | 320 | /*--------------------------------------------------------------------------*/ | 
|  | 321 | struct mt_gpdma_desc { | 
|  | 322 | u32 gpd_info; | 
|  | 323 | #define GPDMA_DESC_HWO		(0x1 << 0) | 
|  | 324 | #define GPDMA_DESC_BDP		(0x1 << 1) | 
|  | 325 | #define GPDMA_DESC_CHECKSUM	(0xff << 8) /* bit8 ~ bit15 */ | 
|  | 326 | #define GPDMA_DESC_INT		(0x1 << 16) | 
|  | 327 | #define GPDMA_DESC_NEXT_H4	(0xf << 24) | 
|  | 328 | #define GPDMA_DESC_PTR_H4	(0xf << 28) | 
|  | 329 | u32 next; | 
|  | 330 | u32 ptr; | 
|  | 331 | u32 gpd_data_len; | 
|  | 332 | #define GPDMA_DESC_BUFLEN	(0xffff) /* bit0 ~ bit15 */ | 
|  | 333 | #define GPDMA_DESC_EXTLEN	(0xff << 16) /* bit16 ~ bit23 */ | 
|  | 334 | u32 arg; | 
|  | 335 | u32 blknum; | 
|  | 336 | u32 cmd; | 
|  | 337 | }; | 
|  | 338 |  | 
|  | 339 | struct mt_bdma_desc { | 
|  | 340 | u32 bd_info; | 
|  | 341 | #define BDMA_DESC_EOL		(0x1 << 0) | 
|  | 342 | #define BDMA_DESC_CHECKSUM	(0xff << 8) /* bit8 ~ bit15 */ | 
|  | 343 | #define BDMA_DESC_BLKPAD	(0x1 << 17) | 
|  | 344 | #define BDMA_DESC_DWPAD		(0x1 << 18) | 
|  | 345 | #define BDMA_DESC_NEXT_H4	(0xf << 24) | 
|  | 346 | #define BDMA_DESC_PTR_H4	(0xf << 28) | 
|  | 347 | u32 next; | 
|  | 348 | u32 ptr; | 
|  | 349 | u32 bd_data_len; | 
|  | 350 | #define BDMA_DESC_BUFLEN	(0xffff) /* bit0 ~ bit15 */ | 
|  | 351 | #define BDMA_DESC_BUFLEN_EXT	(0xffffff) /* bit0 ~ bit23 */ | 
|  | 352 | }; | 
|  | 353 |  | 
|  | 354 | static const struct mtk_mmc_compatible mt8135_compat = { | 
|  | 355 | .clk_div_bits = 8, | 
|  | 356 | .hs400_tune = false, | 
|  | 357 | .pad_tune_reg = OFFSET_MSDC_PAD_TUNE, | 
|  | 358 | .async_fifo = false, | 
|  | 359 | .data_tune = false, | 
|  | 360 | .busy_check = false, | 
|  | 361 | .stop_clk_fix = false, | 
|  | 362 | .enhance_rx = false, | 
|  | 363 | .support_64g = false, | 
|  | 364 | }; | 
|  | 365 |  | 
|  | 366 | static const struct mtk_mmc_compatible mt8168_compat = { | 
|  | 367 | .clk_div_bits = 12, | 
|  | 368 | .hs400_tune = false, | 
|  | 369 | .pad_tune_reg = OFFSET_MSDC_PAD_TUNE0, | 
|  | 370 | .async_fifo = true, | 
|  | 371 | .data_tune = true, | 
|  | 372 | .busy_check = true, | 
|  | 373 | .stop_clk_fix = true, | 
|  | 374 | .enhance_rx = true, | 
|  | 375 | .support_64g = true, | 
|  | 376 | }; | 
|  | 377 |  | 
|  | 378 | static const struct mtk_mmc_compatible mt8173_compat = { | 
|  | 379 | .clk_div_bits = 8, | 
|  | 380 | .hs400_tune = true, | 
|  | 381 | .pad_tune_reg = OFFSET_MSDC_PAD_TUNE, | 
|  | 382 | .async_fifo = false, | 
|  | 383 | .data_tune = false, | 
|  | 384 | .busy_check = false, | 
|  | 385 | .stop_clk_fix = false, | 
|  | 386 | .enhance_rx = false, | 
|  | 387 | .support_64g = false, | 
|  | 388 | }; | 
|  | 389 |  | 
|  | 390 | static const struct mtk_mmc_compatible mt8183_compat = { | 
|  | 391 | .clk_div_bits = 12, | 
|  | 392 | .hs400_tune = false, | 
|  | 393 | .pad_tune_reg = OFFSET_MSDC_PAD_TUNE0, | 
|  | 394 | .async_fifo = true, | 
|  | 395 | .data_tune = true, | 
|  | 396 | .busy_check = true, | 
|  | 397 | .stop_clk_fix = true, | 
|  | 398 | .enhance_rx = true, | 
|  | 399 | .support_64g = true, | 
|  | 400 | }; | 
|  | 401 |  | 
|  | 402 | static const struct mtk_mmc_compatible mt2701_compat = { | 
|  | 403 | .clk_div_bits = 12, | 
|  | 404 | .hs400_tune = false, | 
|  | 405 | .pad_tune_reg = OFFSET_MSDC_PAD_TUNE0, | 
|  | 406 | .async_fifo = true, | 
|  | 407 | .data_tune = true, | 
|  | 408 | .busy_check = false, | 
|  | 409 | .stop_clk_fix = false, | 
|  | 410 | .enhance_rx = false, | 
|  | 411 | .support_64g = false, | 
|  | 412 | }; | 
|  | 413 |  | 
|  | 414 | static const struct mtk_mmc_compatible mt2712_compat = { | 
|  | 415 | .clk_div_bits = 12, | 
|  | 416 | .hs400_tune = false, | 
|  | 417 | .pad_tune_reg = OFFSET_MSDC_PAD_TUNE0, | 
|  | 418 | .async_fifo = true, | 
|  | 419 | .data_tune = true, | 
|  | 420 | .busy_check = true, | 
|  | 421 | .stop_clk_fix = true, | 
|  | 422 | .enhance_rx = true, | 
|  | 423 | .support_64g = true, | 
|  | 424 | }; | 
|  | 425 |  | 
|  | 426 | static const struct mtk_mmc_compatible mt7622_compat = { | 
|  | 427 | .clk_div_bits = 12, | 
|  | 428 | .hs400_tune = false, | 
|  | 429 | .pad_tune_reg = OFFSET_MSDC_PAD_TUNE0, | 
|  | 430 | .async_fifo = true, | 
|  | 431 | .data_tune = true, | 
|  | 432 | .busy_check = true, | 
|  | 433 | .stop_clk_fix = true, | 
|  | 434 | .enhance_rx = true, | 
|  | 435 | .support_64g = false, | 
|  | 436 | }; | 
|  | 437 |  | 
|  | 438 | static const struct mtk_mmc_compatible mt8516_compat = { | 
|  | 439 | .clk_div_bits = 12, | 
|  | 440 | .hs400_tune = false, | 
|  | 441 | .pad_tune_reg = OFFSET_MSDC_PAD_TUNE0, | 
|  | 442 | .async_fifo = true, | 
|  | 443 | .data_tune = true, | 
|  | 444 | .busy_check = true, | 
|  | 445 | .stop_clk_fix = true, | 
|  | 446 | }; | 
|  | 447 |  | 
|  | 448 | static const struct mtk_mmc_compatible mt7620_compat = { | 
|  | 449 | .clk_div_bits = 8, | 
|  | 450 | .hs400_tune = false, | 
|  | 451 | .pad_tune_reg = OFFSET_MSDC_PAD_TUNE, | 
|  | 452 | .async_fifo = false, | 
|  | 453 | .data_tune = false, | 
|  | 454 | .busy_check = false, | 
|  | 455 | .stop_clk_fix = false, | 
|  | 456 | .enhance_rx = false, | 
|  | 457 | .use_internal_cd = true, | 
|  | 458 | }; | 
|  | 459 |  | 
|  | 460 | static const struct mtk_mmc_compatible mt6779_compat = { | 
|  | 461 | .clk_div_bits = 12, | 
|  | 462 | .hs400_tune = false, | 
|  | 463 | .pad_tune_reg = OFFSET_MSDC_PAD_TUNE0, | 
|  | 464 | .async_fifo = true, | 
|  | 465 | .data_tune = true, | 
|  | 466 | .busy_check = true, | 
|  | 467 | .stop_clk_fix = true, | 
|  | 468 | .enhance_rx = true, | 
|  | 469 | .support_64g = true, | 
|  | 470 | }; | 
|  | 471 |  | 
|  | 472 | static const struct mtk_mmc_compatible mt6880_compat = { | 
|  | 473 | .clk_div_bits = 12, | 
|  | 474 | .hs400_tune = false, | 
|  | 475 | .pad_tune_reg = OFFSET_MSDC_PAD_TUNE0, | 
|  | 476 | .async_fifo = true, | 
|  | 477 | .data_tune = true, | 
|  | 478 | .busy_check = true, | 
|  | 479 | .stop_clk_fix = true, | 
|  | 480 | .enhance_rx = true, | 
|  | 481 | .support_64g = true, | 
|  | 482 | }; | 
|  | 483 |  | 
|  | 484 | static const struct mtk_mmc_compatible mt6890_compat = { | 
|  | 485 | .clk_div_bits = 12, | 
|  | 486 | .hs400_tune = false, | 
|  | 487 | .pad_tune_reg = OFFSET_MSDC_PAD_TUNE0, | 
|  | 488 | .async_fifo = true, | 
|  | 489 | .data_tune = true, | 
|  | 490 | .busy_check = true, | 
|  | 491 | .stop_clk_fix = true, | 
|  | 492 | .enhance_rx = true, | 
|  | 493 | .support_64g = true, | 
|  | 494 | }; | 
|  | 495 |  | 
|  | 496 | static const struct of_device_id msdc_of_ids[] = { | 
|  | 497 | { .compatible = "mediatek,mt8135-mmc", .data = &mt8135_compat}, | 
|  | 498 | { .compatible = "mediatek,mt8168-mmc", .data = &mt8168_compat}, | 
|  | 499 | { .compatible = "mediatek,mt8173-mmc", .data = &mt8173_compat}, | 
|  | 500 | { .compatible = "mediatek,mt8183-mmc", .data = &mt8183_compat}, | 
|  | 501 | { .compatible = "mediatek,mt2701-mmc", .data = &mt2701_compat}, | 
|  | 502 | { .compatible = "mediatek,mt2712-mmc", .data = &mt2712_compat}, | 
|  | 503 | { .compatible = "mediatek,mt7622-mmc", .data = &mt7622_compat}, | 
|  | 504 | { .compatible = "mediatek,mt8516-mmc", .data = &mt8516_compat}, | 
|  | 505 | { .compatible = "mediatek,mt7620-mmc", .data = &mt7620_compat}, | 
|  | 506 | { .compatible = "mediatek,mt6779-mmc", .data = &mt6779_compat}, | 
|  | 507 | { .compatible = "mediatek,mt6880-mmc", .data = &mt6880_compat}, | 
|  | 508 | { .compatible = "mediatek,mt6890-mmc", .data = &mt6890_compat}, | 
|  | 509 | {} | 
|  | 510 | }; | 
|  | 511 | MODULE_DEVICE_TABLE(of, msdc_of_ids); | 
|  | 512 |  | 
|  | 513 | #ifndef MSDC_AUTOK | 
|  | 514 | static void sdr_set_bits(void __iomem *reg, u32 bs) | 
|  | 515 | { | 
|  | 516 | u32 val = readl(reg); | 
|  | 517 |  | 
|  | 518 | val |= bs; | 
|  | 519 | writel(val, reg); | 
|  | 520 | } | 
|  | 521 |  | 
|  | 522 | static void sdr_clr_bits(void __iomem *reg, u32 bs) | 
|  | 523 | { | 
|  | 524 | u32 val = readl(reg); | 
|  | 525 |  | 
|  | 526 | val &= ~bs; | 
|  | 527 | writel(val, reg); | 
|  | 528 | } | 
|  | 529 |  | 
|  | 530 | static void sdr_set_field(void __iomem *reg, u32 field, u32 val) | 
|  | 531 | { | 
|  | 532 | unsigned int tv = readl(reg); | 
|  | 533 |  | 
|  | 534 | tv &= ~field; | 
|  | 535 | tv |= ((val) << (ffs((unsigned int)field) - 1)); | 
|  | 536 | writel(tv, reg); | 
|  | 537 | } | 
|  | 538 |  | 
|  | 539 | static void sdr_get_field(void __iomem *reg, u32 field, u32 *val) | 
|  | 540 | { | 
|  | 541 | unsigned int tv = readl(reg); | 
|  | 542 |  | 
|  | 543 | *val = ((tv & field) >> (ffs((unsigned int)field) - 1)); | 
|  | 544 | } | 
|  | 545 | #endif | 
|  | 546 |  | 
|  | 547 | static void msdc_reset_hw(struct msdc_host *host) | 
|  | 548 | { | 
|  | 549 | u32 val; | 
|  | 550 | void __iomem *base = host->base; | 
|  | 551 |  | 
|  | 552 | MSDC_SET_BIT32(MSDC_CFG, MSDC_CFG_RST); | 
|  | 553 | while (MSDC_READ32(MSDC_CFG) & MSDC_CFG_RST) | 
|  | 554 | cpu_relax(); | 
|  | 555 |  | 
|  | 556 | MSDC_SET_BIT32(MSDC_FIFOCS, MSDC_FIFOCS_CLR); | 
|  | 557 | while (MSDC_READ32(MSDC_FIFOCS) & MSDC_FIFOCS_CLR) | 
|  | 558 | cpu_relax(); | 
|  | 559 |  | 
|  | 560 | val = MSDC_READ32(MSDC_INT); | 
|  | 561 | MSDC_WRITE32(MSDC_INT, val); | 
|  | 562 | } | 
|  | 563 |  | 
|  | 564 | #define MSDC_DEBUG_REGISTER_COUNT_1  0x27 | 
|  | 565 | #define MSDC_DBG_SEL_1             	(0xa0) | 
|  | 566 | #define MSDC_DBG_OUT_1             	(0xa4) | 
|  | 567 | #define EMMC50_CFG4_1              	(0x224) | 
|  | 568 | void msdc_dump_dbg_register(struct msdc_host *host) | 
|  | 569 | { | 
|  | 570 | int i; | 
|  | 571 | pr_info("MSDC debug register [set:out]\n"); | 
|  | 572 | for (i = 0; i < MSDC_DEBUG_REGISTER_COUNT_1 + 1; i++) { | 
|  | 573 | writel(i,host->base+MSDC_DBG_SEL_1); | 
|  | 574 | pr_info("[%.3hx:%.8x]",i, readl(host->base+MSDC_DBG_OUT_1)); | 
|  | 575 | } | 
|  | 576 | writel(0x27,host->base+MSDC_DBG_SEL_1); | 
|  | 577 | pr_info("MSDC debug 0x224 register [set:out]\n"); | 
|  | 578 | for (i = 0; i < 12; i++) { | 
|  | 579 | writel(i,host->base+EMMC50_CFG4_1); | 
|  | 580 | pr_info("[%.3hx:%.8x]", i, readl(host->base+MSDC_DBG_OUT_1)); | 
|  | 581 | } | 
|  | 582 |  | 
|  | 583 | writel(0,host->base + MSDC_DBG_SEL_1); | 
|  | 584 | } | 
|  | 585 |  | 
|  | 586 | void msdc_dump_info(struct msdc_host *host) | 
|  | 587 | { | 
|  | 588 | unsigned int i; | 
|  | 589 |  | 
|  | 590 | if (host->tuning_in_progress == true) | 
|  | 591 | return; | 
|  | 592 |  | 
|  | 593 | pr_info("MSDC:normal\n"); | 
|  | 594 | for(i = 0; i < 0x8A; i++){ | 
|  | 595 | pr_info("[%08x]=%08x",0x1123000 + i*4, readl(host->base + i*4)); | 
|  | 596 | } | 
|  | 597 | pr_info("MSDC:normal [%08x]=%08x",0x1123000 + 0xa0, readl(host->base + 0xa0)); | 
|  | 598 | pr_info("MSDC:normal [%08x]=%08x",0x1123000 + 0xa4, readl(host->base + 0xa4)); | 
|  | 599 |  | 
|  | 600 | pr_info("MSDC:top reg\n"); | 
|  | 601 | for(i = 0; i < 0xb; i++) { | 
|  | 602 | pr_info("[%08x]=%08x",0x11F1000 + i*4, readl(host->top_base + i*4)); | 
|  | 603 | } | 
|  | 604 | msdc_dump_dbg_register(host); | 
|  | 605 | } | 
|  | 606 |  | 
|  | 607 | static void msdc_cmd_next(struct msdc_host *host, | 
|  | 608 | struct mmc_request *mrq, struct mmc_command *cmd); | 
|  | 609 |  | 
|  | 610 | static const u32 cmd_ints_mask = MSDC_INTEN_CMDRDY | MSDC_INTEN_RSPCRCERR | | 
|  | 611 | MSDC_INTEN_CMDTMO | MSDC_INTEN_ACMDRDY | | 
|  | 612 | MSDC_INTEN_ACMDCRCERR | MSDC_INTEN_ACMDTMO; | 
|  | 613 | static const u32 data_ints_mask = MSDC_INTEN_XFER_COMPL | MSDC_INTEN_DATTMO | | 
|  | 614 | MSDC_INTEN_DATCRCERR | MSDC_INTEN_DMA_BDCSERR | | 
|  | 615 | MSDC_INTEN_DMA_GPDCSERR | MSDC_INTEN_DMA_PROTECT; | 
|  | 616 |  | 
|  | 617 | static u8 msdc_dma_calcs(u8 *buf, u32 len) | 
|  | 618 | { | 
|  | 619 | u32 i, sum = 0; | 
|  | 620 |  | 
|  | 621 | for (i = 0; i < len; i++) | 
|  | 622 | sum += buf[i]; | 
|  | 623 | return 0xff - (u8) sum; | 
|  | 624 | } | 
|  | 625 |  | 
|  | 626 | static inline void msdc_dma_setup(struct msdc_host *host, struct msdc_dma *dma, | 
|  | 627 | struct mmc_data *data) | 
|  | 628 | { | 
|  | 629 | unsigned int j, dma_len; | 
|  | 630 | dma_addr_t dma_address; | 
|  | 631 | u32 dma_ctrl; | 
|  | 632 | struct scatterlist *sg; | 
|  | 633 | struct mt_gpdma_desc *gpd; | 
|  | 634 | struct mt_bdma_desc *bd; | 
|  | 635 | void __iomem *base = host->base; | 
|  | 636 |  | 
|  | 637 | sg = data->sg; | 
|  | 638 |  | 
|  | 639 | gpd = dma->gpd; | 
|  | 640 | bd = dma->bd; | 
|  | 641 |  | 
|  | 642 | /* modify gpd */ | 
|  | 643 | gpd->gpd_info |= GPDMA_DESC_HWO; | 
|  | 644 | gpd->gpd_info |= GPDMA_DESC_BDP; | 
|  | 645 | /* need to clear first. use these bits to calc checksum */ | 
|  | 646 | gpd->gpd_info &= ~GPDMA_DESC_CHECKSUM; | 
|  | 647 | gpd->gpd_info |= msdc_dma_calcs((u8 *) gpd, 16) << 8; | 
|  | 648 |  | 
|  | 649 | /* modify bd */ | 
|  | 650 | for_each_sg(data->sg, sg, data->sg_count, j) { | 
|  | 651 | dma_address = sg_dma_address(sg); | 
|  | 652 | dma_len = sg_dma_len(sg); | 
|  | 653 |  | 
|  | 654 | /* init bd */ | 
|  | 655 | bd[j].bd_info &= ~BDMA_DESC_BLKPAD; | 
|  | 656 | bd[j].bd_info &= ~BDMA_DESC_DWPAD; | 
|  | 657 | bd[j].ptr = lower_32_bits(dma_address); | 
|  | 658 | if (host->dev_comp->support_64g) { | 
|  | 659 | bd[j].bd_info &= ~BDMA_DESC_PTR_H4; | 
|  | 660 | bd[j].bd_info |= (upper_32_bits(dma_address) & 0xf) | 
|  | 661 | << 28; | 
|  | 662 | } | 
|  | 663 |  | 
|  | 664 | if (host->dev_comp->support_64g) { | 
|  | 665 | bd[j].bd_data_len &= ~BDMA_DESC_BUFLEN_EXT; | 
|  | 666 | bd[j].bd_data_len |= (dma_len & BDMA_DESC_BUFLEN_EXT); | 
|  | 667 | } else { | 
|  | 668 | bd[j].bd_data_len &= ~BDMA_DESC_BUFLEN; | 
|  | 669 | bd[j].bd_data_len |= (dma_len & BDMA_DESC_BUFLEN); | 
|  | 670 | } | 
|  | 671 |  | 
|  | 672 | if (j == data->sg_count - 1) /* the last bd */ | 
|  | 673 | bd[j].bd_info |= BDMA_DESC_EOL; | 
|  | 674 | else | 
|  | 675 | bd[j].bd_info &= ~BDMA_DESC_EOL; | 
|  | 676 |  | 
|  | 677 | /* checksume need to clear first */ | 
|  | 678 | bd[j].bd_info &= ~BDMA_DESC_CHECKSUM; | 
|  | 679 | bd[j].bd_info |= msdc_dma_calcs((u8 *)(&bd[j]), 16) << 8; | 
|  | 680 | } | 
|  | 681 |  | 
|  | 682 | MSDC_SET_FIELD(MSDC_DMA_CFG, MSDC_DMA_CFG_DECSEN, 1); | 
|  | 683 | dma_ctrl = MSDC_READ32(MSDC_DMA_CTRL); | 
|  | 684 | dma_ctrl &= ~(MSDC_DMA_CTRL_BRUSTSZ | MSDC_DMA_CTRL_MODE); | 
|  | 685 | dma_ctrl |= (MSDC_BRUST_64B << 12 | 1 << 8); | 
|  | 686 | MSDC_WRITE32(MSDC_DMA_CTRL, dma_ctrl); | 
|  | 687 | if (host->dev_comp->support_64g) | 
|  | 688 | MSDC_SET_FIELD(MSDC_DMA_SA_HIGH, DMA_ADDR_HIGH_4BIT, | 
|  | 689 | upper_32_bits(dma->gpd_addr) & 0xf); | 
|  | 690 | MSDC_WRITE32(MSDC_DMA_SA, lower_32_bits(dma->gpd_addr)); | 
|  | 691 | } | 
|  | 692 |  | 
|  | 693 | static void msdc_prepare_data(struct msdc_host *host, struct mmc_request *mrq) | 
|  | 694 | { | 
|  | 695 | struct mmc_data *data = mrq->data; | 
|  | 696 |  | 
|  | 697 | if (!(data->host_cookie & MSDC_PREPARE_FLAG)) { | 
|  | 698 | data->host_cookie |= MSDC_PREPARE_FLAG; | 
|  | 699 | data->sg_count = dma_map_sg(host->dev, data->sg, data->sg_len, | 
|  | 700 | mmc_get_dma_dir(data)); | 
|  | 701 | } | 
|  | 702 | } | 
|  | 703 |  | 
|  | 704 | static void msdc_unprepare_data(struct msdc_host *host, struct mmc_request *mrq) | 
|  | 705 | { | 
|  | 706 | struct mmc_data *data = mrq->data; | 
|  | 707 |  | 
|  | 708 | if (data->host_cookie & MSDC_ASYNC_FLAG) | 
|  | 709 | return; | 
|  | 710 |  | 
|  | 711 | if (data->host_cookie & MSDC_PREPARE_FLAG) { | 
|  | 712 | dma_unmap_sg(host->dev, data->sg, data->sg_len, | 
|  | 713 | mmc_get_dma_dir(data)); | 
|  | 714 | data->host_cookie &= ~MSDC_PREPARE_FLAG; | 
|  | 715 | } | 
|  | 716 | } | 
|  | 717 |  | 
|  | 718 | static u64 msdc_timeout_cal(struct msdc_host *host, u64 ns, u64 clks) | 
|  | 719 | { | 
|  | 720 | u64 timeout, clk_ns; | 
|  | 721 | u32 mode = 0; | 
|  | 722 | void __iomem *base = host->base; | 
|  | 723 |  | 
|  | 724 | host->timeout_ns = ns; | 
|  | 725 | host->timeout_clks = clks; | 
|  | 726 | if (host->mmc->actual_clock == 0) { | 
|  | 727 | timeout = 0; | 
|  | 728 | } else { | 
|  | 729 | clk_ns  = 1000000000UL / host->mmc->actual_clock; | 
|  | 730 | timeout = div64_u64((ns + clk_ns - 1), clk_ns) + clks; | 
|  | 731 | /* in 1048576 sclk cycle unit */ | 
|  | 732 | timeout = DIV_ROUND_UP(timeout, (0x1 << 20)); | 
|  | 733 | if (host->dev_comp->clk_div_bits == 8) | 
|  | 734 | #ifndef MSDC_AUTOK | 
|  | 735 | sdr_get_field(host->base + MSDC_CFG, | 
|  | 736 | MSDC_CFG_CKMOD, &mode); | 
|  | 737 | #else | 
|  | 738 | MSDC_GET_FIELD(MSDC_CFG, MSDC_CFG_CKMOD, mode); | 
|  | 739 | #endif | 
|  | 740 | else | 
|  | 741 | #ifndef MSDC_AUTOK | 
|  | 742 | sdr_get_field(host->base + MSDC_CFG, | 
|  | 743 | MSDC_CFG_CKMOD_EXTRA, &mode); | 
|  | 744 | #else | 
|  | 745 | MSDC_GET_FIELD(MSDC_CFG, MSDC_CFG_CKMOD_EXTRA, mode); | 
|  | 746 | #endif | 
|  | 747 | /*DDR mode will double the clk cycles for data timeout */ | 
|  | 748 | timeout = mode >= 2 ? timeout * 2 : timeout; | 
|  | 749 | timeout = timeout > 1 ? timeout - 1 : 0; | 
|  | 750 | } | 
|  | 751 | return timeout; | 
|  | 752 | } | 
|  | 753 |  | 
|  | 754 | /* clock control primitives */ | 
|  | 755 | static void msdc_set_timeout(struct msdc_host *host, u64 ns, u64 clks) | 
|  | 756 | { | 
|  | 757 | u64 timeout; | 
|  | 758 | void __iomem *base = host->base; | 
|  | 759 |  | 
|  | 760 | host->timeout_ns = ns; | 
|  | 761 | host->timeout_clks = clks; | 
|  | 762 |  | 
|  | 763 | timeout = msdc_timeout_cal(host, ns, clks); | 
|  | 764 | MSDC_SET_FIELD(SDC_CFG, SDC_CFG_DTOC, | 
|  | 765 | (u32)(timeout > 255 ? 255 : timeout)); | 
|  | 766 | } | 
|  | 767 |  | 
|  | 768 | static void msdc_set_busy_timeout(struct msdc_host *host, u64 ns, u64 clks) | 
|  | 769 | { | 
|  | 770 | u64 timeout; | 
|  | 771 | void __iomem *base = host->base; | 
|  | 772 |  | 
|  | 773 | timeout = msdc_timeout_cal(host, ns, clks); | 
|  | 774 | MSDC_SET_FIELD(SDC_CFG, SDC_CFG_WRDTOC, | 
|  | 775 | (u32)(timeout > 8191 ? 8191 : timeout)); | 
|  | 776 | } | 
|  | 777 |  | 
|  | 778 | static void msdc_gate_clock(struct msdc_host *host) | 
|  | 779 | { | 
|  | 780 | #ifndef CONFIG_FPGA_EARLY_PORTING | 
|  | 781 | clk_disable_unprepare(host->src_clk_cg); | 
|  | 782 | clk_disable_unprepare(host->src_clk); | 
|  | 783 | clk_disable_unprepare(host->bus_clk); | 
|  | 784 | clk_disable_unprepare(host->h_clk); | 
|  | 785 | #endif | 
|  | 786 | } | 
|  | 787 |  | 
|  | 788 | static void msdc_ungate_clock(struct msdc_host *host) | 
|  | 789 | { | 
|  | 790 | void __iomem *base = host->base; | 
|  | 791 |  | 
|  | 792 | #ifndef CONFIG_FPGA_EARLY_PORTING | 
|  | 793 | clk_prepare_enable(host->h_clk); | 
|  | 794 | clk_prepare_enable(host->bus_clk); | 
|  | 795 | clk_prepare_enable(host->src_clk); | 
|  | 796 | clk_prepare_enable(host->src_clk_cg); | 
|  | 797 | #endif | 
|  | 798 | while (!(MSDC_READ32(MSDC_CFG) & MSDC_CFG_CKSTB)) | 
|  | 799 | cpu_relax(); | 
|  | 800 | } | 
|  | 801 |  | 
|  | 802 | static void msdc_set_mclk(struct msdc_host *host, unsigned char timing, u32 hz) | 
|  | 803 | { | 
|  | 804 | u32 mode; | 
|  | 805 | u32 flags; | 
|  | 806 | u32 div; | 
|  | 807 | u32 sclk; | 
|  | 808 | #ifndef MSDC_AUTOK | 
|  | 809 | u32 tune_reg = host->dev_comp->pad_tune_reg; | 
|  | 810 | void __iomem *top_base = host->top_base; | 
|  | 811 | #endif | 
|  | 812 | void __iomem *base = host->base; | 
|  | 813 |  | 
|  | 814 | if (!hz) { | 
|  | 815 | dev_err(host->dev, "set mclk to 0\n"); | 
|  | 816 | host->mclk = 0; | 
|  | 817 | host->mmc->actual_clock = 0; | 
|  | 818 | MSDC_CLR_BIT32(MSDC_CFG, MSDC_CFG_CKPDN); | 
|  | 819 | return; | 
|  | 820 | } | 
|  | 821 |  | 
|  | 822 | flags = MSDC_READ32(MSDC_INTEN); | 
|  | 823 | MSDC_CLR_BIT32(MSDC_INTEN, flags); | 
|  | 824 | if (host->dev_comp->clk_div_bits == 8) | 
|  | 825 | MSDC_CLR_BIT32(MSDC_CFG, MSDC_CFG_HS400_CK_MODE); | 
|  | 826 | else | 
|  | 827 | MSDC_CLR_BIT32(MSDC_CFG, | 
|  | 828 | MSDC_CFG_HS400_CK_MODE_EXTRA); | 
|  | 829 | if (timing == MMC_TIMING_UHS_DDR50 || | 
|  | 830 | timing == MMC_TIMING_MMC_DDR52 || | 
|  | 831 | timing == MMC_TIMING_MMC_HS400) { | 
|  | 832 | if (timing == MMC_TIMING_MMC_HS400) | 
|  | 833 | mode = 0x3; | 
|  | 834 | else | 
|  | 835 | mode = 0x2; /* ddr mode and use divisor */ | 
|  | 836 |  | 
|  | 837 | if (hz >= (host->src_clk_freq >> 2)) { | 
|  | 838 | div = 0; /* mean div = 1/4 */ | 
|  | 839 | sclk = host->src_clk_freq >> 2; /* sclk = clk / 4 */ | 
|  | 840 | } else { | 
|  | 841 | div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2); | 
|  | 842 | sclk = (host->src_clk_freq >> 2) / div; | 
|  | 843 | div = (div >> 1); | 
|  | 844 | } | 
|  | 845 |  | 
|  | 846 | if (timing == MMC_TIMING_MMC_HS400 && | 
|  | 847 | hz >= (host->src_clk_freq >> 1)) { | 
|  | 848 | if (host->dev_comp->clk_div_bits == 8) | 
|  | 849 | MSDC_SET_BIT32(MSDC_CFG, | 
|  | 850 | MSDC_CFG_HS400_CK_MODE); | 
|  | 851 | else | 
|  | 852 | MSDC_SET_BIT32(MSDC_CFG, | 
|  | 853 | MSDC_CFG_HS400_CK_MODE_EXTRA); | 
|  | 854 | sclk = host->src_clk_freq >> 1; | 
|  | 855 | div = 0; /* div is ignore when bit18 is set */ | 
|  | 856 | } | 
|  | 857 | } else if (hz >= host->src_clk_freq) { | 
|  | 858 | mode = 0x1; /* no divisor */ | 
|  | 859 | div = 0; | 
|  | 860 | sclk = host->src_clk_freq; | 
|  | 861 | } else { | 
|  | 862 | mode = 0x0; /* use divisor */ | 
|  | 863 | if (hz >= (host->src_clk_freq >> 1)) { | 
|  | 864 | div = 0; /* mean div = 1/2 */ | 
|  | 865 | sclk = host->src_clk_freq >> 1; /* sclk = clk / 2 */ | 
|  | 866 | } else { | 
|  | 867 | div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2); | 
|  | 868 | sclk = (host->src_clk_freq >> 2) / div; | 
|  | 869 | } | 
|  | 870 | } | 
|  | 871 | MSDC_CLR_BIT32(MSDC_CFG, MSDC_CFG_CKPDN); | 
|  | 872 | /* | 
|  | 873 | * As src_clk/HCLK use the same bit to gate/ungate, | 
|  | 874 | * So if want to only gate src_clk, need gate its parent(mux). | 
|  | 875 | */ | 
|  | 876 | if (host->src_clk_cg) | 
|  | 877 | clk_disable_unprepare(host->src_clk_cg); | 
|  | 878 | else | 
|  | 879 | clk_disable_unprepare(clk_get_parent(host->src_clk)); | 
|  | 880 | if (host->dev_comp->clk_div_bits == 8) | 
|  | 881 | MSDC_SET_FIELD(MSDC_CFG, | 
|  | 882 | MSDC_CFG_CKMOD | MSDC_CFG_CKDIV, | 
|  | 883 | (mode << 8) | div); | 
|  | 884 | else | 
|  | 885 | MSDC_SET_FIELD(MSDC_CFG, | 
|  | 886 | MSDC_CFG_CKMOD_EXTRA | MSDC_CFG_CKDIV_EXTRA, | 
|  | 887 | (mode << 12) | div); | 
|  | 888 | if (host->src_clk_cg) | 
|  | 889 | clk_prepare_enable(host->src_clk_cg); | 
|  | 890 | else | 
|  | 891 | clk_prepare_enable(clk_get_parent(host->src_clk)); | 
|  | 892 |  | 
|  | 893 | while (!(MSDC_READ32(MSDC_CFG) & MSDC_CFG_CKSTB)) | 
|  | 894 | cpu_relax(); | 
|  | 895 | MSDC_SET_BIT32(MSDC_CFG, MSDC_CFG_CKPDN); | 
|  | 896 | host->mmc->actual_clock = sclk; | 
|  | 897 | host->mclk = hz; | 
|  | 898 | host->timing = timing; | 
|  | 899 | /* need because clk changed. */ | 
|  | 900 | msdc_set_timeout(host, host->timeout_ns, host->timeout_clks); | 
|  | 901 | MSDC_SET_BIT32(MSDC_INTEN, flags); | 
|  | 902 |  | 
|  | 903 | /* | 
|  | 904 | * mmc_select_hs400() will drop to 50Mhz and High speed mode, | 
|  | 905 | * tune result of hs200/200Mhz is not suitable for 50Mhz | 
|  | 906 | */ | 
|  | 907 | #ifndef MSDC_AUTOK | 
|  | 908 | if (host->mmc->actual_clock <= 52000000) { | 
|  | 909 | MSDC_WRITE32(MSDC_IOCON, host->def_tune_para.iocon); | 
|  | 910 | if (host->top_base) { | 
|  | 911 | MSDC_WRITE32(EMMC_TOP_CONTROL, | 
|  | 912 | host->def_tune_para.emmc_top_control); | 
|  | 913 | MSDC_WRITE32(EMMC_TOP_CMD, | 
|  | 914 | host->def_tune_para.emmc_top_cmd); | 
|  | 915 | } else { | 
|  | 916 | MSDC_WRITE32(host->base + tune_reg, | 
|  | 917 | host->def_tune_para.pad_tune); | 
|  | 918 | } | 
|  | 919 | } else { | 
|  | 920 | MSDC_WRITE32(MSDC_IOCON, host->saved_tune_para.iocon); | 
|  | 921 | MSDC_WRITE32(EMMC50_PAD_CMD_TUNE, | 
|  | 922 | host->saved_tune_para.pad_cmd_tune); | 
|  | 923 | if (host->top_base) { | 
|  | 924 | MSDC_WRITE32(EMMC_TOP_CONTROL, | 
|  | 925 | host->saved_tune_para.emmc_top_control); | 
|  | 926 | MSDC_WRITE32(EMMC_TOP_CMD, | 
|  | 927 | host->saved_tune_para.emmc_top_cmd); | 
|  | 928 | } else { | 
|  | 929 | MSDC_WRITE32(host->base + tune_reg, | 
|  | 930 | host->saved_tune_para.pad_tune); | 
|  | 931 | } | 
|  | 932 | } | 
|  | 933 |  | 
|  | 934 | if (timing == MMC_TIMING_MMC_HS400 && | 
|  | 935 | host->dev_comp->hs400_tune) | 
|  | 936 | MSDC_SET_FIELD(host->base + tune_reg, | 
|  | 937 | MSDC_PAD_TUNE_CMDRRDLY, | 
|  | 938 | host->hs400_cmd_int_delay); | 
|  | 939 | #endif | 
|  | 940 |  | 
|  | 941 | dev_info(host->dev, "sclk: %d, timing: %d, hz: %d\n", host->mmc->actual_clock, | 
|  | 942 | timing, hz); | 
|  | 943 | } | 
|  | 944 |  | 
|  | 945 | static inline u32 msdc_cmd_find_resp(struct msdc_host *host, | 
|  | 946 | struct mmc_request *mrq, struct mmc_command *cmd) | 
|  | 947 | { | 
|  | 948 | u32 resp; | 
|  | 949 |  | 
|  | 950 | switch (mmc_resp_type(cmd)) { | 
|  | 951 | /* Actually, R1, R5, R6, R7 are the same */ | 
|  | 952 | case MMC_RSP_R1: | 
|  | 953 | resp = 0x1; | 
|  | 954 | break; | 
|  | 955 | case MMC_RSP_R1B: | 
|  | 956 | resp = 0x7; | 
|  | 957 | break; | 
|  | 958 | case MMC_RSP_R2: | 
|  | 959 | resp = 0x2; | 
|  | 960 | break; | 
|  | 961 | case MMC_RSP_R3: | 
|  | 962 | resp = 0x3; | 
|  | 963 | break; | 
|  | 964 | case MMC_RSP_NONE: | 
|  | 965 | default: | 
|  | 966 | resp = 0x0; | 
|  | 967 | break; | 
|  | 968 | } | 
|  | 969 |  | 
|  | 970 | return resp; | 
|  | 971 | } | 
|  | 972 |  | 
|  | 973 | static inline u32 msdc_cmd_prepare_raw_cmd(struct msdc_host *host, | 
|  | 974 | struct mmc_request *mrq, struct mmc_command *cmd) | 
|  | 975 | { | 
|  | 976 | /* rawcmd : | 
|  | 977 | * vol_swt << 30 | auto_cmd << 28 | blklen << 16 | go_irq << 15 | | 
|  | 978 | * stop << 14 | rw << 13 | dtype << 11 | rsptyp << 7 | brk << 6 | opcode | 
|  | 979 | */ | 
|  | 980 | u32 opcode = cmd->opcode; | 
|  | 981 | u32 resp = msdc_cmd_find_resp(host, mrq, cmd); | 
|  | 982 | u32 rawcmd = (opcode & 0x3f) | ((resp & 0x7) << 7); | 
|  | 983 | void __iomem *base = host->base; | 
|  | 984 |  | 
|  | 985 | host->cmd_rsp = resp; | 
|  | 986 |  | 
|  | 987 | if ((opcode == SD_IO_RW_DIRECT && cmd->flags == (unsigned int) -1) || | 
|  | 988 | opcode == MMC_STOP_TRANSMISSION) | 
|  | 989 | rawcmd |= (0x1 << 14); | 
|  | 990 | else if (opcode == SD_SWITCH_VOLTAGE) | 
|  | 991 | rawcmd |= (0x1 << 30); | 
|  | 992 | else if (opcode == SD_APP_SEND_SCR || | 
|  | 993 | opcode == SD_APP_SEND_NUM_WR_BLKS || | 
|  | 994 | (opcode == SD_SWITCH && mmc_cmd_type(cmd) == MMC_CMD_ADTC) || | 
|  | 995 | (opcode == SD_APP_SD_STATUS && mmc_cmd_type(cmd) == MMC_CMD_ADTC) || | 
|  | 996 | (opcode == MMC_SEND_EXT_CSD && mmc_cmd_type(cmd) == MMC_CMD_ADTC)) | 
|  | 997 | rawcmd |= (0x1 << 11); | 
|  | 998 |  | 
|  | 999 | if (cmd->data) { | 
|  | 1000 | struct mmc_data *data = cmd->data; | 
|  | 1001 |  | 
|  | 1002 | if (mmc_op_multi(opcode)) { | 
|  | 1003 | if (mmc_card_mmc(host->mmc->card) && mrq->sbc && | 
|  | 1004 | !(mrq->sbc->arg & 0xFFFF0000)) | 
|  | 1005 | rawcmd |= 0x2 << 28; /* AutoCMD23 */ | 
|  | 1006 | } | 
|  | 1007 |  | 
|  | 1008 | rawcmd |= ((data->blksz & 0xFFF) << 16); | 
|  | 1009 | if (data->flags & MMC_DATA_WRITE) | 
|  | 1010 | rawcmd |= (0x1 << 13); | 
|  | 1011 | if (data->blocks > 1) | 
|  | 1012 | rawcmd |= (0x2 << 11); | 
|  | 1013 | else | 
|  | 1014 | rawcmd |= (0x1 << 11); | 
|  | 1015 | /* Always use dma mode */ | 
|  | 1016 | MSDC_CLR_BIT32(MSDC_CFG, MSDC_CFG_PIO); | 
|  | 1017 |  | 
|  | 1018 | if (host->timeout_ns != data->timeout_ns || | 
|  | 1019 | host->timeout_clks != data->timeout_clks) | 
|  | 1020 | msdc_set_timeout(host, data->timeout_ns, | 
|  | 1021 | data->timeout_clks); | 
|  | 1022 |  | 
|  | 1023 | MSDC_WRITE32(SDC_BLK_NUM, data->blocks); | 
|  | 1024 | } | 
|  | 1025 |  | 
|  | 1026 | return rawcmd; | 
|  | 1027 | } | 
|  | 1028 |  | 
|  | 1029 | static void msdc_start_data(struct msdc_host *host, struct mmc_request *mrq, | 
|  | 1030 | struct mmc_command *cmd, struct mmc_data *data) | 
|  | 1031 | { | 
|  | 1032 | bool read; | 
|  | 1033 | void __iomem *base = host->base; | 
|  | 1034 |  | 
|  | 1035 | WARN_ON(host->data); | 
|  | 1036 | host->data = data; | 
|  | 1037 | read = data->flags & MMC_DATA_READ; | 
|  | 1038 |  | 
|  | 1039 | mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT); | 
|  | 1040 | msdc_dma_setup(host, &host->dma, data); | 
|  | 1041 | MSDC_SET_BIT32(MSDC_INTEN, data_ints_mask); | 
|  | 1042 | MSDC_SET_FIELD(MSDC_DMA_CTRL, MSDC_DMA_CTRL_START, 1); | 
|  | 1043 | dev_dbg(host->dev, "DMA start\n"); | 
|  | 1044 | dev_dbg(host->dev, "%s: cmd=%d DMA data: %d blocks; read=%d\n", | 
|  | 1045 | __func__, cmd->opcode, data->blocks, read); | 
|  | 1046 | } | 
|  | 1047 |  | 
|  | 1048 | static int msdc_auto_cmd_done(struct msdc_host *host, int events, | 
|  | 1049 | struct mmc_command *cmd) | 
|  | 1050 | { | 
|  | 1051 | u32 *rsp = cmd->resp; | 
|  | 1052 | void __iomem *base = host->base; | 
|  | 1053 |  | 
|  | 1054 | rsp[0] = MSDC_READ32(SDC_ACMD_RESP); | 
|  | 1055 |  | 
|  | 1056 | if (events & MSDC_INT_ACMDRDY) { | 
|  | 1057 | cmd->error = 0; | 
|  | 1058 | } else { | 
|  | 1059 | msdc_reset_hw(host); | 
|  | 1060 | if (events & MSDC_INT_ACMDCRCERR) { | 
|  | 1061 | cmd->error = -EILSEQ; | 
|  | 1062 | host->error |= REQ_STOP_EIO; | 
|  | 1063 | } else if (events & MSDC_INT_ACMDTMO) { | 
|  | 1064 | cmd->error = -ETIMEDOUT; | 
|  | 1065 | host->error |= REQ_STOP_TMO; | 
|  | 1066 | } | 
|  | 1067 | dev_err(host->dev, | 
|  | 1068 | "%s: AUTO_CMD%d arg=%08X; rsp %08X; cmd_error=%d\n", | 
|  | 1069 | __func__, cmd->opcode, cmd->arg, rsp[0], cmd->error); | 
|  | 1070 | } | 
|  | 1071 | return cmd->error; | 
|  | 1072 | } | 
|  | 1073 |  | 
|  | 1074 | static void msdc_track_cmd_data(struct msdc_host *host, | 
|  | 1075 | struct mmc_command *cmd, struct mmc_data *data) | 
|  | 1076 | { | 
|  | 1077 | if (host->error) | 
|  | 1078 | dev_err(host->dev, "%s: cmd=%d arg=%08X; host->error=0x%08X\n", | 
|  | 1079 | __func__, cmd->opcode, cmd->arg, host->error); | 
|  | 1080 | } | 
|  | 1081 |  | 
|  | 1082 | static void msdc_request_done(struct msdc_host *host, struct mmc_request *mrq) | 
|  | 1083 | { | 
|  | 1084 | unsigned long flags; | 
|  | 1085 | bool ret; | 
|  | 1086 |  | 
|  | 1087 | ret = cancel_delayed_work(&host->req_timeout); | 
|  | 1088 | if (!ret) { | 
|  | 1089 | /* delay work already running */ | 
|  | 1090 | return; | 
|  | 1091 | } | 
|  | 1092 | spin_lock_irqsave(&host->lock, flags); | 
|  | 1093 | host->mrq = NULL; | 
|  | 1094 | spin_unlock_irqrestore(&host->lock, flags); | 
|  | 1095 |  | 
|  | 1096 | msdc_track_cmd_data(host, mrq->cmd, mrq->data); | 
|  | 1097 | if (mrq->data) | 
|  | 1098 | msdc_unprepare_data(host, mrq); | 
|  | 1099 | if (host->error) | 
|  | 1100 | msdc_reset_hw(host); | 
|  | 1101 | mmc_request_done(host->mmc, mrq); | 
|  | 1102 | } | 
|  | 1103 |  | 
|  | 1104 | /* returns true if command is fully handled; returns false otherwise */ | 
|  | 1105 | static bool msdc_cmd_done(struct msdc_host *host, int events, | 
|  | 1106 | struct mmc_request *mrq, struct mmc_command *cmd) | 
|  | 1107 | { | 
|  | 1108 | bool done = false; | 
|  | 1109 | bool sbc_error; | 
|  | 1110 | unsigned long flags; | 
|  | 1111 | u32 *rsp = cmd->resp; | 
|  | 1112 | void __iomem *base = host->base; | 
|  | 1113 |  | 
|  | 1114 | if (mrq->sbc && cmd == mrq->cmd && | 
|  | 1115 | (events & (MSDC_INT_ACMDRDY | MSDC_INT_ACMDCRCERR | 
|  | 1116 | | MSDC_INT_ACMDTMO))) | 
|  | 1117 | msdc_auto_cmd_done(host, events, mrq->sbc); | 
|  | 1118 |  | 
|  | 1119 | sbc_error = mrq->sbc && mrq->sbc->error; | 
|  | 1120 |  | 
|  | 1121 | if (!sbc_error && !(events & (MSDC_INT_CMDRDY | 
|  | 1122 | | MSDC_INT_RSPCRCERR | 
|  | 1123 | | MSDC_INT_CMDTMO))) | 
|  | 1124 | return done; | 
|  | 1125 |  | 
|  | 1126 | spin_lock_irqsave(&host->lock, flags); | 
|  | 1127 | done = !host->cmd; | 
|  | 1128 | host->cmd = NULL; | 
|  | 1129 | spin_unlock_irqrestore(&host->lock, flags); | 
|  | 1130 |  | 
|  | 1131 | if (done) | 
|  | 1132 | return true; | 
|  | 1133 |  | 
|  | 1134 | MSDC_CLR_BIT32(MSDC_INTEN, cmd_ints_mask); | 
|  | 1135 |  | 
|  | 1136 | if (cmd->flags & MMC_RSP_PRESENT) { | 
|  | 1137 | if (cmd->flags & MMC_RSP_136) { | 
|  | 1138 | rsp[0] = MSDC_READ32(SDC_RESP3); | 
|  | 1139 | rsp[1] = MSDC_READ32(SDC_RESP2); | 
|  | 1140 | rsp[2] = MSDC_READ32(SDC_RESP1); | 
|  | 1141 | rsp[3] = MSDC_READ32(SDC_RESP0); | 
|  | 1142 | } else { | 
|  | 1143 | rsp[0] = MSDC_READ32(SDC_RESP0); | 
|  | 1144 | } | 
|  | 1145 | } | 
|  | 1146 |  | 
|  | 1147 | if (!sbc_error && !(events & MSDC_INT_CMDRDY)) { | 
|  | 1148 | if (events & MSDC_INT_CMDTMO || | 
|  | 1149 | (cmd->opcode != MMC_SEND_TUNING_BLOCK && | 
|  | 1150 | cmd->opcode != MMC_SEND_TUNING_BLOCK_HS200)) | 
|  | 1151 | /* | 
|  | 1152 | * should not clear fifo/interrupt as the tune data | 
|  | 1153 | * may have alreay come when cmd19/cmd21 gets response | 
|  | 1154 | * CRC error. | 
|  | 1155 | */ | 
|  | 1156 | msdc_reset_hw(host); | 
|  | 1157 | if (events & MSDC_INT_RSPCRCERR) { | 
|  | 1158 | cmd->error = -EILSEQ; | 
|  | 1159 | host->error |= REQ_CMD_EIO; | 
|  | 1160 | host->need_tune |= TUNE_CMD_ERR; | 
|  | 1161 | } else if (events & MSDC_INT_CMDTMO) { | 
|  | 1162 | cmd->error = -ETIMEDOUT; | 
|  | 1163 | host->error |= REQ_CMD_TMO; | 
|  | 1164 | } | 
|  | 1165 | } | 
|  | 1166 | if (cmd->error) | 
|  | 1167 | dev_err(host->dev, | 
|  | 1168 | "%s: cmd=%d arg=%08X; rsp %08X; cmd_error=%d\n", | 
|  | 1169 | __func__, cmd->opcode, cmd->arg, rsp[0], | 
|  | 1170 | cmd->error); | 
|  | 1171 | #if MTK_MMC_DEBUG | 
|  | 1172 | if (host->id == MSDC_EMMC) | 
|  | 1173 | dbg_add_host_log(host->mmc, 1, cmd->opcode, cmd->resp[0]); | 
|  | 1174 | else | 
|  | 1175 | dbg_add_sd_log(host->mmc, 1, cmd->opcode, cmd->resp[0]); | 
|  | 1176 | #endif | 
|  | 1177 | msdc_cmd_next(host, mrq, cmd); | 
|  | 1178 | return true; | 
|  | 1179 | } | 
|  | 1180 |  | 
|  | 1181 | /* It is the core layer's responsibility to ensure card status | 
|  | 1182 | * is correct before issue a request. but host design do below | 
|  | 1183 | * checks recommended. | 
|  | 1184 | */ | 
|  | 1185 | static inline bool msdc_cmd_is_ready(struct msdc_host *host, | 
|  | 1186 | struct mmc_request *mrq, struct mmc_command *cmd) | 
|  | 1187 | { | 
|  | 1188 | /* The max busy time we can endure is 20ms */ | 
|  | 1189 | unsigned long tmo = jiffies + msecs_to_jiffies(20); | 
|  | 1190 | void __iomem *base = host->base; | 
|  | 1191 |  | 
|  | 1192 | while ((MSDC_READ32(SDC_STS) & SDC_STS_CMDBUSY) && | 
|  | 1193 | time_before(jiffies, tmo)) | 
|  | 1194 | cpu_relax(); | 
|  | 1195 | if (MSDC_READ32(SDC_STS) & SDC_STS_CMDBUSY) { | 
|  | 1196 | dev_err(host->dev, "CMD bus busy detected\n"); | 
|  | 1197 | host->error |= REQ_CMD_BUSY; | 
|  | 1198 | msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd); | 
|  | 1199 | return false; | 
|  | 1200 | } | 
|  | 1201 |  | 
|  | 1202 | if (mmc_resp_type(cmd) == MMC_RSP_R1B || cmd->data) { | 
|  | 1203 | tmo = jiffies + msecs_to_jiffies(20); | 
|  | 1204 | /* R1B or with data, should check SDCBUSY */ | 
|  | 1205 | while ((MSDC_READ32(SDC_STS) & SDC_STS_SDCBUSY) && | 
|  | 1206 | time_before(jiffies, tmo)) | 
|  | 1207 | cpu_relax(); | 
|  | 1208 | if (MSDC_READ32(SDC_STS) & SDC_STS_SDCBUSY) { | 
|  | 1209 | dev_err(host->dev, "Controller busy detected\n"); | 
|  | 1210 | host->error |= REQ_CMD_BUSY; | 
|  | 1211 | msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd); | 
|  | 1212 | return false; | 
|  | 1213 | } | 
|  | 1214 | } | 
|  | 1215 | return true; | 
|  | 1216 | } | 
|  | 1217 |  | 
|  | 1218 | static void msdc_start_command(struct msdc_host *host, | 
|  | 1219 | struct mmc_request *mrq, struct mmc_command *cmd) | 
|  | 1220 | { | 
|  | 1221 | u32 rawcmd; | 
|  | 1222 | unsigned long flags; | 
|  | 1223 | void __iomem *base = host->base; | 
|  | 1224 |  | 
|  | 1225 | WARN_ON(host->cmd); | 
|  | 1226 | host->cmd = cmd; | 
|  | 1227 |  | 
|  | 1228 | mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT); | 
|  | 1229 | if (!msdc_cmd_is_ready(host, mrq, cmd)) | 
|  | 1230 | return; | 
|  | 1231 |  | 
|  | 1232 | if ((MSDC_READ32(MSDC_FIFOCS) & MSDC_FIFOCS_TXCNT) >> 16 || | 
|  | 1233 | MSDC_READ32(MSDC_FIFOCS) & MSDC_FIFOCS_RXCNT) { | 
|  | 1234 | dev_err(host->dev, "TX/RX FIFO non-empty before start of IO. Reset\n"); | 
|  | 1235 | msdc_reset_hw(host); | 
|  | 1236 | } | 
|  | 1237 |  | 
|  | 1238 | cmd->error = 0; | 
|  | 1239 | rawcmd = msdc_cmd_prepare_raw_cmd(host, mrq, cmd); | 
|  | 1240 |  | 
|  | 1241 | spin_lock_irqsave(&host->lock, flags); | 
|  | 1242 | MSDC_SET_BIT32(MSDC_INTEN, cmd_ints_mask); | 
|  | 1243 | spin_unlock_irqrestore(&host->lock, flags); | 
|  | 1244 |  | 
|  | 1245 | MSDC_WRITE32(SDC_ARG, cmd->arg); | 
|  | 1246 | MSDC_WRITE32(SDC_CMD, rawcmd); | 
|  | 1247 | #if MTK_MMC_DEBUG | 
|  | 1248 | if (host->id == MSDC_EMMC) | 
|  | 1249 | dbg_add_host_log(host->mmc, 0, cmd->opcode, cmd->arg); | 
|  | 1250 | else | 
|  | 1251 | dbg_add_sd_log(host->mmc, 0, cmd->opcode, cmd->arg); | 
|  | 1252 | #endif | 
|  | 1253 | } | 
|  | 1254 |  | 
|  | 1255 | static void msdc_cmd_next(struct msdc_host *host, | 
|  | 1256 | struct mmc_request *mrq, struct mmc_command *cmd) | 
|  | 1257 | { | 
|  | 1258 | if ((cmd->error && | 
|  | 1259 | !(cmd->error == -EILSEQ && | 
|  | 1260 | (cmd->opcode == MMC_SEND_TUNING_BLOCK || | 
|  | 1261 | cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200))) || | 
|  | 1262 | (mrq->sbc && mrq->sbc->error)) | 
|  | 1263 | msdc_request_done(host, mrq); | 
|  | 1264 | else if (cmd == mrq->sbc) | 
|  | 1265 | msdc_start_command(host, mrq, mrq->cmd); | 
|  | 1266 | else if (!cmd->data) | 
|  | 1267 | msdc_request_done(host, mrq); | 
|  | 1268 | else | 
|  | 1269 | msdc_start_data(host, mrq, cmd, cmd->data); | 
|  | 1270 | } | 
|  | 1271 |  | 
|  | 1272 | static void msdc_ops_request(struct mmc_host *mmc, struct mmc_request *mrq) | 
|  | 1273 | { | 
|  | 1274 | struct msdc_host *host = mmc_priv(mmc); | 
|  | 1275 |  | 
|  | 1276 | host->error = 0; | 
|  | 1277 | WARN_ON(host->mrq); | 
|  | 1278 | host->mrq = mrq; | 
|  | 1279 |  | 
|  | 1280 | if (mrq->data) | 
|  | 1281 | msdc_prepare_data(host, mrq); | 
|  | 1282 |  | 
|  | 1283 | /* if SBC is required, we have HW option and SW option. | 
|  | 1284 | * if HW option is enabled, and SBC does not have "special" flags, | 
|  | 1285 | * use HW option,  otherwise use SW option | 
|  | 1286 | */ | 
|  | 1287 | if (mrq->sbc && (!mmc_card_mmc(mmc->card) || | 
|  | 1288 | (mrq->sbc->arg & 0xFFFF0000))) | 
|  | 1289 | msdc_start_command(host, mrq, mrq->sbc); | 
|  | 1290 | else | 
|  | 1291 | msdc_start_command(host, mrq, mrq->cmd); | 
|  | 1292 | } | 
|  | 1293 |  | 
|  | 1294 | static void msdc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq) | 
|  | 1295 | { | 
|  | 1296 | struct msdc_host *host = mmc_priv(mmc); | 
|  | 1297 | struct mmc_data *data = mrq->data; | 
|  | 1298 |  | 
|  | 1299 | if (!data) | 
|  | 1300 | return; | 
|  | 1301 |  | 
|  | 1302 | msdc_prepare_data(host, mrq); | 
|  | 1303 | data->host_cookie |= MSDC_ASYNC_FLAG; | 
|  | 1304 | } | 
|  | 1305 |  | 
|  | 1306 | static void msdc_post_req(struct mmc_host *mmc, struct mmc_request *mrq, | 
|  | 1307 | int err) | 
|  | 1308 | { | 
|  | 1309 | struct msdc_host *host = mmc_priv(mmc); | 
|  | 1310 | struct mmc_data *data; | 
|  | 1311 |  | 
|  | 1312 | data = mrq->data; | 
|  | 1313 | if (!data) | 
|  | 1314 | return; | 
|  | 1315 | if (data->host_cookie) { | 
|  | 1316 | data->host_cookie &= ~MSDC_ASYNC_FLAG; | 
|  | 1317 | msdc_unprepare_data(host, mrq); | 
|  | 1318 | } | 
|  | 1319 | } | 
|  | 1320 |  | 
|  | 1321 | static void msdc_data_xfer_next(struct msdc_host *host, | 
|  | 1322 | struct mmc_request *mrq, struct mmc_data *data) | 
|  | 1323 | { | 
|  | 1324 | if (mmc_op_multi(mrq->cmd->opcode) && mrq->stop && !mrq->stop->error && | 
|  | 1325 | !mrq->sbc) | 
|  | 1326 | msdc_start_command(host, mrq, mrq->stop); | 
|  | 1327 | else | 
|  | 1328 | msdc_request_done(host, mrq); | 
|  | 1329 | } | 
|  | 1330 |  | 
|  | 1331 | static bool msdc_data_xfer_done(struct msdc_host *host, u32 events, | 
|  | 1332 | struct mmc_request *mrq, struct mmc_data *data) | 
|  | 1333 | { | 
|  | 1334 | struct mmc_command *stop = data->stop; | 
|  | 1335 | unsigned long flags; | 
|  | 1336 | bool done; | 
|  | 1337 | unsigned int check_data = events & | 
|  | 1338 | (MSDC_INT_XFER_COMPL | MSDC_INT_DATCRCERR | MSDC_INT_DATTMO | 
|  | 1339 | | MSDC_INT_DMA_BDCSERR | MSDC_INT_DMA_GPDCSERR | 
|  | 1340 | | MSDC_INT_DMA_PROTECT); | 
|  | 1341 | void __iomem *base = host->base; | 
|  | 1342 |  | 
|  | 1343 | spin_lock_irqsave(&host->lock, flags); | 
|  | 1344 | done = !host->data; | 
|  | 1345 | if (check_data) | 
|  | 1346 | host->data = NULL; | 
|  | 1347 | spin_unlock_irqrestore(&host->lock, flags); | 
|  | 1348 |  | 
|  | 1349 | if (done) | 
|  | 1350 | return true; | 
|  | 1351 |  | 
|  | 1352 | if (check_data || (stop && stop->error)) { | 
|  | 1353 | dev_dbg(host->dev, "DMA status: 0x%8X\n", | 
|  | 1354 | MSDC_READ32(MSDC_DMA_CFG)); | 
|  | 1355 | MSDC_SET_FIELD(MSDC_DMA_CTRL, MSDC_DMA_CTRL_STOP, | 
|  | 1356 | 1); | 
|  | 1357 | while (MSDC_READ32(MSDC_DMA_CFG) & MSDC_DMA_CFG_STS) | 
|  | 1358 | cpu_relax(); | 
|  | 1359 | MSDC_CLR_BIT32(MSDC_INTEN, data_ints_mask); | 
|  | 1360 | dev_dbg(host->dev, "DMA stop\n"); | 
|  | 1361 |  | 
|  | 1362 | if ((events & MSDC_INT_XFER_COMPL) && (!stop || !stop->error)) { | 
|  | 1363 | data->bytes_xfered = data->blocks * data->blksz; | 
|  | 1364 | } else { | 
|  | 1365 | dev_err(host->dev, "interrupt events: %x\n", events); | 
|  | 1366 | msdc_reset_hw(host); | 
|  | 1367 | if (mrq->data->flags & MMC_DATA_WRITE) { | 
|  | 1368 | host->error |= REQ_CRC_STATUS_ERR; | 
|  | 1369 | host->need_tune = TUNE_DATA_WRITE; | 
|  | 1370 | } else { | 
|  | 1371 | host->error |= REQ_DAT_ERR; | 
|  | 1372 | host->need_tune = TUNE_DATA_READ; | 
|  | 1373 | } | 
|  | 1374 | data->bytes_xfered = 0; | 
|  | 1375 |  | 
|  | 1376 | if (events & MSDC_INT_DATTMO) | 
|  | 1377 | data->error = -ETIMEDOUT; | 
|  | 1378 | else if (events & MSDC_INT_DATCRCERR) | 
|  | 1379 | data->error = -EILSEQ; | 
|  | 1380 |  | 
|  | 1381 | dev_err(host->dev, "%s: cmd=%d; blocks=%d", | 
|  | 1382 | __func__, mrq->cmd->opcode, data->blocks); | 
|  | 1383 | dev_err(host->dev, "data_error=%d xfer_size=%d\n", | 
|  | 1384 | (int)data->error, data->bytes_xfered); | 
|  | 1385 | } | 
|  | 1386 |  | 
|  | 1387 | msdc_data_xfer_next(host, mrq, data); | 
|  | 1388 | done = true; | 
|  | 1389 | } | 
|  | 1390 | return done; | 
|  | 1391 | } | 
|  | 1392 |  | 
|  | 1393 | static void msdc_set_buswidth(struct msdc_host *host, u32 width) | 
|  | 1394 | { | 
|  | 1395 | void __iomem *base = host->base; | 
|  | 1396 | u32 val = MSDC_READ32(SDC_CFG); | 
|  | 1397 |  | 
|  | 1398 | val &= ~SDC_CFG_BUSWIDTH; | 
|  | 1399 |  | 
|  | 1400 | switch (width) { | 
|  | 1401 | default: | 
|  | 1402 | case MMC_BUS_WIDTH_1: | 
|  | 1403 | val |= (MSDC_BUS_1BITS << 16); | 
|  | 1404 | break; | 
|  | 1405 | case MMC_BUS_WIDTH_4: | 
|  | 1406 | val |= (MSDC_BUS_4BITS << 16); | 
|  | 1407 | break; | 
|  | 1408 | case MMC_BUS_WIDTH_8: | 
|  | 1409 | val |= (MSDC_BUS_8BITS << 16); | 
|  | 1410 | break; | 
|  | 1411 | } | 
|  | 1412 |  | 
|  | 1413 | MSDC_WRITE32(SDC_CFG, val); | 
|  | 1414 | dev_dbg(host->dev, "Bus Width = %d", width); | 
|  | 1415 | } | 
|  | 1416 |  | 
|  | 1417 | static int msdc_ops_switch_volt(struct mmc_host *mmc, struct mmc_ios *ios) | 
|  | 1418 | { | 
|  | 1419 | int ret = 0; | 
|  | 1420 | #if !defined(CONFIG_FPGA_EARLY_PORTING) | 
|  | 1421 | struct msdc_host *host = mmc_priv(mmc); | 
|  | 1422 | if (!IS_ERR(mmc->supply.vqmmc)) { | 
|  | 1423 | if (ios->signal_voltage != MMC_SIGNAL_VOLTAGE_330 && | 
|  | 1424 | ios->signal_voltage != MMC_SIGNAL_VOLTAGE_180) { | 
|  | 1425 | dev_err(host->dev, "Unsupported signal voltage!\n"); | 
|  | 1426 | return -EINVAL; | 
|  | 1427 | } | 
|  | 1428 |  | 
|  | 1429 | ret = mmc_regulator_set_vqmmc(mmc, ios); | 
|  | 1430 | if (ret) { | 
|  | 1431 | dev_err(host->dev, "Regulator set error %d (%d)\n", | 
|  | 1432 | ret, ios->signal_voltage); | 
|  | 1433 | } else { | 
|  | 1434 | /* Apply different pinctrl settings for different signal voltage */ | 
|  | 1435 | if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180) | 
|  | 1436 | pinctrl_select_state(host->pinctrl, host->pins_uhs); | 
|  | 1437 | else | 
|  | 1438 | pinctrl_select_state(host->pinctrl, host->pins_default); | 
|  | 1439 | } | 
|  | 1440 | } | 
|  | 1441 | #endif | 
|  | 1442 | return ret; | 
|  | 1443 | } | 
|  | 1444 |  | 
|  | 1445 | static int msdc_card_busy(struct mmc_host *mmc) | 
|  | 1446 | { | 
|  | 1447 | struct msdc_host *host = mmc_priv(mmc); | 
|  | 1448 | void __iomem *base = host->base; | 
|  | 1449 | u32 status = MSDC_READ32(MSDC_PS); | 
|  | 1450 |  | 
|  | 1451 | /* only check if data0 is low */ | 
|  | 1452 | return !(status & BIT(16)); | 
|  | 1453 | } | 
|  | 1454 |  | 
|  | 1455 | static void msdc_request_timeout(struct work_struct *work) | 
|  | 1456 | { | 
|  | 1457 | struct msdc_host *host = container_of(work, struct msdc_host, | 
|  | 1458 | req_timeout.work); | 
|  | 1459 |  | 
|  | 1460 | /* simulate HW timeout status */ | 
|  | 1461 | dev_err(host->dev, "%s: aborting cmd/data/mrq\n", __func__); | 
|  | 1462 | if (host->mrq) { | 
|  | 1463 | dev_err(host->dev, "%s: aborting mrq=%p cmd=%d\n", __func__, | 
|  | 1464 | host->mrq, host->mrq->cmd->opcode); | 
|  | 1465 | if (host->cmd) { | 
|  | 1466 | dev_err(host->dev, "%s: aborting cmd=%d\n", | 
|  | 1467 | __func__, host->cmd->opcode); | 
|  | 1468 | msdc_cmd_done(host, MSDC_INT_CMDTMO, host->mrq, | 
|  | 1469 | host->cmd); | 
|  | 1470 | } else if (host->data) { | 
|  | 1471 | dev_err(host->dev, "%s: abort data: cmd%d; %d blocks\n", | 
|  | 1472 | __func__, host->mrq->cmd->opcode, | 
|  | 1473 | host->data->blocks); | 
|  | 1474 | msdc_data_xfer_done(host, MSDC_INT_DATTMO, host->mrq, | 
|  | 1475 | host->data); | 
|  | 1476 | } | 
|  | 1477 | } | 
|  | 1478 | } | 
|  | 1479 |  | 
|  | 1480 | static void __msdc_enable_sdio_irq(struct msdc_host *host, int enb) | 
|  | 1481 | { | 
|  | 1482 | void __iomem *base = host->base; | 
|  | 1483 |  | 
|  | 1484 | if (enb) { | 
|  | 1485 | MSDC_SET_BIT32(MSDC_INTEN, MSDC_INTEN_SDIOIRQ); | 
|  | 1486 | MSDC_SET_BIT32(SDC_CFG, SDC_CFG_SDIOIDE); | 
|  | 1487 | } else { | 
|  | 1488 | MSDC_CLR_BIT32(MSDC_INTEN, MSDC_INTEN_SDIOIRQ); | 
|  | 1489 | MSDC_CLR_BIT32(SDC_CFG, SDC_CFG_SDIOIDE); | 
|  | 1490 | } | 
|  | 1491 | } | 
|  | 1492 |  | 
|  | 1493 | static void msdc_enable_sdio_irq(struct mmc_host *mmc, int enb) | 
|  | 1494 | { | 
|  | 1495 | unsigned long flags; | 
|  | 1496 | struct msdc_host *host = mmc_priv(mmc); | 
|  | 1497 |  | 
|  | 1498 | spin_lock_irqsave(&host->lock, flags); | 
|  | 1499 | __msdc_enable_sdio_irq(host, enb); | 
|  | 1500 | spin_unlock_irqrestore(&host->lock, flags); | 
|  | 1501 |  | 
|  | 1502 | if (enb) | 
|  | 1503 | pm_runtime_get_noresume(host->dev); | 
|  | 1504 | else | 
|  | 1505 | pm_runtime_put_noidle(host->dev); | 
|  | 1506 | } | 
|  | 1507 |  | 
|  | 1508 | #if IS_ENABLED(CONFIG_MMC_CQHCI) | 
|  | 1509 | static irqreturn_t msdc_cmdq_irq(struct msdc_host *host, u32 intsts) | 
|  | 1510 | { | 
|  | 1511 | int cmd_err = 0, dat_err = 0; | 
|  | 1512 |  | 
|  | 1513 | if (intsts & MSDC_INT_RSPCRCERR) { | 
|  | 1514 | cmd_err = (unsigned int)-EILSEQ; | 
|  | 1515 | dev_err(host->dev, "%s: CMD CRC ERR", __func__); | 
|  | 1516 | } else if (intsts & MSDC_INT_CMDTMO) { | 
|  | 1517 | cmd_err = (unsigned int)-ETIMEDOUT; | 
|  | 1518 | dev_err(host->dev, "%s: CMD TIMEOUT ERR", __func__); | 
|  | 1519 | } | 
|  | 1520 |  | 
|  | 1521 | if (intsts & MSDC_INT_DATCRCERR) { | 
|  | 1522 | dat_err = (unsigned int)-EILSEQ; | 
|  | 1523 | dev_err(host->dev, "%s: DATA CRC ERR", __func__); | 
|  | 1524 | } else if (intsts & MSDC_INT_DATTMO) { | 
|  | 1525 | dat_err = (unsigned int)-ETIMEDOUT; | 
|  | 1526 | dev_err(host->dev, "%s: DATA TIMEOUT ERR", __func__); | 
|  | 1527 | } | 
|  | 1528 |  | 
|  | 1529 | if (cmd_err || dat_err) { | 
|  | 1530 | dev_err(host->dev, "cmd_err = %d, dat_err =%d, intsts = 0x%x", | 
|  | 1531 | cmd_err, dat_err, intsts); | 
|  | 1532 | } | 
|  | 1533 |  | 
|  | 1534 | return cqhci_irq(host->mmc, 0, cmd_err, dat_err); | 
|  | 1535 | } | 
|  | 1536 | #endif | 
|  | 1537 |  | 
|  | 1538 | static irqreturn_t msdc_irq(int irq, void *dev_id) | 
|  | 1539 | { | 
|  | 1540 | struct msdc_host *host = (struct msdc_host *) dev_id; | 
|  | 1541 | void __iomem *base = host->base; | 
|  | 1542 |  | 
|  | 1543 | while (true) { | 
|  | 1544 | unsigned long flags; | 
|  | 1545 | struct mmc_request *mrq; | 
|  | 1546 | struct mmc_command *cmd; | 
|  | 1547 | struct mmc_data *data; | 
|  | 1548 | u32 events, event_mask; | 
|  | 1549 |  | 
|  | 1550 | spin_lock_irqsave(&host->lock, flags); | 
|  | 1551 | events = MSDC_READ32(MSDC_INT); | 
|  | 1552 | event_mask = MSDC_READ32(MSDC_INTEN); | 
|  | 1553 | if ((events & event_mask) & MSDC_INT_SDIOIRQ) | 
|  | 1554 | __msdc_enable_sdio_irq(host, 0); | 
|  | 1555 | /* clear interrupts */ | 
|  | 1556 | MSDC_WRITE32(MSDC_INT, events & event_mask); | 
|  | 1557 |  | 
|  | 1558 | mrq = host->mrq; | 
|  | 1559 | cmd = host->cmd; | 
|  | 1560 | data = host->data; | 
|  | 1561 | spin_unlock_irqrestore(&host->lock, flags); | 
|  | 1562 |  | 
|  | 1563 | if ((events & event_mask) & MSDC_INT_SDIOIRQ) | 
|  | 1564 | sdio_signal_irq(host->mmc); | 
|  | 1565 |  | 
|  | 1566 | if ((events & event_mask) & MSDC_INT_CDSC) { | 
|  | 1567 | if (host->internal_cd) | 
|  | 1568 | mmc_detect_change(host->mmc, | 
|  | 1569 | msecs_to_jiffies(20)); | 
|  | 1570 | events &= ~MSDC_INT_CDSC; | 
|  | 1571 | } | 
|  | 1572 |  | 
|  | 1573 | if (!(events & (event_mask & ~MSDC_INT_SDIOIRQ))) | 
|  | 1574 | break; | 
|  | 1575 |  | 
|  | 1576 | #if IS_ENABLED(CONFIG_MMC_CQHCI) | 
|  | 1577 | if ((host->mmc->caps2 & MMC_CAP2_CQE) && | 
|  | 1578 | (events & MSDC_INT_CMDQ)) { | 
|  | 1579 | msdc_cmdq_irq(host, events); | 
|  | 1580 | /* clear interrupts */ | 
|  | 1581 | MSDC_WRITE32(MSDC_INT, events); | 
|  | 1582 | return IRQ_HANDLED; | 
|  | 1583 | } | 
|  | 1584 | #endif | 
|  | 1585 |  | 
|  | 1586 | if (!mrq) { | 
|  | 1587 | dev_err(host->dev, | 
|  | 1588 | "%s: MRQ=NULL; events=%08X; event_mask=%08X\n", | 
|  | 1589 | __func__, events, event_mask); | 
|  | 1590 | WARN_ON(1); | 
|  | 1591 | break; | 
|  | 1592 | } | 
|  | 1593 |  | 
|  | 1594 | dev_dbg(host->dev, "%s: events=%08X\n", __func__, events); | 
|  | 1595 |  | 
|  | 1596 | if (cmd) | 
|  | 1597 | msdc_cmd_done(host, events, mrq, cmd); | 
|  | 1598 | else if (data) | 
|  | 1599 | msdc_data_xfer_done(host, events, mrq, data); | 
|  | 1600 | } | 
|  | 1601 |  | 
|  | 1602 | return IRQ_HANDLED; | 
|  | 1603 | } | 
|  | 1604 |  | 
|  | 1605 | static void msdc_init_hw(struct msdc_host *host) | 
|  | 1606 | { | 
|  | 1607 | u32 val; | 
|  | 1608 | u32 tune_reg = host->dev_comp->pad_tune_reg; | 
|  | 1609 | void __iomem *base = host->base; | 
|  | 1610 | void __iomem *top_base = host->top_base; | 
|  | 1611 |  | 
|  | 1612 | /* Configure to MMC/SD mode, clock free running */ | 
|  | 1613 | MSDC_SET_BIT32(MSDC_CFG, MSDC_CFG_MODE | MSDC_CFG_CKPDN); | 
|  | 1614 |  | 
|  | 1615 | /* Reset */ | 
|  | 1616 | msdc_reset_hw(host); | 
|  | 1617 |  | 
|  | 1618 | /* Disable and clear all interrupts */ | 
|  | 1619 | MSDC_WRITE32(MSDC_INTEN, 0); | 
|  | 1620 | val = MSDC_READ32(MSDC_INT); | 
|  | 1621 | MSDC_WRITE32(MSDC_INT, val); | 
|  | 1622 |  | 
|  | 1623 | /* Configure card detection */ | 
|  | 1624 | if (host->internal_cd) { | 
|  | 1625 | MSDC_SET_FIELD(MSDC_PS, MSDC_PS_CDDEBOUNCE, | 
|  | 1626 | DEFAULT_DEBOUNCE); | 
|  | 1627 | MSDC_SET_BIT32(MSDC_PS, MSDC_PS_CDEN); | 
|  | 1628 | MSDC_SET_BIT32(MSDC_INTEN, MSDC_INTEN_CDSC); | 
|  | 1629 | MSDC_SET_BIT32(SDC_CFG, SDC_CFG_INSWKUP); | 
|  | 1630 | } else { | 
|  | 1631 | MSDC_CLR_BIT32(SDC_CFG, SDC_CFG_INSWKUP); | 
|  | 1632 | MSDC_CLR_BIT32(MSDC_PS, MSDC_PS_CDEN); | 
|  | 1633 | MSDC_CLR_BIT32(MSDC_INTEN, MSDC_INTEN_CDSC); | 
|  | 1634 | } | 
|  | 1635 |  | 
|  | 1636 | if (host->top_base) { | 
|  | 1637 | MSDC_WRITE32(EMMC_TOP_CONTROL, 0); | 
|  | 1638 | MSDC_WRITE32(EMMC_TOP_CMD, 0); | 
|  | 1639 | } else { | 
|  | 1640 | MSDC_WRITE32(tune_reg + host->base, 0); | 
|  | 1641 | } | 
|  | 1642 | MSDC_WRITE32(MSDC_IOCON, 0); | 
|  | 1643 | MSDC_SET_FIELD(MSDC_IOCON, MSDC_IOCON_DDLSEL, 0); | 
|  | 1644 | MSDC_WRITE32(MSDC_PATCH_BIT0, 0x403c0046); | 
|  | 1645 | MSDC_SET_FIELD(MSDC_PATCH_BIT0, MSDC_CKGEN_MSDC_DLY_SEL, 1); | 
|  | 1646 | MSDC_WRITE32(MSDC_PATCH_BIT1, 0xffff4089); | 
|  | 1647 | MSDC_SET_BIT32(EMMC50_CFG0, EMMC50_CFG_CFCSTS_SEL); | 
|  | 1648 |  | 
|  | 1649 | if (host->dev_comp->stop_clk_fix) { | 
|  | 1650 | MSDC_SET_FIELD(MSDC_PATCH_BIT1, | 
|  | 1651 | MSDC_PATCH_BIT1_STOP_DLY, 3); | 
|  | 1652 | MSDC_CLR_BIT32(SDC_FIFO_CFG, | 
|  | 1653 | SDC_FIFO_CFG_WRVALIDSEL); | 
|  | 1654 | MSDC_CLR_BIT32(SDC_FIFO_CFG, | 
|  | 1655 | SDC_FIFO_CFG_RDVALIDSEL); | 
|  | 1656 | } | 
|  | 1657 |  | 
|  | 1658 | if (host->dev_comp->busy_check) | 
|  | 1659 | MSDC_CLR_BIT32(MSDC_PATCH_BIT1, (1 << 7)); | 
|  | 1660 |  | 
|  | 1661 | if (host->dev_comp->async_fifo) { | 
|  | 1662 | MSDC_SET_FIELD(MSDC_PATCH_BIT2, | 
|  | 1663 | MSDC_PB2_RESPWAIT, 3); | 
|  | 1664 | if (host->dev_comp->enhance_rx) { | 
|  | 1665 | if (host->top_base) | 
|  | 1666 | MSDC_SET_BIT32(EMMC_TOP_CONTROL, | 
|  | 1667 | SDC_RX_ENH_EN); | 
|  | 1668 | else | 
|  | 1669 | MSDC_SET_BIT32(SDC_ADV_CFG0, | 
|  | 1670 | SDC_RX_ENHANCE_EN); | 
|  | 1671 | } else { | 
|  | 1672 | MSDC_SET_FIELD(MSDC_PATCH_BIT2, | 
|  | 1673 | MSDC_PB2_RESPSTSENSEL, 2); | 
|  | 1674 | MSDC_SET_FIELD(MSDC_PATCH_BIT2, | 
|  | 1675 | MSDC_PB2_CRCSTSENSEL, 2); | 
|  | 1676 | } | 
|  | 1677 | /* use async fifo, then no need tune internal delay */ | 
|  | 1678 | MSDC_CLR_BIT32(MSDC_PATCH_BIT2, | 
|  | 1679 | MSDC_PATCH_BIT2_CFGRESP); | 
|  | 1680 | MSDC_SET_BIT32(MSDC_PATCH_BIT2, | 
|  | 1681 | MSDC_PATCH_BIT2_CFGCRCSTS); | 
|  | 1682 | } | 
|  | 1683 |  | 
|  | 1684 | if (host->dev_comp->support_64g) | 
|  | 1685 | MSDC_SET_BIT32(MSDC_PATCH_BIT2, | 
|  | 1686 | MSDC_PB2_SUPPORT_64G); | 
|  | 1687 | if (host->dev_comp->data_tune) { | 
|  | 1688 | if (host->top_base) { | 
|  | 1689 | MSDC_SET_BIT32(EMMC_TOP_CONTROL, | 
|  | 1690 | PAD_DAT_RD_RXDLY_SEL); | 
|  | 1691 | MSDC_CLR_BIT32(EMMC_TOP_CONTROL, | 
|  | 1692 | DATA_K_VALUE_SEL); | 
|  | 1693 | MSDC_SET_BIT32(EMMC_TOP_CMD, | 
|  | 1694 | PAD_CMD_RD_RXDLY_SEL); | 
|  | 1695 | } else { | 
|  | 1696 | MSDC_SET_BIT32(tune_reg + host->base, | 
|  | 1697 | MSDC_PAD_TUNE_RD_SEL | | 
|  | 1698 | MSDC_PAD_TUNE_CMD_SEL); | 
|  | 1699 | } | 
|  | 1700 | } else { | 
|  | 1701 | /* choose clock tune */ | 
|  | 1702 | if (host->top_base) | 
|  | 1703 | MSDC_SET_BIT32(EMMC_TOP_CONTROL, | 
|  | 1704 | PAD_RXDLY_SEL); | 
|  | 1705 | else | 
|  | 1706 | MSDC_SET_BIT32(host->base + tune_reg, | 
|  | 1707 | MSDC_PAD_TUNE_RXDLYSEL); | 
|  | 1708 | } | 
|  | 1709 |  | 
|  | 1710 | /* Configure to enable SDIO mode. | 
|  | 1711 | * it's must otherwise sdio cmd5 failed | 
|  | 1712 | */ | 
|  | 1713 | MSDC_SET_BIT32(SDC_CFG, SDC_CFG_SDIO); | 
|  | 1714 |  | 
|  | 1715 | /* Config SDIO device detect interrupt function */ | 
|  | 1716 | MSDC_CLR_BIT32(SDC_CFG, SDC_CFG_SDIOIDE); | 
|  | 1717 | MSDC_SET_BIT32(SDC_ADV_CFG0, SDC_DAT1_IRQ_TRIGGER); | 
|  | 1718 |  | 
|  | 1719 | /* Configure to default data timeout */ | 
|  | 1720 | MSDC_SET_FIELD(SDC_CFG, SDC_CFG_DTOC, 3); | 
|  | 1721 |  | 
|  | 1722 | host->def_tune_para.iocon = MSDC_READ32(MSDC_IOCON); | 
|  | 1723 | host->saved_tune_para.iocon = MSDC_READ32(MSDC_IOCON); | 
|  | 1724 | if (host->top_base) { | 
|  | 1725 | host->def_tune_para.emmc_top_control = | 
|  | 1726 | MSDC_READ32(EMMC_TOP_CONTROL); | 
|  | 1727 | host->def_tune_para.emmc_top_cmd = | 
|  | 1728 | MSDC_READ32(EMMC_TOP_CMD); | 
|  | 1729 | host->saved_tune_para.emmc_top_control = | 
|  | 1730 | MSDC_READ32(EMMC_TOP_CONTROL); | 
|  | 1731 | host->saved_tune_para.emmc_top_cmd = | 
|  | 1732 | MSDC_READ32(EMMC_TOP_CMD); | 
|  | 1733 | } else { | 
|  | 1734 | host->def_tune_para.pad_tune = MSDC_READ32(tune_reg + host->base); | 
|  | 1735 | host->saved_tune_para.pad_tune = MSDC_READ32(tune_reg + host->base); | 
|  | 1736 | } | 
|  | 1737 | #ifdef MSDC_AUTOK | 
|  | 1738 | /* reset tuning parameter */ | 
|  | 1739 | msdc_init_tune_setting(host); | 
|  | 1740 | host->need_tune = TUNE_NONE; | 
|  | 1741 | #endif | 
|  | 1742 |  | 
|  | 1743 | dev_err(host->dev, "init hardware done!"); | 
|  | 1744 | } | 
|  | 1745 |  | 
|  | 1746 | static void msdc_deinit_hw(struct msdc_host *host) | 
|  | 1747 | { | 
|  | 1748 | u32 val; | 
|  | 1749 | void __iomem *base = host->base; | 
|  | 1750 |  | 
|  | 1751 | if (host->internal_cd) { | 
|  | 1752 | /* Disabled card-detect */ | 
|  | 1753 | MSDC_CLR_BIT32(MSDC_PS, MSDC_PS_CDEN); | 
|  | 1754 | MSDC_CLR_BIT32(SDC_CFG, SDC_CFG_INSWKUP); | 
|  | 1755 | } | 
|  | 1756 |  | 
|  | 1757 | /* Disable and clear all interrupts */ | 
|  | 1758 | MSDC_WRITE32(MSDC_INTEN, 0); | 
|  | 1759 |  | 
|  | 1760 | val = MSDC_READ32(MSDC_INT); | 
|  | 1761 | MSDC_WRITE32(MSDC_INT, val); | 
|  | 1762 | } | 
|  | 1763 |  | 
|  | 1764 | /* init gpd and bd list in msdc_drv_probe */ | 
|  | 1765 | static void msdc_init_gpd_bd(struct msdc_host *host, struct msdc_dma *dma) | 
|  | 1766 | { | 
|  | 1767 | struct mt_gpdma_desc *gpd = dma->gpd; | 
|  | 1768 | struct mt_bdma_desc *bd = dma->bd; | 
|  | 1769 | dma_addr_t dma_addr; | 
|  | 1770 | int i; | 
|  | 1771 |  | 
|  | 1772 | memset(gpd, 0, sizeof(struct mt_gpdma_desc) * 2); | 
|  | 1773 |  | 
|  | 1774 | dma_addr = dma->gpd_addr + sizeof(struct mt_gpdma_desc); | 
|  | 1775 | gpd->gpd_info = GPDMA_DESC_BDP; /* hwo, cs, bd pointer */ | 
|  | 1776 | /* gpd->next is must set for desc DMA | 
|  | 1777 | * That's why must alloc 2 gpd structure. | 
|  | 1778 | */ | 
|  | 1779 | gpd->next = lower_32_bits(dma_addr); | 
|  | 1780 | if (host->dev_comp->support_64g) | 
|  | 1781 | gpd->gpd_info |= (upper_32_bits(dma_addr) & 0xf) << 24; | 
|  | 1782 |  | 
|  | 1783 | dma_addr = dma->bd_addr; | 
|  | 1784 | gpd->ptr = lower_32_bits(dma->bd_addr); /* physical address */ | 
|  | 1785 | if (host->dev_comp->support_64g) | 
|  | 1786 | gpd->gpd_info |= (upper_32_bits(dma_addr) & 0xf) << 28; | 
|  | 1787 |  | 
|  | 1788 | memset(bd, 0, sizeof(struct mt_bdma_desc) * MAX_BD_NUM); | 
|  | 1789 | for (i = 0; i < (MAX_BD_NUM - 1); i++) { | 
|  | 1790 | dma_addr = dma->bd_addr + sizeof(*bd) * (i + 1); | 
|  | 1791 | bd[i].next = lower_32_bits(dma_addr); | 
|  | 1792 | if (host->dev_comp->support_64g) | 
|  | 1793 | bd[i].bd_info |= (upper_32_bits(dma_addr) & 0xf) << 24; | 
|  | 1794 | } | 
|  | 1795 | } | 
|  | 1796 |  | 
|  | 1797 | #ifdef CONFIG_FPGA_EARLY_PORTING | 
|  | 1798 | static void msdc_ops_set_ios(struct mmc_host *mmc, struct mmc_ios *ios) | 
|  | 1799 | { | 
|  | 1800 | struct msdc_host *host = mmc_priv(mmc); | 
|  | 1801 |  | 
|  | 1802 | msdc_set_buswidth(host, ios->bus_width); | 
|  | 1803 |  | 
|  | 1804 | /* Suspend/Resume will do power off/on */ | 
|  | 1805 | switch (ios->power_mode) { | 
|  | 1806 | case MMC_POWER_UP: | 
|  | 1807 | msdc_init_hw(host); | 
|  | 1808 | mmc->regulator_enabled = true; | 
|  | 1809 | break; | 
|  | 1810 | case MMC_POWER_ON: | 
|  | 1811 | host->vqmmc_enabled = true; | 
|  | 1812 | break; | 
|  | 1813 | case MMC_POWER_OFF: | 
|  | 1814 | mmc->regulator_enabled = false; | 
|  | 1815 | host->vqmmc_enabled = false; | 
|  | 1816 | break; | 
|  | 1817 | default: | 
|  | 1818 | break; | 
|  | 1819 | } | 
|  | 1820 |  | 
|  | 1821 | if (host->mclk != ios->clock || host->timing != ios->timing) | 
|  | 1822 | msdc_set_mclk(host, ios->timing, ios->clock); | 
|  | 1823 | } | 
|  | 1824 | #else | 
|  | 1825 |  | 
|  | 1826 | int msdc_regulator_set_and_enable(struct regulator *reg, int powerVolt) | 
|  | 1827 | { | 
|  | 1828 | regulator_set_voltage(reg, powerVolt, powerVolt); | 
|  | 1829 | return regulator_enable(reg); | 
|  | 1830 | } | 
|  | 1831 |  | 
|  | 1832 | static void msdc_ops_set_ios(struct mmc_host *mmc, struct mmc_ios *ios) | 
|  | 1833 | { | 
|  | 1834 | struct msdc_host *host = mmc_priv(mmc); | 
|  | 1835 | int ret; | 
|  | 1836 | int voltage_uv = VOL_3000 * 1000; | 
|  | 1837 |  | 
|  | 1838 | msdc_set_buswidth(host, ios->bus_width); | 
|  | 1839 |  | 
|  | 1840 | /* Suspend/Resume will do power off/on */ | 
|  | 1841 | switch (ios->power_mode) { | 
|  | 1842 | case MMC_POWER_UP: | 
|  | 1843 | if (!IS_ERR(mmc->supply.vmmc)) { | 
|  | 1844 | msdc_init_hw(host); | 
|  | 1845 | ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, | 
|  | 1846 | ios->vdd); | 
|  | 1847 | if (ret) { | 
|  | 1848 | dev_err(host->dev, "Failed to set vmmc power!\n"); | 
|  | 1849 | return; | 
|  | 1850 | } | 
|  | 1851 | } | 
|  | 1852 | break; | 
|  | 1853 | case MMC_POWER_ON: | 
|  | 1854 | if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) { | 
|  | 1855 | ret = msdc_regulator_set_and_enable(mmc->supply.vqmmc,voltage_uv); | 
|  | 1856 | if (ret) | 
|  | 1857 | dev_err(host->dev, "Failed to set vqmmc power!\n"); | 
|  | 1858 | else | 
|  | 1859 | host->vqmmc_enabled = true; | 
|  | 1860 | } | 
|  | 1861 | break; | 
|  | 1862 | case MMC_POWER_OFF: | 
|  | 1863 | if (!IS_ERR(mmc->supply.vmmc)) | 
|  | 1864 | mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0); | 
|  | 1865 |  | 
|  | 1866 | if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) { | 
|  | 1867 | regulator_disable(mmc->supply.vqmmc); | 
|  | 1868 | host->vqmmc_enabled = false; | 
|  | 1869 | } | 
|  | 1870 | break; | 
|  | 1871 | default: | 
|  | 1872 | break; | 
|  | 1873 | } | 
|  | 1874 | if (host->timing != ios->timing) { | 
|  | 1875 | /* msdc setting TX parameter */ | 
|  | 1876 | msdc_ios_tune_setting(host, ios); | 
|  | 1877 | if (ios->timing == MMC_TIMING_MMC_DDR52) | 
|  | 1878 | msdc_init_tune_setting(host); | 
|  | 1879 | } | 
|  | 1880 |  | 
|  | 1881 | if (host->mclk != ios->clock) { | 
|  | 1882 | if ((host->mclk > ios->clock) | 
|  | 1883 | && (ios->clock <= 52000000) | 
|  | 1884 | && (ios->clock > 0)) | 
|  | 1885 | msdc_init_tune_setting(host); | 
|  | 1886 | } | 
|  | 1887 |  | 
|  | 1888 | if (host->mclk != ios->clock || host->timing != ios->timing) { | 
|  | 1889 | dev_err(host->dev, "host->mclk:%d, ios->clock:%d, host->timing:%d,ios->timing:%d\n", | 
|  | 1890 | host->mclk, ios->clock, host->timing, ios->timing); | 
|  | 1891 | msdc_set_mclk(host, ios->timing, ios->clock); | 
|  | 1892 | } | 
|  | 1893 | if (ios->timing == MMC_TIMING_MMC_HS400 && | 
|  | 1894 | ios->clock > 52000000) { | 
|  | 1895 | msdc_execute_tuning(host->mmc, | 
|  | 1896 | MMC_SEND_TUNING_BLOCK_HS200); | 
|  | 1897 | } | 
|  | 1898 | } | 
|  | 1899 | #endif | 
|  | 1900 |  | 
|  | 1901 | #ifndef MSDC_AUTOK | 
|  | 1902 |  | 
|  | 1903 | struct msdc_delay_phase { | 
|  | 1904 | u8 maxlen; | 
|  | 1905 | u8 start; | 
|  | 1906 | u8 final_phase; | 
|  | 1907 | }; | 
|  | 1908 |  | 
|  | 1909 | static u32 test_delay_bit(u32 delay, u32 bit) | 
|  | 1910 | { | 
|  | 1911 | bit %= PAD_DELAY_MAX; | 
|  | 1912 | return delay & (1 << bit); | 
|  | 1913 | } | 
|  | 1914 |  | 
|  | 1915 | static int get_delay_len(u32 delay, u32 start_bit) | 
|  | 1916 | { | 
|  | 1917 | int i; | 
|  | 1918 |  | 
|  | 1919 | for (i = 0; i < (PAD_DELAY_MAX - start_bit); i++) { | 
|  | 1920 | if (test_delay_bit(delay, start_bit + i) == 0) | 
|  | 1921 | return i; | 
|  | 1922 | } | 
|  | 1923 | return PAD_DELAY_MAX - start_bit; | 
|  | 1924 | } | 
|  | 1925 |  | 
|  | 1926 | static struct msdc_delay_phase get_best_delay(struct msdc_host *host, u32 delay) | 
|  | 1927 | { | 
|  | 1928 | int start = 0, len = 0; | 
|  | 1929 | int start_final = 0, len_final = 0; | 
|  | 1930 | u8 final_phase = 0xff; | 
|  | 1931 | struct msdc_delay_phase delay_phase = { 0, }; | 
|  | 1932 |  | 
|  | 1933 | if (delay == 0) { | 
|  | 1934 | dev_err(host->dev, "phase error: [map:%x]\n", delay); | 
|  | 1935 | delay_phase.final_phase = final_phase; | 
|  | 1936 | return delay_phase; | 
|  | 1937 | } | 
|  | 1938 |  | 
|  | 1939 | while (start < PAD_DELAY_MAX) { | 
|  | 1940 | len = get_delay_len(delay, start); | 
|  | 1941 | if (len_final < len) { | 
|  | 1942 | start_final = start; | 
|  | 1943 | len_final = len; | 
|  | 1944 | } | 
|  | 1945 | start += len ? len : 1; | 
|  | 1946 | if (len >= 12 && start_final < 4) | 
|  | 1947 | break; | 
|  | 1948 | } | 
|  | 1949 |  | 
|  | 1950 | /* The rule is that to find the smallest delay cell */ | 
|  | 1951 | if (start_final == 0) | 
|  | 1952 | final_phase = (start_final + len_final / 3) % PAD_DELAY_MAX; | 
|  | 1953 | else | 
|  | 1954 | final_phase = (start_final + len_final / 2) % PAD_DELAY_MAX; | 
|  | 1955 | dev_info(host->dev, "phase: [map:%x] [maxlen:%d] [final:%d]\n", | 
|  | 1956 | delay, len_final, final_phase); | 
|  | 1957 |  | 
|  | 1958 | delay_phase.maxlen = len_final; | 
|  | 1959 | delay_phase.start = start_final; | 
|  | 1960 | delay_phase.final_phase = final_phase; | 
|  | 1961 | return delay_phase; | 
|  | 1962 | } | 
|  | 1963 |  | 
|  | 1964 | static inline void msdc_set_cmd_delay(struct msdc_host *host, u32 value) | 
|  | 1965 | { | 
|  | 1966 | u32 tune_reg = host->dev_comp->pad_tune_reg; | 
|  | 1967 | void __iomem *top_base = host->top_base; | 
|  | 1968 |  | 
|  | 1969 | if (host->top_base) | 
|  | 1970 | MSDC_SET_FIELD(EMMC_TOP_CMD, PAD_CMD_RXDLY, | 
|  | 1971 | value); | 
|  | 1972 | else | 
|  | 1973 | sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_CMDRDLY, | 
|  | 1974 | value); | 
|  | 1975 | } | 
|  | 1976 |  | 
|  | 1977 | static inline void msdc_set_data_delay(struct msdc_host *host, u32 value) | 
|  | 1978 | { | 
|  | 1979 | u32 tune_reg = host->dev_comp->pad_tune_reg; | 
|  | 1980 |  | 
|  | 1981 | if (host->top_base) | 
|  | 1982 | sdr_set_field(host->top_base + EMMC_TOP_CONTROL, | 
|  | 1983 | PAD_DAT_RD_RXDLY, value); | 
|  | 1984 | else | 
|  | 1985 | sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_DATRRDLY, | 
|  | 1986 | value); | 
|  | 1987 | } | 
|  | 1988 |  | 
|  | 1989 | static int msdc_tune_response(struct mmc_host *mmc, u32 opcode) | 
|  | 1990 | { | 
|  | 1991 | struct msdc_host *host = mmc_priv(mmc); | 
|  | 1992 | u32 rise_delay = 0, fall_delay = 0; | 
|  | 1993 | struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,}; | 
|  | 1994 | struct msdc_delay_phase internal_delay_phase; | 
|  | 1995 | u8 final_delay, final_maxlen; | 
|  | 1996 | u32 internal_delay = 0; | 
|  | 1997 | u32 tune_reg = host->dev_comp->pad_tune_reg; | 
|  | 1998 | int cmd_err; | 
|  | 1999 | int i, j; | 
|  | 2000 |  | 
|  | 2001 | if (mmc->ios.timing == MMC_TIMING_MMC_HS200 || | 
|  | 2002 | mmc->ios.timing == MMC_TIMING_UHS_SDR104) | 
|  | 2003 | sdr_set_field(host->base + tune_reg, | 
|  | 2004 | MSDC_PAD_TUNE_CMDRRDLY, | 
|  | 2005 | host->hs200_cmd_int_delay); | 
|  | 2006 |  | 
|  | 2007 | MSDC_CLR_BIT32(MSDC_IOCON, MSDC_IOCON_RSPL); | 
|  | 2008 | for (i = 0 ; i < PAD_DELAY_MAX; i++) { | 
|  | 2009 | msdc_set_cmd_delay(host, i); | 
|  | 2010 | /* | 
|  | 2011 | * Using the same parameters, it may sometimes pass the test, | 
|  | 2012 | * but sometimes it may fail. To make sure the parameters are | 
|  | 2013 | * more stable, we test each set of parameters 3 times. | 
|  | 2014 | */ | 
|  | 2015 | for (j = 0; j < 3; j++) { | 
|  | 2016 | mmc_send_tuning(mmc, opcode, &cmd_err); | 
|  | 2017 | if (!cmd_err) { | 
|  | 2018 | rise_delay |= (1 << i); | 
|  | 2019 | } else { | 
|  | 2020 | rise_delay &= ~(1 << i); | 
|  | 2021 | break; | 
|  | 2022 | } | 
|  | 2023 | } | 
|  | 2024 | } | 
|  | 2025 | final_rise_delay = get_best_delay(host, rise_delay); | 
|  | 2026 | /* if rising edge has enough margin, then do not scan falling edge */ | 
|  | 2027 | if (final_rise_delay.maxlen >= 12 || | 
|  | 2028 | (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4)) | 
|  | 2029 | goto skip_fall; | 
|  | 2030 |  | 
|  | 2031 | MSDC_SET_BIT32(MSDC_IOCON, MSDC_IOCON_RSPL); | 
|  | 2032 | for (i = 0; i < PAD_DELAY_MAX; i++) { | 
|  | 2033 | msdc_set_cmd_delay(host, i); | 
|  | 2034 | /* | 
|  | 2035 | * Using the same parameters, it may sometimes pass the test, | 
|  | 2036 | * but sometimes it may fail. To make sure the parameters are | 
|  | 2037 | * more stable, we test each set of parameters 3 times. | 
|  | 2038 | */ | 
|  | 2039 | for (j = 0; j < 3; j++) { | 
|  | 2040 | mmc_send_tuning(mmc, opcode, &cmd_err); | 
|  | 2041 | if (!cmd_err) { | 
|  | 2042 | fall_delay |= (1 << i); | 
|  | 2043 | } else { | 
|  | 2044 | fall_delay &= ~(1 << i); | 
|  | 2045 | break; | 
|  | 2046 | } | 
|  | 2047 | } | 
|  | 2048 | } | 
|  | 2049 | final_fall_delay = get_best_delay(host, fall_delay); | 
|  | 2050 |  | 
|  | 2051 | skip_fall: | 
|  | 2052 | final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen); | 
|  | 2053 | if (final_fall_delay.maxlen >= 12 && final_fall_delay.start < 4) | 
|  | 2054 | final_maxlen = final_fall_delay.maxlen; | 
|  | 2055 | if (final_maxlen == final_rise_delay.maxlen) { | 
|  | 2056 | MSDC_CLR_BIT32(MSDC_IOCON, MSDC_IOCON_RSPL); | 
|  | 2057 | final_delay = final_rise_delay.final_phase; | 
|  | 2058 | } else { | 
|  | 2059 | MSDC_SET_BIT32(MSDC_IOCON, MSDC_IOCON_RSPL); | 
|  | 2060 | final_delay = final_fall_delay.final_phase; | 
|  | 2061 | } | 
|  | 2062 | msdc_set_cmd_delay(host, final_delay); | 
|  | 2063 |  | 
|  | 2064 | if (host->dev_comp->async_fifo || host->hs200_cmd_int_delay) | 
|  | 2065 | goto skip_internal; | 
|  | 2066 |  | 
|  | 2067 | for (i = 0; i < PAD_DELAY_MAX; i++) { | 
|  | 2068 | sdr_set_field(host->base + tune_reg, | 
|  | 2069 | MSDC_PAD_TUNE_CMDRRDLY, i); | 
|  | 2070 | mmc_send_tuning(mmc, opcode, &cmd_err); | 
|  | 2071 | if (!cmd_err) | 
|  | 2072 | internal_delay |= (1 << i); | 
|  | 2073 | } | 
|  | 2074 | dev_err(host->dev, "Final internal delay: 0x%x\n", internal_delay); | 
|  | 2075 | internal_delay_phase = get_best_delay(host, internal_delay); | 
|  | 2076 | sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_CMDRRDLY, | 
|  | 2077 | internal_delay_phase.final_phase); | 
|  | 2078 | skip_internal: | 
|  | 2079 | dev_err(host->dev, "Final cmd pad delay: %x\n", final_delay); | 
|  | 2080 | return final_delay == 0xff ? -EIO : 0; | 
|  | 2081 | } | 
|  | 2082 |  | 
|  | 2083 | static int hs400_tune_response(struct mmc_host *mmc, u32 opcode) | 
|  | 2084 | { | 
|  | 2085 | struct msdc_host *host = mmc_priv(mmc); | 
|  | 2086 | u32 cmd_delay = 0; | 
|  | 2087 | struct msdc_delay_phase final_cmd_delay = { 0,}; | 
|  | 2088 | u8 final_delay; | 
|  | 2089 | int cmd_err; | 
|  | 2090 | int i, j; | 
|  | 2091 |  | 
|  | 2092 | /* select EMMC50 PAD CMD tune */ | 
|  | 2093 | MSDC_SET_BIT32(PAD_CMD_TUNE, BIT(0)); | 
|  | 2094 | MSDC_SET_FIELD(MSDC_PATCH_BIT1, MSDC_PATCH_BIT1_CMDTA, 2); | 
|  | 2095 |  | 
|  | 2096 | if (mmc->ios.timing == MMC_TIMING_MMC_HS200 || | 
|  | 2097 | mmc->ios.timing == MMC_TIMING_UHS_SDR104) | 
|  | 2098 | MSDC_SET_FIELD(MSDC_PAD_TUNE, | 
|  | 2099 | MSDC_PAD_TUNE_CMDRRDLY, | 
|  | 2100 | host->hs200_cmd_int_delay); | 
|  | 2101 |  | 
|  | 2102 | if (host->hs400_cmd_resp_sel_rising) | 
|  | 2103 | MSDC_CLR_BIT32(MSDC_IOCON, MSDC_IOCON_RSPL); | 
|  | 2104 | else | 
|  | 2105 | MSDC_SET_BIT32(MSDC_IOCON, MSDC_IOCON_RSPL); | 
|  | 2106 | for (i = 0 ; i < PAD_DELAY_MAX; i++) { | 
|  | 2107 | MSDC_SET_FIELD(PAD_CMD_TUNE, | 
|  | 2108 | PAD_CMD_TUNE_RX_DLY3, i); | 
|  | 2109 | /* | 
|  | 2110 | * Using the same parameters, it may sometimes pass the test, | 
|  | 2111 | * but sometimes it may fail. To make sure the parameters are | 
|  | 2112 | * more stable, we test each set of parameters 3 times. | 
|  | 2113 | */ | 
|  | 2114 | for (j = 0; j < 3; j++) { | 
|  | 2115 | mmc_send_tuning(mmc, opcode, &cmd_err); | 
|  | 2116 | if (!cmd_err) { | 
|  | 2117 | cmd_delay |= (1 << i); | 
|  | 2118 | } else { | 
|  | 2119 | cmd_delay &= ~(1 << i); | 
|  | 2120 | break; | 
|  | 2121 | } | 
|  | 2122 | } | 
|  | 2123 | } | 
|  | 2124 | final_cmd_delay = get_best_delay(host, cmd_delay); | 
|  | 2125 | MSDC_SET_FIELD(PAD_CMD_TUNE, PAD_CMD_TUNE_RX_DLY3, | 
|  | 2126 | final_cmd_delay.final_phase); | 
|  | 2127 | final_delay = final_cmd_delay.final_phase; | 
|  | 2128 |  | 
|  | 2129 | dev_dbg(host->dev, "Final cmd pad delay: %x\n", final_delay); | 
|  | 2130 | return final_delay == 0xff ? -EIO : 0; | 
|  | 2131 | } | 
|  | 2132 |  | 
|  | 2133 | static int msdc_tune_data(struct mmc_host *mmc, u32 opcode) | 
|  | 2134 | { | 
|  | 2135 | struct msdc_host *host = mmc_priv(mmc); | 
|  | 2136 | u32 rise_delay = 0, fall_delay = 0; | 
|  | 2137 | struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,}; | 
|  | 2138 | u8 final_delay, final_maxlen; | 
|  | 2139 | int i, ret; | 
|  | 2140 |  | 
|  | 2141 | MSDC_SET_FIELD(MSDC_PATCH_BIT0, MSDC_INT_DAT_LATCH_CK_SEL, | 
|  | 2142 | host->latch_ck); | 
|  | 2143 | MSDC_CLR_BIT32(MSDC_IOCON, MSDC_IOCON_DSPL); | 
|  | 2144 | MSDC_CLR_BIT32(MSDC_IOCON, MSDC_IOCON_W_DSPL); | 
|  | 2145 | for (i = 0 ; i < PAD_DELAY_MAX; i++) { | 
|  | 2146 | msdc_set_data_delay(host, i); | 
|  | 2147 | ret = mmc_send_tuning(mmc, opcode, NULL); | 
|  | 2148 | if (!ret) | 
|  | 2149 | rise_delay |= (1 << i); | 
|  | 2150 | } | 
|  | 2151 | final_rise_delay = get_best_delay(host, rise_delay); | 
|  | 2152 | /* if rising edge has enough margin, then do not scan falling edge */ | 
|  | 2153 | if (final_rise_delay.maxlen >= 12 || | 
|  | 2154 | (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4)) | 
|  | 2155 | goto skip_fall; | 
|  | 2156 |  | 
|  | 2157 | MSDC_SET_BIT32(MSDC_IOCON, MSDC_IOCON_DSPL); | 
|  | 2158 | MSDC_SET_BIT32(MSDC_IOCON, MSDC_IOCON_W_DSPL); | 
|  | 2159 | for (i = 0; i < PAD_DELAY_MAX; i++) { | 
|  | 2160 | msdc_set_data_delay(host, i); | 
|  | 2161 | ret = mmc_send_tuning(mmc, opcode, NULL); | 
|  | 2162 | if (!ret) | 
|  | 2163 | fall_delay |= (1 << i); | 
|  | 2164 | } | 
|  | 2165 | final_fall_delay = get_best_delay(host, fall_delay); | 
|  | 2166 |  | 
|  | 2167 | skip_fall: | 
|  | 2168 | final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen); | 
|  | 2169 | if (final_maxlen == final_rise_delay.maxlen) { | 
|  | 2170 | MSDC_CLR_BIT32(MSDC_IOCON, MSDC_IOCON_DSPL); | 
|  | 2171 | MSDC_CLR_BIT32(MSDC_IOCON, MSDC_IOCON_W_DSPL); | 
|  | 2172 | final_delay = final_rise_delay.final_phase; | 
|  | 2173 | } else { | 
|  | 2174 | MSDC_SET_BIT32(MSDC_IOCON, MSDC_IOCON_DSPL); | 
|  | 2175 | MSDC_SET_BIT32(MSDC_IOCON, MSDC_IOCON_W_DSPL); | 
|  | 2176 | final_delay = final_fall_delay.final_phase; | 
|  | 2177 | } | 
|  | 2178 | msdc_set_data_delay(host, final_delay); | 
|  | 2179 |  | 
|  | 2180 | dev_dbg(host->dev, "Final data pad delay: %x\n", final_delay); | 
|  | 2181 | return final_delay == 0xff ? -EIO : 0; | 
|  | 2182 | } | 
|  | 2183 |  | 
|  | 2184 | /* | 
|  | 2185 | * MSDC IP which supports data tune + async fifo can do CMD/DAT tune | 
|  | 2186 | * together, which can save the tuning time. | 
|  | 2187 | */ | 
|  | 2188 | static int msdc_tune_together(struct mmc_host *mmc, u32 opcode) | 
|  | 2189 | { | 
|  | 2190 | struct msdc_host *host = mmc_priv(mmc); | 
|  | 2191 | u32 rise_delay = 0, fall_delay = 0; | 
|  | 2192 | struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,}; | 
|  | 2193 | u8 final_delay, final_maxlen; | 
|  | 2194 | int i, ret; | 
|  | 2195 |  | 
|  | 2196 | MSDC_SET_FIELD(MSDC_PATCH_BIT0, MSDC_INT_DAT_LATCH_CK_SEL, | 
|  | 2197 | host->latch_ck); | 
|  | 2198 |  | 
|  | 2199 | MSDC_CLR_BIT32(MSDC_IOCON, MSDC_IOCON_RSPL); | 
|  | 2200 | MSDC_CLR_BIT32(MSDC_IOCON, | 
|  | 2201 | MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL); | 
|  | 2202 | for (i = 0 ; i < PAD_DELAY_MAX; i++) { | 
|  | 2203 | msdc_set_cmd_delay(host, i); | 
|  | 2204 | msdc_set_data_delay(host, i); | 
|  | 2205 | ret = mmc_send_tuning(mmc, opcode, NULL); | 
|  | 2206 | if (!ret) | 
|  | 2207 | rise_delay |= (1 << i); | 
|  | 2208 | } | 
|  | 2209 | final_rise_delay = get_best_delay(host, rise_delay); | 
|  | 2210 | /* if rising edge has enough margin, then do not scan falling edge */ | 
|  | 2211 | if (final_rise_delay.maxlen >= 12 || | 
|  | 2212 | (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4)) | 
|  | 2213 | goto skip_fall; | 
|  | 2214 |  | 
|  | 2215 | MSDC_SET_BIT32(MSDC_IOCON, MSDC_IOCON_RSPL); | 
|  | 2216 | MSDC_SET_BIT32(MSDC_IOCON, | 
|  | 2217 | MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL); | 
|  | 2218 | for (i = 0; i < PAD_DELAY_MAX; i++) { | 
|  | 2219 | msdc_set_cmd_delay(host, i); | 
|  | 2220 | msdc_set_data_delay(host, i); | 
|  | 2221 | ret = mmc_send_tuning(mmc, opcode, NULL); | 
|  | 2222 | if (!ret) | 
|  | 2223 | fall_delay |= (1 << i); | 
|  | 2224 | } | 
|  | 2225 | final_fall_delay = get_best_delay(host, fall_delay); | 
|  | 2226 |  | 
|  | 2227 | skip_fall: | 
|  | 2228 | final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen); | 
|  | 2229 | if (final_maxlen == final_rise_delay.maxlen) { | 
|  | 2230 | MSDC_CLR_BIT32(MSDC_IOCON, MSDC_IOCON_RSPL); | 
|  | 2231 | MSDC_CLR_BIT32(MSDC_IOCON, | 
|  | 2232 | MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL); | 
|  | 2233 | final_delay = final_rise_delay.final_phase; | 
|  | 2234 | } else { | 
|  | 2235 | MSDC_SET_BIT32(MSDC_IOCON, MSDC_IOCON_RSPL); | 
|  | 2236 | MSDC_SET_BIT32(MSDC_IOCON, | 
|  | 2237 | MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL); | 
|  | 2238 | final_delay = final_fall_delay.final_phase; | 
|  | 2239 | } | 
|  | 2240 |  | 
|  | 2241 | msdc_set_cmd_delay(host, final_delay); | 
|  | 2242 | msdc_set_data_delay(host, final_delay); | 
|  | 2243 |  | 
|  | 2244 | dev_dbg(host->dev, "Final pad delay: %x\n", final_delay); | 
|  | 2245 | return final_delay == 0xff ? -EIO : 0; | 
|  | 2246 | } | 
|  | 2247 | #endif | 
|  | 2248 | static int msdc_execute_tuning(struct mmc_host *mmc, u32 opcode) | 
|  | 2249 | { | 
|  | 2250 | struct msdc_host *host = mmc_priv(mmc); | 
|  | 2251 | int ret = 0; | 
|  | 2252 |  | 
|  | 2253 | #ifdef MSDC_AUTOK | 
|  | 2254 | msdc_init_tune_path(host, mmc->ios.timing); | 
|  | 2255 | autok_msdc_tx_setting(host, &mmc->ios); | 
|  | 2256 | host->tuning_in_progress = true; | 
|  | 2257 |  | 
|  | 2258 | if (host->id == MSDC_EMMC) { | 
|  | 2259 | ret = emmc_runtime_autok_merge(host, opcode); | 
|  | 2260 | } else if (host->id == MSDC_SD) | 
|  | 2261 | ret = sd_runtime_autok_merge(host, opcode); | 
|  | 2262 |  | 
|  | 2263 | host->tuning_in_progress = false; | 
|  | 2264 |  | 
|  | 2265 | /* return error to reset emmc when timeout occurs during autok */ | 
|  | 2266 | #else | 
|  | 2267 | u32 tune_reg = host->dev_comp->pad_tune_reg; | 
|  | 2268 | void __iomem *base = host->base; | 
|  | 2269 |  | 
|  | 2270 | if (host->dev_comp->data_tune && host->dev_comp->async_fifo) { | 
|  | 2271 | ret = msdc_tune_together(mmc, opcode); | 
|  | 2272 | if (host->hs400_mode) { | 
|  | 2273 | MSDC_CLR_BIT32(MSDC_IOCON, | 
|  | 2274 | MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL); | 
|  | 2275 | msdc_set_data_delay(host, 0); | 
|  | 2276 | } | 
|  | 2277 | goto tune_done; | 
|  | 2278 | } | 
|  | 2279 | if (host->hs400_mode && | 
|  | 2280 | host->dev_comp->hs400_tune) | 
|  | 2281 | ret = hs400_tune_response(mmc, opcode); | 
|  | 2282 | else | 
|  | 2283 | ret = msdc_tune_response(mmc, opcode); | 
|  | 2284 | if (ret == -EIO) { | 
|  | 2285 | dev_err(host->dev, "Tune response fail!\n"); | 
|  | 2286 | return ret; | 
|  | 2287 | } | 
|  | 2288 | if (host->hs400_mode == false) { | 
|  | 2289 | ret = msdc_tune_data(mmc, opcode); | 
|  | 2290 | if (ret == -EIO) | 
|  | 2291 | dev_err(host->dev, "Tune data fail!\n"); | 
|  | 2292 | } | 
|  | 2293 |  | 
|  | 2294 | tune_done: | 
|  | 2295 | host->saved_tune_para.iocon = MSDC_READ32(MSDC_IOCON); | 
|  | 2296 | host->saved_tune_para.pad_tune = MSDC_READ32(host->base + tune_reg); | 
|  | 2297 | host->saved_tune_para.pad_cmd_tune = MSDC_READ32(PAD_CMD_TUNE); | 
|  | 2298 | if (host->top_base) { | 
|  | 2299 | host->saved_tune_para.emmc_top_control = readl(host->top_base + | 
|  | 2300 | EMMC_TOP_CONTROL); | 
|  | 2301 | host->saved_tune_para.emmc_top_cmd = readl(host->top_base + | 
|  | 2302 | EMMC_TOP_CMD); | 
|  | 2303 | } | 
|  | 2304 | #endif | 
|  | 2305 | return ret; | 
|  | 2306 | } | 
|  | 2307 |  | 
|  | 2308 | static int msdc_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios) | 
|  | 2309 | { | 
|  | 2310 | struct msdc_host *host = mmc_priv(mmc); | 
|  | 2311 |  | 
|  | 2312 | host->hs400_mode = true; | 
|  | 2313 |  | 
|  | 2314 | #ifndef MSDC_AUTOK | 
|  | 2315 | void __iomem *base = host->base; | 
|  | 2316 | void __iomem *top_base = host->top_base; | 
|  | 2317 |  | 
|  | 2318 | if (host->top_base) | 
|  | 2319 | MSDC_WRITE32(TOP_EMMC50_PAD_DS_TUNE, host->hs400_ds_delay); | 
|  | 2320 | else | 
|  | 2321 | writel(host->hs400_ds_delay, host->base + PAD_DS_TUNE); | 
|  | 2322 | /* hs400 mode must set it to 0 */ | 
|  | 2323 | MSDC_CLR_BIT32(MSDC_PATCH_BIT2, MSDC_PATCH_BIT2_CFGCRCSTS); | 
|  | 2324 | /* to improve read performance, set outstanding to 2 */ | 
|  | 2325 | MSDC_SET_FIELD(EMMC50_CFG3, EMMC50_CFG3_OUTS_WR, 2); | 
|  | 2326 | #endif | 
|  | 2327 |  | 
|  | 2328 | return 0; | 
|  | 2329 | } | 
|  | 2330 |  | 
|  | 2331 | static void msdc_hw_reset(struct mmc_host *mmc) | 
|  | 2332 | { | 
|  | 2333 | struct msdc_host *host = mmc_priv(mmc); | 
|  | 2334 | void __iomem *base = host->base; | 
|  | 2335 |  | 
|  | 2336 | MSDC_SET_BIT32(EMMC_IOCON, 1); | 
|  | 2337 | udelay(10); /* 10us is enough */ | 
|  | 2338 | MSDC_CLR_BIT32(EMMC_IOCON, 1); | 
|  | 2339 | } | 
|  | 2340 |  | 
|  | 2341 | static void msdc_ack_sdio_irq(struct mmc_host *mmc) | 
|  | 2342 | { | 
|  | 2343 | unsigned long flags; | 
|  | 2344 | struct msdc_host *host = mmc_priv(mmc); | 
|  | 2345 |  | 
|  | 2346 | spin_lock_irqsave(&host->lock, flags); | 
|  | 2347 | __msdc_enable_sdio_irq(host, 1); | 
|  | 2348 | spin_unlock_irqrestore(&host->lock, flags); | 
|  | 2349 | } | 
|  | 2350 |  | 
|  | 2351 | static int msdc_get_cd(struct mmc_host *mmc) | 
|  | 2352 | { | 
|  | 2353 | struct msdc_host *host = mmc_priv(mmc); | 
|  | 2354 | void __iomem *base = host->base; | 
|  | 2355 | int val; | 
|  | 2356 |  | 
|  | 2357 | if (mmc->caps & MMC_CAP_NONREMOVABLE) | 
|  | 2358 | return 1; | 
|  | 2359 |  | 
|  | 2360 | if (!host->internal_cd) | 
|  | 2361 | return mmc_gpio_get_cd(mmc); | 
|  | 2362 |  | 
|  | 2363 | val = MSDC_READ32(MSDC_PS) & MSDC_PS_CDSTS; | 
|  | 2364 | if (mmc->caps2 & MMC_CAP2_CD_ACTIVE_HIGH) | 
|  | 2365 | return !!val; | 
|  | 2366 | else | 
|  | 2367 | return !val; | 
|  | 2368 | } | 
|  | 2369 |  | 
|  | 2370 | static void msdc_cqe_enable(struct mmc_host *mmc) | 
|  | 2371 | { | 
|  | 2372 | struct msdc_host *host = mmc_priv(mmc); | 
|  | 2373 | void __iomem *base = host->base; | 
|  | 2374 |  | 
|  | 2375 | /* enable cmdq irq */ | 
|  | 2376 | MSDC_WRITE32(MSDC_INTEN, MSDC_INT_CMDQ); | 
|  | 2377 | /* enable busy check */ | 
|  | 2378 | MSDC_SET_BIT32(MSDC_PATCH_BIT1, MSDC_PB1_BUSY_CHECK_SEL); | 
|  | 2379 | /* default write data / busy timeout 20s */ | 
|  | 2380 | msdc_set_busy_timeout(host, 20 * 1000000000ULL, 0); | 
|  | 2381 | /* default read data timeout 1s */ | 
|  | 2382 | msdc_set_timeout(host, 1000000000ULL, 0); | 
|  | 2383 | } | 
|  | 2384 |  | 
|  | 2385 | void msdc_cqe_disable(struct mmc_host *mmc, bool recovery) | 
|  | 2386 | { | 
|  | 2387 | struct msdc_host *host = mmc_priv(mmc); | 
|  | 2388 | void __iomem *base = host->base; | 
|  | 2389 |  | 
|  | 2390 | /* disable cmdq irq */ | 
|  | 2391 | MSDC_CLR_BIT32(MSDC_INTEN, MSDC_INT_CMDQ); | 
|  | 2392 | /* disable busy check */ | 
|  | 2393 | MSDC_CLR_BIT32(MSDC_PATCH_BIT1, MSDC_PB1_BUSY_CHECK_SEL); | 
|  | 2394 |  | 
|  | 2395 | if (recovery) { | 
|  | 2396 | MSDC_SET_FIELD(MSDC_DMA_CTRL, | 
|  | 2397 | MSDC_DMA_CTRL_STOP, 1); | 
|  | 2398 | msdc_reset_hw(host); | 
|  | 2399 | } | 
|  | 2400 | } | 
|  | 2401 |  | 
|  | 2402 | static const struct mmc_host_ops mt_msdc_ops = { | 
|  | 2403 | .post_req = msdc_post_req, | 
|  | 2404 | .pre_req = msdc_pre_req, | 
|  | 2405 | .request = msdc_ops_request, | 
|  | 2406 | .set_ios = msdc_ops_set_ios, | 
|  | 2407 | .get_ro = mmc_gpio_get_ro, | 
|  | 2408 | .get_cd = msdc_get_cd, | 
|  | 2409 | .enable_sdio_irq = msdc_enable_sdio_irq, | 
|  | 2410 | .ack_sdio_irq = msdc_ack_sdio_irq, | 
|  | 2411 | .start_signal_voltage_switch = msdc_ops_switch_volt, | 
|  | 2412 | .card_busy = msdc_card_busy, | 
|  | 2413 | .execute_tuning = msdc_execute_tuning, | 
|  | 2414 | .prepare_hs400_tuning = msdc_prepare_hs400_tuning, | 
|  | 2415 | .hw_reset = msdc_hw_reset, | 
|  | 2416 | }; | 
|  | 2417 |  | 
|  | 2418 | static const struct cqhci_host_ops msdc_cmdq_ops = { | 
|  | 2419 | .enable         = msdc_cqe_enable, | 
|  | 2420 | .disable        = msdc_cqe_disable, | 
|  | 2421 | }; | 
|  | 2422 |  | 
|  | 2423 | static void msdc_of_property_parse(struct platform_device *pdev, | 
|  | 2424 | struct msdc_host *host) | 
|  | 2425 | { | 
|  | 2426 | of_property_read_u32(pdev->dev.of_node, "mediatek,latch-ck", | 
|  | 2427 | &host->latch_ck); | 
|  | 2428 |  | 
|  | 2429 | of_property_read_u32(pdev->dev.of_node, "hs400-ds-delay", | 
|  | 2430 | &host->hs400_ds_delay); | 
|  | 2431 |  | 
|  | 2432 | of_property_read_u32(pdev->dev.of_node, "mediatek,hs200-cmd-int-delay", | 
|  | 2433 | &host->hs200_cmd_int_delay); | 
|  | 2434 |  | 
|  | 2435 | of_property_read_u32(pdev->dev.of_node, "mediatek,hs400-cmd-int-delay", | 
|  | 2436 | &host->hs400_cmd_int_delay); | 
|  | 2437 |  | 
|  | 2438 | if (of_property_read_bool(pdev->dev.of_node, | 
|  | 2439 | "mediatek,hs400-cmd-resp-sel-rising")) | 
|  | 2440 | host->hs400_cmd_resp_sel_rising = true; | 
|  | 2441 | else | 
|  | 2442 | host->hs400_cmd_resp_sel_rising = false; | 
|  | 2443 | } | 
|  | 2444 |  | 
|  | 2445 | static int msdc_drv_probe(struct platform_device *pdev) | 
|  | 2446 | { | 
|  | 2447 | struct mmc_host *mmc; | 
|  | 2448 | struct msdc_host *host; | 
|  | 2449 | struct resource *res; | 
|  | 2450 | int ret; | 
|  | 2451 |  | 
|  | 2452 | if (!pdev->dev.of_node) { | 
|  | 2453 | dev_err(&pdev->dev, "No DT found\n"); | 
|  | 2454 | return -EINVAL; | 
|  | 2455 | } | 
|  | 2456 |  | 
|  | 2457 | /* Allocate MMC host for this device */ | 
|  | 2458 | mmc = mmc_alloc_host(sizeof(struct msdc_host), &pdev->dev); | 
|  | 2459 | if (!mmc) | 
|  | 2460 | return -ENOMEM; | 
|  | 2461 |  | 
|  | 2462 | host = mmc_priv(mmc); | 
|  | 2463 | host->hw = kzalloc(sizeof(struct msdc_hw), GFP_KERNEL); | 
|  | 2464 | ret = mmc_of_parse(mmc); | 
|  | 2465 | if (ret) | 
|  | 2466 | goto host_free; | 
|  | 2467 |  | 
|  | 2468 | if (device_property_read_u32(&pdev->dev, "index", &host->id) < 0) { | 
|  | 2469 | dev_err(&pdev->dev, | 
|  | 2470 | "\"index\" property is missing, assuming 1 bit.\n"); | 
|  | 2471 | } | 
|  | 2472 |  | 
|  | 2473 | #if MTK_MMC_DEBUG | 
|  | 2474 | mtk_msdc_host[host->id] = host; | 
|  | 2475 | #endif | 
|  | 2476 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); | 
|  | 2477 | host->base = devm_ioremap_resource(&pdev->dev, res); | 
|  | 2478 | if (IS_ERR(host->base)) { | 
|  | 2479 | ret = PTR_ERR(host->base); | 
|  | 2480 | goto host_free; | 
|  | 2481 | } | 
|  | 2482 |  | 
|  | 2483 | res = platform_get_resource(pdev, IORESOURCE_MEM, 1); | 
|  | 2484 | if (res) { | 
|  | 2485 | host->top_base = devm_ioremap_resource(&pdev->dev, res); | 
|  | 2486 | if (IS_ERR(host->top_base)) | 
|  | 2487 | host->top_base = NULL; | 
|  | 2488 | } | 
|  | 2489 | #if !defined(CONFIG_FPGA_EARLY_PORTING) | 
|  | 2490 | ret = mmc_regulator_get_supply(mmc); | 
|  | 2491 | if (ret) | 
|  | 2492 | goto host_free; | 
|  | 2493 |  | 
|  | 2494 | host->src_clk = devm_clk_get(&pdev->dev, "source"); | 
|  | 2495 | if (IS_ERR(host->src_clk)) { | 
|  | 2496 | ret = PTR_ERR(host->src_clk); | 
|  | 2497 | goto host_free; | 
|  | 2498 | } | 
|  | 2499 |  | 
|  | 2500 | host->h_clk = devm_clk_get(&pdev->dev, "hclk"); | 
|  | 2501 | if (IS_ERR(host->h_clk)) { | 
|  | 2502 | ret = PTR_ERR(host->h_clk); | 
|  | 2503 | goto host_free; | 
|  | 2504 | } | 
|  | 2505 |  | 
|  | 2506 | host->bus_clk = devm_clk_get(&pdev->dev, "bus_clk"); | 
|  | 2507 | if (IS_ERR(host->bus_clk)) | 
|  | 2508 | host->bus_clk = NULL; | 
|  | 2509 | /*source clock control gate is optional clock*/ | 
|  | 2510 | host->src_clk_cg = devm_clk_get(&pdev->dev, "source_cg"); | 
|  | 2511 | if (IS_ERR(host->src_clk_cg)) | 
|  | 2512 | host->src_clk_cg = NULL; | 
|  | 2513 | #endif | 
|  | 2514 | host->irq = platform_get_irq(pdev, 0); | 
|  | 2515 | if (host->irq < 0) { | 
|  | 2516 | ret = -EINVAL; | 
|  | 2517 | goto host_free; | 
|  | 2518 | } | 
|  | 2519 |  | 
|  | 2520 | #if !defined(CONFIG_FPGA_EARLY_PORTING) | 
|  | 2521 | host->pinctrl = devm_pinctrl_get(&pdev->dev); | 
|  | 2522 | if (IS_ERR(host->pinctrl)) { | 
|  | 2523 | ret = PTR_ERR(host->pinctrl); | 
|  | 2524 | dev_err(&pdev->dev, "Cannot find pinctrl!\n"); | 
|  | 2525 | goto host_free; | 
|  | 2526 | } | 
|  | 2527 |  | 
|  | 2528 | host->pins_default = pinctrl_lookup_state(host->pinctrl, "default"); | 
|  | 2529 | if (IS_ERR(host->pins_default)) { | 
|  | 2530 | ret = PTR_ERR(host->pins_default); | 
|  | 2531 | dev_err(&pdev->dev, "Cannot find pinctrl default!\n"); | 
|  | 2532 | goto host_free; | 
|  | 2533 | } | 
|  | 2534 |  | 
|  | 2535 | host->pins_uhs = pinctrl_lookup_state(host->pinctrl, "state_uhs"); | 
|  | 2536 | if (IS_ERR(host->pins_uhs)) { | 
|  | 2537 | ret = PTR_ERR(host->pins_uhs); | 
|  | 2538 | dev_err(&pdev->dev, "Cannot find pinctrl uhs!\n"); | 
|  | 2539 | goto host_free; | 
|  | 2540 | } | 
|  | 2541 | #endif | 
|  | 2542 | msdc_of_property_parse(pdev, host); | 
|  | 2543 |  | 
|  | 2544 | host->dev = &pdev->dev; | 
|  | 2545 | host->dev_comp = of_device_get_match_data(&pdev->dev); | 
|  | 2546 | host->mmc = mmc; | 
|  | 2547 | #if !defined(CONFIG_FPGA_EARLY_PORTING) | 
|  | 2548 | host->src_clk_freq = clk_get_rate(host->src_clk); | 
|  | 2549 | /* Because colgin does not have VMCH,so force to assgin OCR */ | 
|  | 2550 | mmc->ocr_avail  = MSDC_OCR_AVAIL; | 
|  | 2551 | #else | 
|  | 2552 | host->src_clk_freq = 12000000; | 
|  | 2553 | mmc->ocr_avail  = MSDC_OCR_AVAIL; | 
|  | 2554 | mmc->ocr_avail_mmc = MSDC_OCR_AVAIL; | 
|  | 2555 | #endif | 
|  | 2556 | /* Set host parameters to mmc */ | 
|  | 2557 | mmc->ops = &mt_msdc_ops; | 
|  | 2558 | if (host->dev_comp->clk_div_bits == 8) | 
|  | 2559 | mmc->f_min = DIV_ROUND_UP(host->src_clk_freq, 4 * 255); | 
|  | 2560 | else | 
|  | 2561 | mmc->f_min = DIV_ROUND_UP(host->src_clk_freq, 4 * 4095); | 
|  | 2562 |  | 
|  | 2563 | if (!(mmc->caps & MMC_CAP_NONREMOVABLE) && | 
|  | 2564 | !mmc_can_gpio_cd(mmc) && | 
|  | 2565 | host->dev_comp->use_internal_cd) { | 
|  | 2566 | /* | 
|  | 2567 | * Is removable but no GPIO declared, so | 
|  | 2568 | * use internal functionality. | 
|  | 2569 | */ | 
|  | 2570 | host->internal_cd = true; | 
|  | 2571 | } | 
|  | 2572 |  | 
|  | 2573 | if (mmc->caps & MMC_CAP_SDIO_IRQ) | 
|  | 2574 | mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD; | 
|  | 2575 |  | 
|  | 2576 | mmc->caps |= MMC_CAP_ERASE | MMC_CAP_CMD23; | 
|  | 2577 | /* MMC core transfer sizes tunable parameters */ | 
|  | 2578 | mmc->max_segs = MAX_BD_NUM; | 
|  | 2579 | if (host->dev_comp->support_64g) | 
|  | 2580 | mmc->max_seg_size = BDMA_DESC_BUFLEN_EXT; | 
|  | 2581 | else | 
|  | 2582 | mmc->max_seg_size = BDMA_DESC_BUFLEN; | 
|  | 2583 | mmc->max_blk_size = 2048; | 
|  | 2584 | mmc->max_req_size = 512 * 1024; | 
|  | 2585 | mmc->max_blk_count = mmc->max_req_size / 512; | 
|  | 2586 | if (host->dev_comp->support_64g) | 
|  | 2587 | host->dma_mask = DMA_BIT_MASK(36); | 
|  | 2588 | else | 
|  | 2589 | host->dma_mask = DMA_BIT_MASK(32); | 
|  | 2590 | mmc_dev(mmc)->dma_mask = &host->dma_mask; | 
|  | 2591 |  | 
|  | 2592 | #if IS_ENABLED(CONFIG_MMC_CQHCI) | 
|  | 2593 | if (mmc->caps2 & MMC_CAP2_CQE) { | 
|  | 2594 | host->cq_host = devm_kzalloc(host->mmc->parent, | 
|  | 2595 | sizeof(*host->cq_host), | 
|  | 2596 | GFP_KERNEL); | 
|  | 2597 | host->cq_host->caps |= CQHCI_TASK_DESC_SZ_128; | 
|  | 2598 | host->cq_host->mmio = host->base + 0x800; | 
|  | 2599 | host->cq_host->ops = &msdc_cmdq_ops; | 
|  | 2600 | cqhci_init(host->cq_host, mmc, true); | 
|  | 2601 | mmc->max_segs = 128; | 
|  | 2602 | /* cqhci 16bit length */ | 
|  | 2603 | /* 0 size, means 65536 so we don't have to -1 here */ | 
|  | 2604 | mmc->max_seg_size = 64 * 1024; | 
|  | 2605 | } | 
|  | 2606 | #endif | 
|  | 2607 |  | 
|  | 2608 | host->timeout_clks = 3 * 1048576; | 
|  | 2609 | host->dma.gpd = dma_alloc_coherent(&pdev->dev, | 
|  | 2610 | 2 * sizeof(struct mt_gpdma_desc), | 
|  | 2611 | &host->dma.gpd_addr, GFP_KERNEL); | 
|  | 2612 | host->dma.bd = dma_alloc_coherent(&pdev->dev, | 
|  | 2613 | MAX_BD_NUM * sizeof(struct mt_bdma_desc), | 
|  | 2614 | &host->dma.bd_addr, GFP_KERNEL); | 
|  | 2615 | if (!host->dma.gpd || !host->dma.bd) { | 
|  | 2616 | ret = -ENOMEM; | 
|  | 2617 | goto release_mem; | 
|  | 2618 | } | 
|  | 2619 | msdc_init_gpd_bd(host, &host->dma); | 
|  | 2620 | INIT_DELAYED_WORK(&host->req_timeout, msdc_request_timeout); | 
|  | 2621 | spin_lock_init(&host->lock); | 
|  | 2622 | #if MTK_MMC_DEBUG | 
|  | 2623 | spin_lock_init(&host->log_lock); | 
|  | 2624 | #endif | 
|  | 2625 |  | 
|  | 2626 | platform_set_drvdata(pdev, mmc); | 
|  | 2627 | msdc_ungate_clock(host); | 
|  | 2628 | msdc_init_hw(host); | 
|  | 2629 |  | 
|  | 2630 | ret = devm_request_irq(&pdev->dev, host->irq, msdc_irq, | 
|  | 2631 | IRQF_TRIGGER_NONE, pdev->name, host); | 
|  | 2632 | if (ret) | 
|  | 2633 | goto release; | 
|  | 2634 |  | 
|  | 2635 | pm_runtime_set_active(host->dev); | 
|  | 2636 | pm_runtime_set_autosuspend_delay(host->dev, MTK_MMC_AUTOSUSPEND_DELAY); | 
|  | 2637 | pm_runtime_use_autosuspend(host->dev); | 
|  | 2638 | pm_runtime_enable(host->dev); | 
|  | 2639 | ret = mmc_add_host(mmc); | 
|  | 2640 |  | 
|  | 2641 | if (ret) | 
|  | 2642 | goto end; | 
|  | 2643 |  | 
|  | 2644 | return 0; | 
|  | 2645 | end: | 
|  | 2646 | pm_runtime_disable(host->dev); | 
|  | 2647 | release: | 
|  | 2648 | platform_set_drvdata(pdev, NULL); | 
|  | 2649 | msdc_deinit_hw(host); | 
|  | 2650 | msdc_gate_clock(host); | 
|  | 2651 | release_mem: | 
|  | 2652 | if (host->dma.gpd) | 
|  | 2653 | dma_free_coherent(&pdev->dev, | 
|  | 2654 | 2 * sizeof(struct mt_gpdma_desc), | 
|  | 2655 | host->dma.gpd, host->dma.gpd_addr); | 
|  | 2656 | if (host->dma.bd) | 
|  | 2657 | dma_free_coherent(&pdev->dev, | 
|  | 2658 | MAX_BD_NUM * sizeof(struct mt_bdma_desc), | 
|  | 2659 | host->dma.bd, host->dma.bd_addr); | 
|  | 2660 | host_free: | 
|  | 2661 | kfree(host->hw); | 
|  | 2662 | mmc_free_host(mmc); | 
|  | 2663 |  | 
|  | 2664 | return ret; | 
|  | 2665 | } | 
|  | 2666 |  | 
|  | 2667 | static int msdc_drv_remove(struct platform_device *pdev) | 
|  | 2668 | { | 
|  | 2669 | struct mmc_host *mmc; | 
|  | 2670 | struct msdc_host *host; | 
|  | 2671 |  | 
|  | 2672 | mmc = platform_get_drvdata(pdev); | 
|  | 2673 | host = mmc_priv(mmc); | 
|  | 2674 |  | 
|  | 2675 | pm_runtime_get_sync(host->dev); | 
|  | 2676 |  | 
|  | 2677 | platform_set_drvdata(pdev, NULL); | 
|  | 2678 | mmc_remove_host(host->mmc); | 
|  | 2679 | msdc_deinit_hw(host); | 
|  | 2680 | msdc_gate_clock(host); | 
|  | 2681 |  | 
|  | 2682 | pm_runtime_disable(host->dev); | 
|  | 2683 | pm_runtime_put_noidle(host->dev); | 
|  | 2684 | dma_free_coherent(&pdev->dev, | 
|  | 2685 | 2 * sizeof(struct mt_gpdma_desc), | 
|  | 2686 | host->dma.gpd, host->dma.gpd_addr); | 
|  | 2687 | dma_free_coherent(&pdev->dev, MAX_BD_NUM * sizeof(struct mt_bdma_desc), | 
|  | 2688 | host->dma.bd, host->dma.bd_addr); | 
|  | 2689 |  | 
|  | 2690 | mmc_free_host(host->mmc); | 
|  | 2691 |  | 
|  | 2692 | return 0; | 
|  | 2693 | } | 
|  | 2694 |  | 
|  | 2695 | #ifdef CONFIG_PM | 
|  | 2696 | #ifndef MSDC_AUTOK | 
|  | 2697 | static void msdc_save_reg(struct msdc_host *host) | 
|  | 2698 | { | 
|  | 2699 | u32 tune_reg = host->dev_comp->pad_tune_reg; | 
|  | 2700 | void __iomem *base = host->base; | 
|  | 2701 | void __iomem *top_base = host->top_base; | 
|  | 2702 |  | 
|  | 2703 | host->save_para.msdc_cfg = MSDC_READ32(MSDC_CFG); | 
|  | 2704 | host->save_para.iocon = MSDC_READ32(MSDC_IOCON); | 
|  | 2705 | host->save_para.sdc_cfg = MSDC_READ32(SDC_CFG); | 
|  | 2706 | host->save_para.patch_bit0 = MSDC_READ32(MSDC_PATCH_BIT0); | 
|  | 2707 | host->save_para.patch_bit1 = MSDC_READ32(MSDC_PATCH_BIT1); | 
|  | 2708 | host->save_para.patch_bit2 = MSDC_READ32(MSDC_PATCH_BIT2); | 
|  | 2709 | host->save_para.pad_ds_tune = MSDC_READ32(EMMC50_PAD_DS_TUNE); | 
|  | 2710 | host->save_para.pad_cmd_tune = MSDC_READ32(EMMC50_PAD_CMD_TUNE); | 
|  | 2711 | host->save_para.emmc50_cfg0 = MSDC_READ32(EMMC50_CFG0); | 
|  | 2712 | host->save_para.emmc50_cfg3 = MSDC_READ32(EMMC50_CFG3); | 
|  | 2713 | host->save_para.sdc_fifo_cfg = MSDC_READ32(SDC_FIFO_CFG); | 
|  | 2714 | if (host->top_base) { | 
|  | 2715 | host->save_para.emmc_top_control = | 
|  | 2716 | MSDC_READ32(EMMC_TOP_CONTROL); | 
|  | 2717 | host->save_para.emmc_top_cmd = | 
|  | 2718 | MSDC_READ32(EMMC_TOP_CMD); | 
|  | 2719 | host->save_para.emmc50_pad_ds_tune = | 
|  | 2720 | MSDC_READ32(TOP_EMMC50_PAD_DS_TUNE); | 
|  | 2721 | } else { | 
|  | 2722 | host->save_para.pad_tune = MSDC_READ32(host->base + tune_reg); | 
|  | 2723 | } | 
|  | 2724 | } | 
|  | 2725 |  | 
|  | 2726 | static void msdc_restore_reg(struct msdc_host *host) | 
|  | 2727 | { | 
|  | 2728 | u32 tune_reg = host->dev_comp->pad_tune_reg; | 
|  | 2729 | void __iomem *base = host->base; | 
|  | 2730 | void __iomem *top_base = host->top_base; | 
|  | 2731 |  | 
|  | 2732 | MSDC_WRITE32(MSDC_CFG, host->save_para.msdc_cfg); | 
|  | 2733 | MSDC_WRITE32(MSDC_IOCON, host->save_para.iocon); | 
|  | 2734 | MSDC_WRITE32(SDC_CFG, host->save_para.sdc_cfg); | 
|  | 2735 | MSDC_WRITE32(MSDC_PATCH_BIT0, host->save_para.patch_bit0); | 
|  | 2736 | MSDC_WRITE32(MSDC_PATCH_BIT1, host->save_para.patch_bit1); | 
|  | 2737 | MSDC_WRITE32(MSDC_PATCH_BIT2, host->save_para.patch_bit2); | 
|  | 2738 | MSDC_WRITE32(EMMC50_PAD_DS_TUNE, host->save_para.pad_ds_tune); | 
|  | 2739 | MSDC_WRITE32(EMMC50_PAD_CMD_TUNE, host->save_para.pad_cmd_tune); | 
|  | 2740 | MSDC_WRITE32(EMMC50_CFG0, host->save_para.emmc50_cfg0); | 
|  | 2741 | MSDC_WRITE32(EMMC50_CFG3, host->save_para.emmc50_cfg3); | 
|  | 2742 | MSDC_WRITE32(SDC_FIFO_CFG, host->save_para.sdc_fifo_cfg); | 
|  | 2743 | if (host->top_base) { | 
|  | 2744 | MSDC_WRITE32(EMMC_TOP_CONTROL, | 
|  | 2745 | host->save_para.emmc_top_control); | 
|  | 2746 | MSDC_WRITE32(EMMC_TOP_CMD, | 
|  | 2747 | host->save_para.emmc_top_cmd); | 
|  | 2748 | MSDC_WRITE32(TOP_EMMC50_PAD_DS_TUNE, | 
|  | 2749 | host->save_para.emmc50_pad_ds_tune); | 
|  | 2750 | } else { | 
|  | 2751 | MSDC_WRITE32(host->base + tune_reg, host->save_para.pad_tune); | 
|  | 2752 | } | 
|  | 2753 |  | 
|  | 2754 | if (sdio_irq_claimed(host->mmc)) | 
|  | 2755 | __msdc_enable_sdio_irq(host, 1); | 
|  | 2756 | } | 
|  | 2757 | #endif | 
|  | 2758 | static int msdc_runtime_suspend(struct device *dev) | 
|  | 2759 | { | 
|  | 2760 | struct mmc_host *mmc = dev_get_drvdata(dev); | 
|  | 2761 | struct msdc_host *host = mmc_priv(mmc); | 
|  | 2762 |  | 
|  | 2763 | #ifdef CONFIG_MMC_CQHCI | 
|  | 2764 | if (mmc->caps2 & MMC_CAP2_CQE) | 
|  | 2765 | cqhci_suspend(mmc); | 
|  | 2766 | #endif | 
|  | 2767 |  | 
|  | 2768 | #ifdef MSDC_AUTOK | 
|  | 2769 | msdc_save_timing_setting(host); | 
|  | 2770 | #else | 
|  | 2771 | msdc_save_reg(host); | 
|  | 2772 | #endif | 
|  | 2773 |  | 
|  | 2774 | msdc_gate_clock(host); | 
|  | 2775 |  | 
|  | 2776 | return 0; | 
|  | 2777 | } | 
|  | 2778 |  | 
|  | 2779 | static int msdc_runtime_resume(struct device *dev) | 
|  | 2780 | { | 
|  | 2781 | struct mmc_host *mmc = dev_get_drvdata(dev); | 
|  | 2782 | struct msdc_host *host = mmc_priv(mmc); | 
|  | 2783 |  | 
|  | 2784 | msdc_ungate_clock(host); | 
|  | 2785 | #ifdef MSDC_AUTOK | 
|  | 2786 | msdc_restore_timing_setting(host); | 
|  | 2787 | #else | 
|  | 2788 | msdc_restore_reg(host); | 
|  | 2789 | #endif | 
|  | 2790 |  | 
|  | 2791 | #ifdef CONFIG_MMC_CQHCI | 
|  | 2792 | if (mmc->caps2 & MMC_CAP2_CQE) | 
|  | 2793 | cqhci_resume(mmc); | 
|  | 2794 | #endif | 
|  | 2795 |  | 
|  | 2796 | return 0; | 
|  | 2797 | } | 
|  | 2798 | #endif | 
|  | 2799 |  | 
|  | 2800 | static const struct dev_pm_ops msdc_dev_pm_ops = { | 
|  | 2801 | SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, | 
|  | 2802 | pm_runtime_force_resume) | 
|  | 2803 | SET_RUNTIME_PM_OPS(msdc_runtime_suspend, msdc_runtime_resume, NULL) | 
|  | 2804 | }; | 
|  | 2805 |  | 
|  | 2806 | static struct platform_driver mt_msdc_driver = { | 
|  | 2807 | .probe = msdc_drv_probe, | 
|  | 2808 | .remove = msdc_drv_remove, | 
|  | 2809 | .driver = { | 
|  | 2810 | .name = "mtk-msdc", | 
|  | 2811 | .of_match_table = msdc_of_ids, | 
|  | 2812 | .pm = &msdc_dev_pm_ops, | 
|  | 2813 | }, | 
|  | 2814 | }; | 
|  | 2815 |  | 
|  | 2816 | module_platform_driver(mt_msdc_driver); | 
|  | 2817 | MODULE_LICENSE("GPL v2"); | 
|  | 2818 | MODULE_DESCRIPTION("MediaTek SD/MMC Card Driver"); |