| xj | b04a402 | 2021-11-25 15:01:52 +0800 | [diff] [blame^] | 1 | // SPDX-License-Identifier: GPL-1.0+ |
| 2 | /* |
| 3 | * Open Host Controller Interface (OHCI) driver for USB. |
| 4 | * |
| 5 | * Maintainer: Alan Stern <stern@rowland.harvard.edu> |
| 6 | * |
| 7 | * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at> |
| 8 | * (C) Copyright 2000-2004 David Brownell <dbrownell@users.sourceforge.net> |
| 9 | * |
| 10 | * [ Initialisation is based on Linus' ] |
| 11 | * [ uhci code and gregs ohci fragments ] |
| 12 | * [ (C) Copyright 1999 Linus Torvalds ] |
| 13 | * [ (C) Copyright 1999 Gregory P. Smith] |
| 14 | * |
| 15 | * |
| 16 | * OHCI is the main "non-Intel/VIA" standard for USB 1.1 host controller |
| 17 | * interfaces (though some non-x86 Intel chips use it). It supports |
| 18 | * smarter hardware than UHCI. A download link for the spec available |
| 19 | * through the http://www.usb.org website. |
| 20 | * |
| 21 | * This file is licenced under the GPL. |
| 22 | */ |
| 23 | |
| 24 | #include <linux/module.h> |
| 25 | #include <linux/moduleparam.h> |
| 26 | #include <linux/pci.h> |
| 27 | #include <linux/kernel.h> |
| 28 | #include <linux/delay.h> |
| 29 | #include <linux/ioport.h> |
| 30 | #include <linux/sched.h> |
| 31 | #include <linux/slab.h> |
| 32 | #include <linux/errno.h> |
| 33 | #include <linux/init.h> |
| 34 | #include <linux/timer.h> |
| 35 | #include <linux/list.h> |
| 36 | #include <linux/usb.h> |
| 37 | #include <linux/usb/otg.h> |
| 38 | #include <linux/usb/hcd.h> |
| 39 | #include <linux/dma-mapping.h> |
| 40 | #include <linux/dmapool.h> |
| 41 | #include <linux/workqueue.h> |
| 42 | #include <linux/debugfs.h> |
| 43 | |
| 44 | #include <asm/io.h> |
| 45 | #include <asm/irq.h> |
| 46 | #include <asm/unaligned.h> |
| 47 | #include <asm/byteorder.h> |
| 48 | |
| 49 | |
| 50 | #define DRIVER_AUTHOR "Roman Weissgaerber, David Brownell" |
| 51 | #define DRIVER_DESC "USB 1.1 'Open' Host Controller (OHCI) Driver" |
| 52 | |
| 53 | /*-------------------------------------------------------------------------*/ |
| 54 | |
| 55 | /* For initializing controller (mask in an HCFS mode too) */ |
| 56 | #define OHCI_CONTROL_INIT OHCI_CTRL_CBSR |
| 57 | #define OHCI_INTR_INIT \ |
| 58 | (OHCI_INTR_MIE | OHCI_INTR_RHSC | OHCI_INTR_UE \ |
| 59 | | OHCI_INTR_RD | OHCI_INTR_WDH) |
| 60 | |
| 61 | #ifdef __hppa__ |
| 62 | /* On PA-RISC, PDC can leave IR set incorrectly; ignore it there. */ |
| 63 | #define IR_DISABLE |
| 64 | #endif |
| 65 | |
| 66 | #ifdef CONFIG_ARCH_OMAP |
| 67 | /* OMAP doesn't support IR (no SMM; not needed) */ |
| 68 | #define IR_DISABLE |
| 69 | #endif |
| 70 | |
| 71 | /*-------------------------------------------------------------------------*/ |
| 72 | |
| 73 | static const char hcd_name [] = "ohci_hcd"; |
| 74 | |
| 75 | #define STATECHANGE_DELAY msecs_to_jiffies(300) |
| 76 | #define IO_WATCHDOG_DELAY msecs_to_jiffies(275) |
| 77 | #define IO_WATCHDOG_OFF 0xffffff00 |
| 78 | |
| 79 | #include "ohci.h" |
| 80 | #include "pci-quirks.h" |
| 81 | |
| 82 | static void ohci_dump(struct ohci_hcd *ohci); |
| 83 | static void ohci_stop(struct usb_hcd *hcd); |
| 84 | static void io_watchdog_func(struct timer_list *t); |
| 85 | |
| 86 | #include "ohci-hub.c" |
| 87 | #include "ohci-dbg.c" |
| 88 | #include "ohci-mem.c" |
| 89 | #include "ohci-q.c" |
| 90 | |
| 91 | |
| 92 | /* |
| 93 | * On architectures with edge-triggered interrupts we must never return |
| 94 | * IRQ_NONE. |
| 95 | */ |
| 96 | #if defined(CONFIG_SA1111) /* ... or other edge-triggered systems */ |
| 97 | #define IRQ_NOTMINE IRQ_HANDLED |
| 98 | #else |
| 99 | #define IRQ_NOTMINE IRQ_NONE |
| 100 | #endif |
| 101 | |
| 102 | |
| 103 | /* Some boards misreport power switching/overcurrent */ |
| 104 | static bool distrust_firmware = true; |
| 105 | module_param (distrust_firmware, bool, 0); |
| 106 | MODULE_PARM_DESC (distrust_firmware, |
| 107 | "true to distrust firmware power/overcurrent setup"); |
| 108 | |
| 109 | /* Some boards leave IR set wrongly, since they fail BIOS/SMM handshakes */ |
| 110 | static bool no_handshake; |
| 111 | module_param (no_handshake, bool, 0); |
| 112 | MODULE_PARM_DESC (no_handshake, "true (not default) disables BIOS handshake"); |
| 113 | |
| 114 | /*-------------------------------------------------------------------------*/ |
| 115 | |
| 116 | static int number_of_tds(struct urb *urb) |
| 117 | { |
| 118 | int len, i, num, this_sg_len; |
| 119 | struct scatterlist *sg; |
| 120 | |
| 121 | len = urb->transfer_buffer_length; |
| 122 | i = urb->num_mapped_sgs; |
| 123 | |
| 124 | if (len > 0 && i > 0) { /* Scatter-gather transfer */ |
| 125 | num = 0; |
| 126 | sg = urb->sg; |
| 127 | for (;;) { |
| 128 | this_sg_len = min_t(int, sg_dma_len(sg), len); |
| 129 | num += DIV_ROUND_UP(this_sg_len, 4096); |
| 130 | len -= this_sg_len; |
| 131 | if (--i <= 0 || len <= 0) |
| 132 | break; |
| 133 | sg = sg_next(sg); |
| 134 | } |
| 135 | |
| 136 | } else { /* Non-SG transfer */ |
| 137 | /* one TD for every 4096 Bytes (could be up to 8K) */ |
| 138 | num = DIV_ROUND_UP(len, 4096); |
| 139 | } |
| 140 | return num; |
| 141 | } |
| 142 | |
| 143 | /* |
| 144 | * queue up an urb for anything except the root hub |
| 145 | */ |
| 146 | static int ohci_urb_enqueue ( |
| 147 | struct usb_hcd *hcd, |
| 148 | struct urb *urb, |
| 149 | gfp_t mem_flags |
| 150 | ) { |
| 151 | struct ohci_hcd *ohci = hcd_to_ohci (hcd); |
| 152 | struct ed *ed; |
| 153 | urb_priv_t *urb_priv; |
| 154 | unsigned int pipe = urb->pipe; |
| 155 | int i, size = 0; |
| 156 | unsigned long flags; |
| 157 | int retval = 0; |
| 158 | |
| 159 | /* every endpoint has a ed, locate and maybe (re)initialize it */ |
| 160 | ed = ed_get(ohci, urb->ep, urb->dev, pipe, urb->interval); |
| 161 | if (! ed) |
| 162 | return -ENOMEM; |
| 163 | |
| 164 | /* for the private part of the URB we need the number of TDs (size) */ |
| 165 | switch (ed->type) { |
| 166 | case PIPE_CONTROL: |
| 167 | /* td_submit_urb() doesn't yet handle these */ |
| 168 | if (urb->transfer_buffer_length > 4096) |
| 169 | return -EMSGSIZE; |
| 170 | |
| 171 | /* 1 TD for setup, 1 for ACK, plus ... */ |
| 172 | size = 2; |
| 173 | /* FALLTHROUGH */ |
| 174 | // case PIPE_INTERRUPT: |
| 175 | // case PIPE_BULK: |
| 176 | default: |
| 177 | size += number_of_tds(urb); |
| 178 | /* maybe a zero-length packet to wrap it up */ |
| 179 | if (size == 0) |
| 180 | size++; |
| 181 | else if ((urb->transfer_flags & URB_ZERO_PACKET) != 0 |
| 182 | && (urb->transfer_buffer_length |
| 183 | % usb_maxpacket (urb->dev, pipe, |
| 184 | usb_pipeout (pipe))) == 0) |
| 185 | size++; |
| 186 | break; |
| 187 | case PIPE_ISOCHRONOUS: /* number of packets from URB */ |
| 188 | size = urb->number_of_packets; |
| 189 | break; |
| 190 | } |
| 191 | |
| 192 | /* allocate the private part of the URB */ |
| 193 | urb_priv = kzalloc (sizeof (urb_priv_t) + size * sizeof (struct td *), |
| 194 | mem_flags); |
| 195 | if (!urb_priv) |
| 196 | return -ENOMEM; |
| 197 | INIT_LIST_HEAD (&urb_priv->pending); |
| 198 | urb_priv->length = size; |
| 199 | urb_priv->ed = ed; |
| 200 | |
| 201 | /* allocate the TDs (deferring hash chain updates) */ |
| 202 | for (i = 0; i < size; i++) { |
| 203 | urb_priv->td [i] = td_alloc (ohci, mem_flags); |
| 204 | if (!urb_priv->td [i]) { |
| 205 | urb_priv->length = i; |
| 206 | urb_free_priv (ohci, urb_priv); |
| 207 | return -ENOMEM; |
| 208 | } |
| 209 | } |
| 210 | |
| 211 | spin_lock_irqsave (&ohci->lock, flags); |
| 212 | |
| 213 | /* don't submit to a dead HC */ |
| 214 | if (!HCD_HW_ACCESSIBLE(hcd)) { |
| 215 | retval = -ENODEV; |
| 216 | goto fail; |
| 217 | } |
| 218 | if (ohci->rh_state != OHCI_RH_RUNNING) { |
| 219 | retval = -ENODEV; |
| 220 | goto fail; |
| 221 | } |
| 222 | retval = usb_hcd_link_urb_to_ep(hcd, urb); |
| 223 | if (retval) |
| 224 | goto fail; |
| 225 | |
| 226 | /* schedule the ed if needed */ |
| 227 | if (ed->state == ED_IDLE) { |
| 228 | retval = ed_schedule (ohci, ed); |
| 229 | if (retval < 0) { |
| 230 | usb_hcd_unlink_urb_from_ep(hcd, urb); |
| 231 | goto fail; |
| 232 | } |
| 233 | |
| 234 | /* Start up the I/O watchdog timer, if it's not running */ |
| 235 | if (ohci->prev_frame_no == IO_WATCHDOG_OFF && |
| 236 | list_empty(&ohci->eds_in_use) && |
| 237 | !(ohci->flags & OHCI_QUIRK_QEMU)) { |
| 238 | ohci->prev_frame_no = ohci_frame_no(ohci); |
| 239 | mod_timer(&ohci->io_watchdog, |
| 240 | jiffies + IO_WATCHDOG_DELAY); |
| 241 | } |
| 242 | list_add(&ed->in_use_list, &ohci->eds_in_use); |
| 243 | |
| 244 | if (ed->type == PIPE_ISOCHRONOUS) { |
| 245 | u16 frame = ohci_frame_no(ohci); |
| 246 | |
| 247 | /* delay a few frames before the first TD */ |
| 248 | frame += max_t (u16, 8, ed->interval); |
| 249 | frame &= ~(ed->interval - 1); |
| 250 | frame |= ed->branch; |
| 251 | urb->start_frame = frame; |
| 252 | ed->last_iso = frame + ed->interval * (size - 1); |
| 253 | } |
| 254 | } else if (ed->type == PIPE_ISOCHRONOUS) { |
| 255 | u16 next = ohci_frame_no(ohci) + 1; |
| 256 | u16 frame = ed->last_iso + ed->interval; |
| 257 | u16 length = ed->interval * (size - 1); |
| 258 | |
| 259 | /* Behind the scheduling threshold? */ |
| 260 | if (unlikely(tick_before(frame, next))) { |
| 261 | |
| 262 | /* URB_ISO_ASAP: Round up to the first available slot */ |
| 263 | if (urb->transfer_flags & URB_ISO_ASAP) { |
| 264 | frame += (next - frame + ed->interval - 1) & |
| 265 | -ed->interval; |
| 266 | |
| 267 | /* |
| 268 | * Not ASAP: Use the next slot in the stream, |
| 269 | * no matter what. |
| 270 | */ |
| 271 | } else { |
| 272 | /* |
| 273 | * Some OHCI hardware doesn't handle late TDs |
| 274 | * correctly. After retiring them it proceeds |
| 275 | * to the next ED instead of the next TD. |
| 276 | * Therefore we have to omit the late TDs |
| 277 | * entirely. |
| 278 | */ |
| 279 | urb_priv->td_cnt = DIV_ROUND_UP( |
| 280 | (u16) (next - frame), |
| 281 | ed->interval); |
| 282 | if (urb_priv->td_cnt >= urb_priv->length) { |
| 283 | ++urb_priv->td_cnt; /* Mark it */ |
| 284 | ohci_dbg(ohci, "iso underrun %p (%u+%u < %u)\n", |
| 285 | urb, frame, length, |
| 286 | next); |
| 287 | } |
| 288 | } |
| 289 | } |
| 290 | urb->start_frame = frame; |
| 291 | ed->last_iso = frame + length; |
| 292 | } |
| 293 | |
| 294 | /* fill the TDs and link them to the ed; and |
| 295 | * enable that part of the schedule, if needed |
| 296 | * and update count of queued periodic urbs |
| 297 | */ |
| 298 | urb->hcpriv = urb_priv; |
| 299 | td_submit_urb (ohci, urb); |
| 300 | |
| 301 | fail: |
| 302 | if (retval) |
| 303 | urb_free_priv (ohci, urb_priv); |
| 304 | spin_unlock_irqrestore (&ohci->lock, flags); |
| 305 | return retval; |
| 306 | } |
| 307 | |
| 308 | /* |
| 309 | * decouple the URB from the HC queues (TDs, urb_priv). |
| 310 | * reporting is always done |
| 311 | * asynchronously, and we might be dealing with an urb that's |
| 312 | * partially transferred, or an ED with other urbs being unlinked. |
| 313 | */ |
| 314 | static int ohci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status) |
| 315 | { |
| 316 | struct ohci_hcd *ohci = hcd_to_ohci (hcd); |
| 317 | unsigned long flags; |
| 318 | int rc; |
| 319 | urb_priv_t *urb_priv; |
| 320 | |
| 321 | spin_lock_irqsave (&ohci->lock, flags); |
| 322 | rc = usb_hcd_check_unlink_urb(hcd, urb, status); |
| 323 | if (rc == 0) { |
| 324 | |
| 325 | /* Unless an IRQ completed the unlink while it was being |
| 326 | * handed to us, flag it for unlink and giveback, and force |
| 327 | * some upcoming INTR_SF to call finish_unlinks() |
| 328 | */ |
| 329 | urb_priv = urb->hcpriv; |
| 330 | if (urb_priv->ed->state == ED_OPER) |
| 331 | start_ed_unlink(ohci, urb_priv->ed); |
| 332 | |
| 333 | if (ohci->rh_state != OHCI_RH_RUNNING) { |
| 334 | /* With HC dead, we can clean up right away */ |
| 335 | ohci_work(ohci); |
| 336 | } |
| 337 | } |
| 338 | spin_unlock_irqrestore (&ohci->lock, flags); |
| 339 | return rc; |
| 340 | } |
| 341 | |
| 342 | /*-------------------------------------------------------------------------*/ |
| 343 | |
| 344 | /* frees config/altsetting state for endpoints, |
| 345 | * including ED memory, dummy TD, and bulk/intr data toggle |
| 346 | */ |
| 347 | |
| 348 | static void |
| 349 | ohci_endpoint_disable (struct usb_hcd *hcd, struct usb_host_endpoint *ep) |
| 350 | { |
| 351 | struct ohci_hcd *ohci = hcd_to_ohci (hcd); |
| 352 | unsigned long flags; |
| 353 | struct ed *ed = ep->hcpriv; |
| 354 | unsigned limit = 1000; |
| 355 | |
| 356 | /* ASSERT: any requests/urbs are being unlinked */ |
| 357 | /* ASSERT: nobody can be submitting urbs for this any more */ |
| 358 | |
| 359 | if (!ed) |
| 360 | return; |
| 361 | |
| 362 | rescan: |
| 363 | spin_lock_irqsave (&ohci->lock, flags); |
| 364 | |
| 365 | if (ohci->rh_state != OHCI_RH_RUNNING) { |
| 366 | sanitize: |
| 367 | ed->state = ED_IDLE; |
| 368 | ohci_work(ohci); |
| 369 | } |
| 370 | |
| 371 | switch (ed->state) { |
| 372 | case ED_UNLINK: /* wait for hw to finish? */ |
| 373 | /* major IRQ delivery trouble loses INTR_SF too... */ |
| 374 | if (limit-- == 0) { |
| 375 | ohci_warn(ohci, "ED unlink timeout\n"); |
| 376 | goto sanitize; |
| 377 | } |
| 378 | spin_unlock_irqrestore (&ohci->lock, flags); |
| 379 | schedule_timeout_uninterruptible(1); |
| 380 | goto rescan; |
| 381 | case ED_IDLE: /* fully unlinked */ |
| 382 | if (list_empty (&ed->td_list)) { |
| 383 | td_free (ohci, ed->dummy); |
| 384 | ed_free (ohci, ed); |
| 385 | break; |
| 386 | } |
| 387 | /* fall through */ |
| 388 | default: |
| 389 | /* caller was supposed to have unlinked any requests; |
| 390 | * that's not our job. can't recover; must leak ed. |
| 391 | */ |
| 392 | ohci_err (ohci, "leak ed %p (#%02x) state %d%s\n", |
| 393 | ed, ep->desc.bEndpointAddress, ed->state, |
| 394 | list_empty (&ed->td_list) ? "" : " (has tds)"); |
| 395 | td_free (ohci, ed->dummy); |
| 396 | break; |
| 397 | } |
| 398 | ep->hcpriv = NULL; |
| 399 | spin_unlock_irqrestore (&ohci->lock, flags); |
| 400 | } |
| 401 | |
| 402 | static int ohci_get_frame (struct usb_hcd *hcd) |
| 403 | { |
| 404 | struct ohci_hcd *ohci = hcd_to_ohci (hcd); |
| 405 | |
| 406 | return ohci_frame_no(ohci); |
| 407 | } |
| 408 | |
| 409 | static void ohci_usb_reset (struct ohci_hcd *ohci) |
| 410 | { |
| 411 | ohci->hc_control = ohci_readl (ohci, &ohci->regs->control); |
| 412 | ohci->hc_control &= OHCI_CTRL_RWC; |
| 413 | ohci_writel (ohci, ohci->hc_control, &ohci->regs->control); |
| 414 | ohci->rh_state = OHCI_RH_HALTED; |
| 415 | } |
| 416 | |
| 417 | /* ohci_shutdown forcibly disables IRQs and DMA, helping kexec and |
| 418 | * other cases where the next software may expect clean state from the |
| 419 | * "firmware". this is bus-neutral, unlike shutdown() methods. |
| 420 | */ |
| 421 | static void _ohci_shutdown(struct usb_hcd *hcd) |
| 422 | { |
| 423 | struct ohci_hcd *ohci; |
| 424 | |
| 425 | ohci = hcd_to_ohci (hcd); |
| 426 | ohci_writel(ohci, (u32) ~0, &ohci->regs->intrdisable); |
| 427 | |
| 428 | /* Software reset, after which the controller goes into SUSPEND */ |
| 429 | ohci_writel(ohci, OHCI_HCR, &ohci->regs->cmdstatus); |
| 430 | ohci_readl(ohci, &ohci->regs->cmdstatus); /* flush the writes */ |
| 431 | udelay(10); |
| 432 | |
| 433 | ohci_writel(ohci, ohci->fminterval, &ohci->regs->fminterval); |
| 434 | ohci->rh_state = OHCI_RH_HALTED; |
| 435 | } |
| 436 | |
| 437 | static void ohci_shutdown(struct usb_hcd *hcd) |
| 438 | { |
| 439 | struct ohci_hcd *ohci = hcd_to_ohci(hcd); |
| 440 | unsigned long flags; |
| 441 | |
| 442 | spin_lock_irqsave(&ohci->lock, flags); |
| 443 | _ohci_shutdown(hcd); |
| 444 | spin_unlock_irqrestore(&ohci->lock, flags); |
| 445 | } |
| 446 | |
| 447 | /*-------------------------------------------------------------------------* |
| 448 | * HC functions |
| 449 | *-------------------------------------------------------------------------*/ |
| 450 | |
| 451 | /* init memory, and kick BIOS/SMM off */ |
| 452 | |
| 453 | static int ohci_init (struct ohci_hcd *ohci) |
| 454 | { |
| 455 | int ret; |
| 456 | struct usb_hcd *hcd = ohci_to_hcd(ohci); |
| 457 | |
| 458 | /* Accept arbitrarily long scatter-gather lists */ |
| 459 | if (!(hcd->driver->flags & HCD_LOCAL_MEM)) |
| 460 | hcd->self.sg_tablesize = ~0; |
| 461 | |
| 462 | if (distrust_firmware) |
| 463 | ohci->flags |= OHCI_QUIRK_HUB_POWER; |
| 464 | |
| 465 | ohci->rh_state = OHCI_RH_HALTED; |
| 466 | ohci->regs = hcd->regs; |
| 467 | |
| 468 | /* REVISIT this BIOS handshake is now moved into PCI "quirks", and |
| 469 | * was never needed for most non-PCI systems ... remove the code? |
| 470 | */ |
| 471 | |
| 472 | #ifndef IR_DISABLE |
| 473 | /* SMM owns the HC? not for long! */ |
| 474 | if (!no_handshake && ohci_readl (ohci, |
| 475 | &ohci->regs->control) & OHCI_CTRL_IR) { |
| 476 | u32 temp; |
| 477 | |
| 478 | ohci_dbg (ohci, "USB HC TakeOver from BIOS/SMM\n"); |
| 479 | |
| 480 | /* this timeout is arbitrary. we make it long, so systems |
| 481 | * depending on usb keyboards may be usable even if the |
| 482 | * BIOS/SMM code seems pretty broken. |
| 483 | */ |
| 484 | temp = 500; /* arbitrary: five seconds */ |
| 485 | |
| 486 | ohci_writel (ohci, OHCI_INTR_OC, &ohci->regs->intrenable); |
| 487 | ohci_writel (ohci, OHCI_OCR, &ohci->regs->cmdstatus); |
| 488 | while (ohci_readl (ohci, &ohci->regs->control) & OHCI_CTRL_IR) { |
| 489 | msleep (10); |
| 490 | if (--temp == 0) { |
| 491 | ohci_err (ohci, "USB HC takeover failed!" |
| 492 | " (BIOS/SMM bug)\n"); |
| 493 | return -EBUSY; |
| 494 | } |
| 495 | } |
| 496 | ohci_usb_reset (ohci); |
| 497 | } |
| 498 | #endif |
| 499 | |
| 500 | /* Disable HC interrupts */ |
| 501 | ohci_writel (ohci, OHCI_INTR_MIE, &ohci->regs->intrdisable); |
| 502 | |
| 503 | /* flush the writes, and save key bits like RWC */ |
| 504 | if (ohci_readl (ohci, &ohci->regs->control) & OHCI_CTRL_RWC) |
| 505 | ohci->hc_control |= OHCI_CTRL_RWC; |
| 506 | |
| 507 | /* Read the number of ports unless overridden */ |
| 508 | if (ohci->num_ports == 0) |
| 509 | ohci->num_ports = roothub_a(ohci) & RH_A_NDP; |
| 510 | |
| 511 | if (ohci->hcca) |
| 512 | return 0; |
| 513 | |
| 514 | timer_setup(&ohci->io_watchdog, io_watchdog_func, 0); |
| 515 | ohci->prev_frame_no = IO_WATCHDOG_OFF; |
| 516 | |
| 517 | ohci->hcca = dma_alloc_coherent (hcd->self.controller, |
| 518 | sizeof(*ohci->hcca), &ohci->hcca_dma, GFP_KERNEL); |
| 519 | if (!ohci->hcca) |
| 520 | return -ENOMEM; |
| 521 | |
| 522 | if ((ret = ohci_mem_init (ohci)) < 0) |
| 523 | ohci_stop (hcd); |
| 524 | else { |
| 525 | create_debug_files (ohci); |
| 526 | } |
| 527 | |
| 528 | return ret; |
| 529 | } |
| 530 | |
| 531 | /*-------------------------------------------------------------------------*/ |
| 532 | |
| 533 | /* Start an OHCI controller, set the BUS operational |
| 534 | * resets USB and controller |
| 535 | * enable interrupts |
| 536 | */ |
| 537 | static int ohci_run (struct ohci_hcd *ohci) |
| 538 | { |
| 539 | u32 mask, val; |
| 540 | int first = ohci->fminterval == 0; |
| 541 | struct usb_hcd *hcd = ohci_to_hcd(ohci); |
| 542 | |
| 543 | ohci->rh_state = OHCI_RH_HALTED; |
| 544 | |
| 545 | /* boot firmware should have set this up (5.1.1.3.1) */ |
| 546 | if (first) { |
| 547 | |
| 548 | val = ohci_readl (ohci, &ohci->regs->fminterval); |
| 549 | ohci->fminterval = val & 0x3fff; |
| 550 | if (ohci->fminterval != FI) |
| 551 | ohci_dbg (ohci, "fminterval delta %d\n", |
| 552 | ohci->fminterval - FI); |
| 553 | ohci->fminterval |= FSMP (ohci->fminterval) << 16; |
| 554 | /* also: power/overcurrent flags in roothub.a */ |
| 555 | } |
| 556 | |
| 557 | /* Reset USB nearly "by the book". RemoteWakeupConnected has |
| 558 | * to be checked in case boot firmware (BIOS/SMM/...) has set up |
| 559 | * wakeup in a way the bus isn't aware of (e.g., legacy PCI PM). |
| 560 | * If the bus glue detected wakeup capability then it should |
| 561 | * already be enabled; if so we'll just enable it again. |
| 562 | */ |
| 563 | if ((ohci->hc_control & OHCI_CTRL_RWC) != 0) |
| 564 | device_set_wakeup_capable(hcd->self.controller, 1); |
| 565 | |
| 566 | switch (ohci->hc_control & OHCI_CTRL_HCFS) { |
| 567 | case OHCI_USB_OPER: |
| 568 | val = 0; |
| 569 | break; |
| 570 | case OHCI_USB_SUSPEND: |
| 571 | case OHCI_USB_RESUME: |
| 572 | ohci->hc_control &= OHCI_CTRL_RWC; |
| 573 | ohci->hc_control |= OHCI_USB_RESUME; |
| 574 | val = 10 /* msec wait */; |
| 575 | break; |
| 576 | // case OHCI_USB_RESET: |
| 577 | default: |
| 578 | ohci->hc_control &= OHCI_CTRL_RWC; |
| 579 | ohci->hc_control |= OHCI_USB_RESET; |
| 580 | val = 50 /* msec wait */; |
| 581 | break; |
| 582 | } |
| 583 | ohci_writel (ohci, ohci->hc_control, &ohci->regs->control); |
| 584 | // flush the writes |
| 585 | (void) ohci_readl (ohci, &ohci->regs->control); |
| 586 | msleep(val); |
| 587 | |
| 588 | memset (ohci->hcca, 0, sizeof (struct ohci_hcca)); |
| 589 | |
| 590 | /* 2msec timelimit here means no irqs/preempt */ |
| 591 | spin_lock_irq (&ohci->lock); |
| 592 | |
| 593 | retry: |
| 594 | /* HC Reset requires max 10 us delay */ |
| 595 | ohci_writel (ohci, OHCI_HCR, &ohci->regs->cmdstatus); |
| 596 | val = 30; /* ... allow extra time */ |
| 597 | while ((ohci_readl (ohci, &ohci->regs->cmdstatus) & OHCI_HCR) != 0) { |
| 598 | if (--val == 0) { |
| 599 | spin_unlock_irq (&ohci->lock); |
| 600 | ohci_err (ohci, "USB HC reset timed out!\n"); |
| 601 | return -1; |
| 602 | } |
| 603 | udelay (1); |
| 604 | } |
| 605 | |
| 606 | /* now we're in the SUSPEND state ... must go OPERATIONAL |
| 607 | * within 2msec else HC enters RESUME |
| 608 | * |
| 609 | * ... but some hardware won't init fmInterval "by the book" |
| 610 | * (SiS, OPTi ...), so reset again instead. SiS doesn't need |
| 611 | * this if we write fmInterval after we're OPERATIONAL. |
| 612 | * Unclear about ALi, ServerWorks, and others ... this could |
| 613 | * easily be a longstanding bug in chip init on Linux. |
| 614 | */ |
| 615 | if (ohci->flags & OHCI_QUIRK_INITRESET) { |
| 616 | ohci_writel (ohci, ohci->hc_control, &ohci->regs->control); |
| 617 | // flush those writes |
| 618 | (void) ohci_readl (ohci, &ohci->regs->control); |
| 619 | } |
| 620 | |
| 621 | /* Tell the controller where the control and bulk lists are |
| 622 | * The lists are empty now. */ |
| 623 | ohci_writel (ohci, 0, &ohci->regs->ed_controlhead); |
| 624 | ohci_writel (ohci, 0, &ohci->regs->ed_bulkhead); |
| 625 | |
| 626 | /* a reset clears this */ |
| 627 | ohci_writel (ohci, (u32) ohci->hcca_dma, &ohci->regs->hcca); |
| 628 | |
| 629 | periodic_reinit (ohci); |
| 630 | |
| 631 | /* some OHCI implementations are finicky about how they init. |
| 632 | * bogus values here mean not even enumeration could work. |
| 633 | */ |
| 634 | if ((ohci_readl (ohci, &ohci->regs->fminterval) & 0x3fff0000) == 0 |
| 635 | || !ohci_readl (ohci, &ohci->regs->periodicstart)) { |
| 636 | if (!(ohci->flags & OHCI_QUIRK_INITRESET)) { |
| 637 | ohci->flags |= OHCI_QUIRK_INITRESET; |
| 638 | ohci_dbg (ohci, "enabling initreset quirk\n"); |
| 639 | goto retry; |
| 640 | } |
| 641 | spin_unlock_irq (&ohci->lock); |
| 642 | ohci_err (ohci, "init err (%08x %04x)\n", |
| 643 | ohci_readl (ohci, &ohci->regs->fminterval), |
| 644 | ohci_readl (ohci, &ohci->regs->periodicstart)); |
| 645 | return -EOVERFLOW; |
| 646 | } |
| 647 | |
| 648 | /* use rhsc irqs after hub_wq is allocated */ |
| 649 | set_bit(HCD_FLAG_POLL_RH, &hcd->flags); |
| 650 | hcd->uses_new_polling = 1; |
| 651 | |
| 652 | /* start controller operations */ |
| 653 | ohci->hc_control &= OHCI_CTRL_RWC; |
| 654 | ohci->hc_control |= OHCI_CONTROL_INIT | OHCI_USB_OPER; |
| 655 | ohci_writel (ohci, ohci->hc_control, &ohci->regs->control); |
| 656 | ohci->rh_state = OHCI_RH_RUNNING; |
| 657 | |
| 658 | /* wake on ConnectStatusChange, matching external hubs */ |
| 659 | ohci_writel (ohci, RH_HS_DRWE, &ohci->regs->roothub.status); |
| 660 | |
| 661 | /* Choose the interrupts we care about now, others later on demand */ |
| 662 | mask = OHCI_INTR_INIT; |
| 663 | ohci_writel (ohci, ~0, &ohci->regs->intrstatus); |
| 664 | ohci_writel (ohci, mask, &ohci->regs->intrenable); |
| 665 | |
| 666 | /* handle root hub init quirks ... */ |
| 667 | val = roothub_a (ohci); |
| 668 | val &= ~(RH_A_PSM | RH_A_OCPM); |
| 669 | if (ohci->flags & OHCI_QUIRK_SUPERIO) { |
| 670 | /* NSC 87560 and maybe others */ |
| 671 | val |= RH_A_NOCP; |
| 672 | val &= ~(RH_A_POTPGT | RH_A_NPS); |
| 673 | ohci_writel (ohci, val, &ohci->regs->roothub.a); |
| 674 | } else if ((ohci->flags & OHCI_QUIRK_AMD756) || |
| 675 | (ohci->flags & OHCI_QUIRK_HUB_POWER)) { |
| 676 | /* hub power always on; required for AMD-756 and some |
| 677 | * Mac platforms. ganged overcurrent reporting, if any. |
| 678 | */ |
| 679 | val |= RH_A_NPS; |
| 680 | ohci_writel (ohci, val, &ohci->regs->roothub.a); |
| 681 | } |
| 682 | ohci_writel (ohci, RH_HS_LPSC, &ohci->regs->roothub.status); |
| 683 | ohci_writel (ohci, (val & RH_A_NPS) ? 0 : RH_B_PPCM, |
| 684 | &ohci->regs->roothub.b); |
| 685 | // flush those writes |
| 686 | (void) ohci_readl (ohci, &ohci->regs->control); |
| 687 | |
| 688 | ohci->next_statechange = jiffies + STATECHANGE_DELAY; |
| 689 | spin_unlock_irq (&ohci->lock); |
| 690 | |
| 691 | // POTPGT delay is bits 24-31, in 2 ms units. |
| 692 | mdelay ((val >> 23) & 0x1fe); |
| 693 | |
| 694 | ohci_dump(ohci); |
| 695 | |
| 696 | return 0; |
| 697 | } |
| 698 | |
| 699 | /* ohci_setup routine for generic controller initialization */ |
| 700 | |
| 701 | int ohci_setup(struct usb_hcd *hcd) |
| 702 | { |
| 703 | struct ohci_hcd *ohci = hcd_to_ohci(hcd); |
| 704 | |
| 705 | ohci_hcd_init(ohci); |
| 706 | |
| 707 | return ohci_init(ohci); |
| 708 | } |
| 709 | EXPORT_SYMBOL_GPL(ohci_setup); |
| 710 | |
| 711 | /* ohci_start routine for generic controller start of all OHCI bus glue */ |
| 712 | static int ohci_start(struct usb_hcd *hcd) |
| 713 | { |
| 714 | struct ohci_hcd *ohci = hcd_to_ohci(hcd); |
| 715 | int ret; |
| 716 | |
| 717 | ret = ohci_run(ohci); |
| 718 | if (ret < 0) { |
| 719 | ohci_err(ohci, "can't start\n"); |
| 720 | ohci_stop(hcd); |
| 721 | } |
| 722 | return ret; |
| 723 | } |
| 724 | |
| 725 | /*-------------------------------------------------------------------------*/ |
| 726 | |
| 727 | /* |
| 728 | * Some OHCI controllers are known to lose track of completed TDs. They |
| 729 | * don't add the TDs to the hardware done queue, which means we never see |
| 730 | * them as being completed. |
| 731 | * |
| 732 | * This watchdog routine checks for such problems. Without some way to |
| 733 | * tell when those TDs have completed, we would never take their EDs off |
| 734 | * the unlink list. As a result, URBs could never be dequeued and |
| 735 | * endpoints could never be released. |
| 736 | */ |
| 737 | static void io_watchdog_func(struct timer_list *t) |
| 738 | { |
| 739 | struct ohci_hcd *ohci = from_timer(ohci, t, io_watchdog); |
| 740 | bool takeback_all_pending = false; |
| 741 | u32 status; |
| 742 | u32 head; |
| 743 | struct ed *ed; |
| 744 | struct td *td, *td_start, *td_next; |
| 745 | unsigned frame_no, prev_frame_no = IO_WATCHDOG_OFF; |
| 746 | unsigned long flags; |
| 747 | |
| 748 | spin_lock_irqsave(&ohci->lock, flags); |
| 749 | |
| 750 | /* |
| 751 | * One way to lose track of completed TDs is if the controller |
| 752 | * never writes back the done queue head. If it hasn't been |
| 753 | * written back since the last time this function ran and if it |
| 754 | * was non-empty at that time, something is badly wrong with the |
| 755 | * hardware. |
| 756 | */ |
| 757 | status = ohci_readl(ohci, &ohci->regs->intrstatus); |
| 758 | if (!(status & OHCI_INTR_WDH) && ohci->wdh_cnt == ohci->prev_wdh_cnt) { |
| 759 | if (ohci->prev_donehead) { |
| 760 | ohci_err(ohci, "HcDoneHead not written back; disabled\n"); |
| 761 | died: |
| 762 | usb_hc_died(ohci_to_hcd(ohci)); |
| 763 | ohci_dump(ohci); |
| 764 | _ohci_shutdown(ohci_to_hcd(ohci)); |
| 765 | goto done; |
| 766 | } else { |
| 767 | /* No write back because the done queue was empty */ |
| 768 | takeback_all_pending = true; |
| 769 | } |
| 770 | } |
| 771 | |
| 772 | /* Check every ED which might have pending TDs */ |
| 773 | list_for_each_entry(ed, &ohci->eds_in_use, in_use_list) { |
| 774 | if (ed->pending_td) { |
| 775 | if (takeback_all_pending || |
| 776 | OKAY_TO_TAKEBACK(ohci, ed)) { |
| 777 | unsigned tmp = hc32_to_cpu(ohci, ed->hwINFO); |
| 778 | |
| 779 | ohci_dbg(ohci, "takeback pending TD for dev %d ep 0x%x\n", |
| 780 | 0x007f & tmp, |
| 781 | (0x000f & (tmp >> 7)) + |
| 782 | ((tmp & ED_IN) >> 5)); |
| 783 | add_to_done_list(ohci, ed->pending_td); |
| 784 | } |
| 785 | } |
| 786 | |
| 787 | /* Starting from the latest pending TD, */ |
| 788 | td = ed->pending_td; |
| 789 | |
| 790 | /* or the last TD on the done list, */ |
| 791 | if (!td) { |
| 792 | list_for_each_entry(td_next, &ed->td_list, td_list) { |
| 793 | if (!td_next->next_dl_td) |
| 794 | break; |
| 795 | td = td_next; |
| 796 | } |
| 797 | } |
| 798 | |
| 799 | /* find the last TD processed by the controller. */ |
| 800 | head = hc32_to_cpu(ohci, READ_ONCE(ed->hwHeadP)) & TD_MASK; |
| 801 | td_start = td; |
| 802 | td_next = list_prepare_entry(td, &ed->td_list, td_list); |
| 803 | list_for_each_entry_continue(td_next, &ed->td_list, td_list) { |
| 804 | if (head == (u32) td_next->td_dma) |
| 805 | break; |
| 806 | td = td_next; /* head pointer has passed this TD */ |
| 807 | } |
| 808 | if (td != td_start) { |
| 809 | /* |
| 810 | * In case a WDH cycle is in progress, we will wait |
| 811 | * for the next two cycles to complete before assuming |
| 812 | * this TD will never get on the done queue. |
| 813 | */ |
| 814 | ed->takeback_wdh_cnt = ohci->wdh_cnt + 2; |
| 815 | ed->pending_td = td; |
| 816 | } |
| 817 | } |
| 818 | |
| 819 | ohci_work(ohci); |
| 820 | |
| 821 | if (ohci->rh_state == OHCI_RH_RUNNING) { |
| 822 | |
| 823 | /* |
| 824 | * Sometimes a controller just stops working. We can tell |
| 825 | * by checking that the frame counter has advanced since |
| 826 | * the last time we ran. |
| 827 | * |
| 828 | * But be careful: Some controllers violate the spec by |
| 829 | * stopping their frame counter when no ports are active. |
| 830 | */ |
| 831 | frame_no = ohci_frame_no(ohci); |
| 832 | if (frame_no == ohci->prev_frame_no) { |
| 833 | int active_cnt = 0; |
| 834 | int i; |
| 835 | unsigned tmp; |
| 836 | |
| 837 | for (i = 0; i < ohci->num_ports; ++i) { |
| 838 | tmp = roothub_portstatus(ohci, i); |
| 839 | /* Enabled and not suspended? */ |
| 840 | if ((tmp & RH_PS_PES) && !(tmp & RH_PS_PSS)) |
| 841 | ++active_cnt; |
| 842 | } |
| 843 | |
| 844 | if (active_cnt > 0) { |
| 845 | ohci_err(ohci, "frame counter not updating; disabled\n"); |
| 846 | goto died; |
| 847 | } |
| 848 | } |
| 849 | if (!list_empty(&ohci->eds_in_use)) { |
| 850 | prev_frame_no = frame_no; |
| 851 | ohci->prev_wdh_cnt = ohci->wdh_cnt; |
| 852 | ohci->prev_donehead = ohci_readl(ohci, |
| 853 | &ohci->regs->donehead); |
| 854 | mod_timer(&ohci->io_watchdog, |
| 855 | jiffies + IO_WATCHDOG_DELAY); |
| 856 | } |
| 857 | } |
| 858 | |
| 859 | done: |
| 860 | ohci->prev_frame_no = prev_frame_no; |
| 861 | spin_unlock_irqrestore(&ohci->lock, flags); |
| 862 | } |
| 863 | |
| 864 | /* an interrupt happens */ |
| 865 | |
| 866 | static irqreturn_t ohci_irq (struct usb_hcd *hcd) |
| 867 | { |
| 868 | struct ohci_hcd *ohci = hcd_to_ohci (hcd); |
| 869 | struct ohci_regs __iomem *regs = ohci->regs; |
| 870 | int ints; |
| 871 | |
| 872 | /* Read interrupt status (and flush pending writes). We ignore the |
| 873 | * optimization of checking the LSB of hcca->done_head; it doesn't |
| 874 | * work on all systems (edge triggering for OHCI can be a factor). |
| 875 | */ |
| 876 | ints = ohci_readl(ohci, ®s->intrstatus); |
| 877 | |
| 878 | /* Check for an all 1's result which is a typical consequence |
| 879 | * of dead, unclocked, or unplugged (CardBus...) devices |
| 880 | */ |
| 881 | if (ints == ~(u32)0) { |
| 882 | ohci->rh_state = OHCI_RH_HALTED; |
| 883 | ohci_dbg (ohci, "device removed!\n"); |
| 884 | usb_hc_died(hcd); |
| 885 | return IRQ_HANDLED; |
| 886 | } |
| 887 | |
| 888 | /* We only care about interrupts that are enabled */ |
| 889 | ints &= ohci_readl(ohci, ®s->intrenable); |
| 890 | |
| 891 | /* interrupt for some other device? */ |
| 892 | if (ints == 0 || unlikely(ohci->rh_state == OHCI_RH_HALTED)) |
| 893 | return IRQ_NOTMINE; |
| 894 | |
| 895 | if (ints & OHCI_INTR_UE) { |
| 896 | // e.g. due to PCI Master/Target Abort |
| 897 | if (quirk_nec(ohci)) { |
| 898 | /* Workaround for a silicon bug in some NEC chips used |
| 899 | * in Apple's PowerBooks. Adapted from Darwin code. |
| 900 | */ |
| 901 | ohci_err (ohci, "OHCI Unrecoverable Error, scheduling NEC chip restart\n"); |
| 902 | |
| 903 | ohci_writel (ohci, OHCI_INTR_UE, ®s->intrdisable); |
| 904 | |
| 905 | schedule_work (&ohci->nec_work); |
| 906 | } else { |
| 907 | ohci_err (ohci, "OHCI Unrecoverable Error, disabled\n"); |
| 908 | ohci->rh_state = OHCI_RH_HALTED; |
| 909 | usb_hc_died(hcd); |
| 910 | } |
| 911 | |
| 912 | ohci_dump(ohci); |
| 913 | ohci_usb_reset (ohci); |
| 914 | } |
| 915 | |
| 916 | if (ints & OHCI_INTR_RHSC) { |
| 917 | ohci_dbg(ohci, "rhsc\n"); |
| 918 | ohci->next_statechange = jiffies + STATECHANGE_DELAY; |
| 919 | ohci_writel(ohci, OHCI_INTR_RD | OHCI_INTR_RHSC, |
| 920 | ®s->intrstatus); |
| 921 | |
| 922 | /* NOTE: Vendors didn't always make the same implementation |
| 923 | * choices for RHSC. Many followed the spec; RHSC triggers |
| 924 | * on an edge, like setting and maybe clearing a port status |
| 925 | * change bit. With others it's level-triggered, active |
| 926 | * until hub_wq clears all the port status change bits. We'll |
| 927 | * always disable it here and rely on polling until hub_wq |
| 928 | * re-enables it. |
| 929 | */ |
| 930 | ohci_writel(ohci, OHCI_INTR_RHSC, ®s->intrdisable); |
| 931 | usb_hcd_poll_rh_status(hcd); |
| 932 | } |
| 933 | |
| 934 | /* For connect and disconnect events, we expect the controller |
| 935 | * to turn on RHSC along with RD. But for remote wakeup events |
| 936 | * this might not happen. |
| 937 | */ |
| 938 | else if (ints & OHCI_INTR_RD) { |
| 939 | ohci_dbg(ohci, "resume detect\n"); |
| 940 | ohci_writel(ohci, OHCI_INTR_RD, ®s->intrstatus); |
| 941 | set_bit(HCD_FLAG_POLL_RH, &hcd->flags); |
| 942 | if (ohci->autostop) { |
| 943 | spin_lock (&ohci->lock); |
| 944 | ohci_rh_resume (ohci); |
| 945 | spin_unlock (&ohci->lock); |
| 946 | } else |
| 947 | usb_hcd_resume_root_hub(hcd); |
| 948 | } |
| 949 | |
| 950 | spin_lock(&ohci->lock); |
| 951 | if (ints & OHCI_INTR_WDH) |
| 952 | update_done_list(ohci); |
| 953 | |
| 954 | /* could track INTR_SO to reduce available PCI/... bandwidth */ |
| 955 | |
| 956 | /* handle any pending URB/ED unlinks, leaving INTR_SF enabled |
| 957 | * when there's still unlinking to be done (next frame). |
| 958 | */ |
| 959 | ohci_work(ohci); |
| 960 | if ((ints & OHCI_INTR_SF) != 0 && !ohci->ed_rm_list |
| 961 | && ohci->rh_state == OHCI_RH_RUNNING) |
| 962 | ohci_writel (ohci, OHCI_INTR_SF, ®s->intrdisable); |
| 963 | |
| 964 | if (ohci->rh_state == OHCI_RH_RUNNING) { |
| 965 | ohci_writel (ohci, ints, ®s->intrstatus); |
| 966 | if (ints & OHCI_INTR_WDH) |
| 967 | ++ohci->wdh_cnt; |
| 968 | |
| 969 | ohci_writel (ohci, OHCI_INTR_MIE, ®s->intrenable); |
| 970 | // flush those writes |
| 971 | (void) ohci_readl (ohci, &ohci->regs->control); |
| 972 | } |
| 973 | spin_unlock(&ohci->lock); |
| 974 | |
| 975 | return IRQ_HANDLED; |
| 976 | } |
| 977 | |
| 978 | /*-------------------------------------------------------------------------*/ |
| 979 | |
| 980 | static void ohci_stop (struct usb_hcd *hcd) |
| 981 | { |
| 982 | struct ohci_hcd *ohci = hcd_to_ohci (hcd); |
| 983 | |
| 984 | ohci_dump(ohci); |
| 985 | |
| 986 | if (quirk_nec(ohci)) |
| 987 | flush_work(&ohci->nec_work); |
| 988 | del_timer_sync(&ohci->io_watchdog); |
| 989 | ohci->prev_frame_no = IO_WATCHDOG_OFF; |
| 990 | |
| 991 | ohci_writel (ohci, OHCI_INTR_MIE, &ohci->regs->intrdisable); |
| 992 | ohci_usb_reset(ohci); |
| 993 | free_irq(hcd->irq, hcd); |
| 994 | hcd->irq = 0; |
| 995 | |
| 996 | if (quirk_amdiso(ohci)) |
| 997 | usb_amd_dev_put(); |
| 998 | |
| 999 | remove_debug_files (ohci); |
| 1000 | ohci_mem_cleanup (ohci); |
| 1001 | if (ohci->hcca) { |
| 1002 | dma_free_coherent (hcd->self.controller, |
| 1003 | sizeof *ohci->hcca, |
| 1004 | ohci->hcca, ohci->hcca_dma); |
| 1005 | ohci->hcca = NULL; |
| 1006 | ohci->hcca_dma = 0; |
| 1007 | } |
| 1008 | } |
| 1009 | |
| 1010 | /*-------------------------------------------------------------------------*/ |
| 1011 | |
| 1012 | #if defined(CONFIG_PM) || defined(CONFIG_USB_PCI) |
| 1013 | |
| 1014 | /* must not be called from interrupt context */ |
| 1015 | int ohci_restart(struct ohci_hcd *ohci) |
| 1016 | { |
| 1017 | int temp; |
| 1018 | int i; |
| 1019 | struct urb_priv *priv; |
| 1020 | |
| 1021 | ohci_init(ohci); |
| 1022 | spin_lock_irq(&ohci->lock); |
| 1023 | ohci->rh_state = OHCI_RH_HALTED; |
| 1024 | |
| 1025 | /* Recycle any "live" eds/tds (and urbs). */ |
| 1026 | if (!list_empty (&ohci->pending)) |
| 1027 | ohci_dbg(ohci, "abort schedule...\n"); |
| 1028 | list_for_each_entry (priv, &ohci->pending, pending) { |
| 1029 | struct urb *urb = priv->td[0]->urb; |
| 1030 | struct ed *ed = priv->ed; |
| 1031 | |
| 1032 | switch (ed->state) { |
| 1033 | case ED_OPER: |
| 1034 | ed->state = ED_UNLINK; |
| 1035 | ed->hwINFO |= cpu_to_hc32(ohci, ED_DEQUEUE); |
| 1036 | ed_deschedule (ohci, ed); |
| 1037 | |
| 1038 | ed->ed_next = ohci->ed_rm_list; |
| 1039 | ed->ed_prev = NULL; |
| 1040 | ohci->ed_rm_list = ed; |
| 1041 | /* FALLTHROUGH */ |
| 1042 | case ED_UNLINK: |
| 1043 | break; |
| 1044 | default: |
| 1045 | ohci_dbg(ohci, "bogus ed %p state %d\n", |
| 1046 | ed, ed->state); |
| 1047 | } |
| 1048 | |
| 1049 | if (!urb->unlinked) |
| 1050 | urb->unlinked = -ESHUTDOWN; |
| 1051 | } |
| 1052 | ohci_work(ohci); |
| 1053 | spin_unlock_irq(&ohci->lock); |
| 1054 | |
| 1055 | /* paranoia, in case that didn't work: */ |
| 1056 | |
| 1057 | /* empty the interrupt branches */ |
| 1058 | for (i = 0; i < NUM_INTS; i++) ohci->load [i] = 0; |
| 1059 | for (i = 0; i < NUM_INTS; i++) ohci->hcca->int_table [i] = 0; |
| 1060 | |
| 1061 | /* no EDs to remove */ |
| 1062 | ohci->ed_rm_list = NULL; |
| 1063 | |
| 1064 | /* empty control and bulk lists */ |
| 1065 | ohci->ed_controltail = NULL; |
| 1066 | ohci->ed_bulktail = NULL; |
| 1067 | |
| 1068 | if ((temp = ohci_run (ohci)) < 0) { |
| 1069 | ohci_err (ohci, "can't restart, %d\n", temp); |
| 1070 | return temp; |
| 1071 | } |
| 1072 | ohci_dbg(ohci, "restart complete\n"); |
| 1073 | return 0; |
| 1074 | } |
| 1075 | EXPORT_SYMBOL_GPL(ohci_restart); |
| 1076 | |
| 1077 | #endif |
| 1078 | |
| 1079 | #ifdef CONFIG_PM |
| 1080 | |
| 1081 | int ohci_suspend(struct usb_hcd *hcd, bool do_wakeup) |
| 1082 | { |
| 1083 | struct ohci_hcd *ohci = hcd_to_ohci (hcd); |
| 1084 | unsigned long flags; |
| 1085 | int rc = 0; |
| 1086 | |
| 1087 | /* Disable irq emission and mark HW unaccessible. Use |
| 1088 | * the spinlock to properly synchronize with possible pending |
| 1089 | * RH suspend or resume activity. |
| 1090 | */ |
| 1091 | spin_lock_irqsave (&ohci->lock, flags); |
| 1092 | ohci_writel(ohci, OHCI_INTR_MIE, &ohci->regs->intrdisable); |
| 1093 | (void)ohci_readl(ohci, &ohci->regs->intrdisable); |
| 1094 | |
| 1095 | clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags); |
| 1096 | spin_unlock_irqrestore (&ohci->lock, flags); |
| 1097 | |
| 1098 | synchronize_irq(hcd->irq); |
| 1099 | |
| 1100 | if (do_wakeup && HCD_WAKEUP_PENDING(hcd)) { |
| 1101 | ohci_resume(hcd, false); |
| 1102 | rc = -EBUSY; |
| 1103 | } |
| 1104 | return rc; |
| 1105 | } |
| 1106 | EXPORT_SYMBOL_GPL(ohci_suspend); |
| 1107 | |
| 1108 | |
| 1109 | int ohci_resume(struct usb_hcd *hcd, bool hibernated) |
| 1110 | { |
| 1111 | struct ohci_hcd *ohci = hcd_to_ohci(hcd); |
| 1112 | int port; |
| 1113 | bool need_reinit = false; |
| 1114 | |
| 1115 | set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags); |
| 1116 | |
| 1117 | /* Make sure resume from hibernation re-enumerates everything */ |
| 1118 | if (hibernated) |
| 1119 | ohci_usb_reset(ohci); |
| 1120 | |
| 1121 | /* See if the controller is already running or has been reset */ |
| 1122 | ohci->hc_control = ohci_readl(ohci, &ohci->regs->control); |
| 1123 | if (ohci->hc_control & (OHCI_CTRL_IR | OHCI_SCHED_ENABLES)) { |
| 1124 | need_reinit = true; |
| 1125 | } else { |
| 1126 | switch (ohci->hc_control & OHCI_CTRL_HCFS) { |
| 1127 | case OHCI_USB_OPER: |
| 1128 | case OHCI_USB_RESET: |
| 1129 | need_reinit = true; |
| 1130 | } |
| 1131 | } |
| 1132 | |
| 1133 | /* If needed, reinitialize and suspend the root hub */ |
| 1134 | if (need_reinit) { |
| 1135 | spin_lock_irq(&ohci->lock); |
| 1136 | ohci_rh_resume(ohci); |
| 1137 | ohci_rh_suspend(ohci, 0); |
| 1138 | spin_unlock_irq(&ohci->lock); |
| 1139 | } |
| 1140 | |
| 1141 | /* Normally just turn on port power and enable interrupts */ |
| 1142 | else { |
| 1143 | ohci_dbg(ohci, "powerup ports\n"); |
| 1144 | for (port = 0; port < ohci->num_ports; port++) |
| 1145 | ohci_writel(ohci, RH_PS_PPS, |
| 1146 | &ohci->regs->roothub.portstatus[port]); |
| 1147 | |
| 1148 | ohci_writel(ohci, OHCI_INTR_MIE, &ohci->regs->intrenable); |
| 1149 | ohci_readl(ohci, &ohci->regs->intrenable); |
| 1150 | msleep(20); |
| 1151 | } |
| 1152 | |
| 1153 | usb_hcd_resume_root_hub(hcd); |
| 1154 | |
| 1155 | return 0; |
| 1156 | } |
| 1157 | EXPORT_SYMBOL_GPL(ohci_resume); |
| 1158 | |
| 1159 | #endif |
| 1160 | |
| 1161 | /*-------------------------------------------------------------------------*/ |
| 1162 | |
| 1163 | /* |
| 1164 | * Generic structure: This gets copied for platform drivers so that |
| 1165 | * individual entries can be overridden as needed. |
| 1166 | */ |
| 1167 | |
| 1168 | static const struct hc_driver ohci_hc_driver = { |
| 1169 | .description = hcd_name, |
| 1170 | .product_desc = "OHCI Host Controller", |
| 1171 | .hcd_priv_size = sizeof(struct ohci_hcd), |
| 1172 | |
| 1173 | /* |
| 1174 | * generic hardware linkage |
| 1175 | */ |
| 1176 | .irq = ohci_irq, |
| 1177 | .flags = HCD_MEMORY | HCD_USB11, |
| 1178 | |
| 1179 | /* |
| 1180 | * basic lifecycle operations |
| 1181 | */ |
| 1182 | .reset = ohci_setup, |
| 1183 | .start = ohci_start, |
| 1184 | .stop = ohci_stop, |
| 1185 | .shutdown = ohci_shutdown, |
| 1186 | |
| 1187 | /* |
| 1188 | * managing i/o requests and associated device resources |
| 1189 | */ |
| 1190 | .urb_enqueue = ohci_urb_enqueue, |
| 1191 | .urb_dequeue = ohci_urb_dequeue, |
| 1192 | .endpoint_disable = ohci_endpoint_disable, |
| 1193 | |
| 1194 | /* |
| 1195 | * scheduling support |
| 1196 | */ |
| 1197 | .get_frame_number = ohci_get_frame, |
| 1198 | |
| 1199 | /* |
| 1200 | * root hub support |
| 1201 | */ |
| 1202 | .hub_status_data = ohci_hub_status_data, |
| 1203 | .hub_control = ohci_hub_control, |
| 1204 | #ifdef CONFIG_PM |
| 1205 | .bus_suspend = ohci_bus_suspend, |
| 1206 | .bus_resume = ohci_bus_resume, |
| 1207 | #endif |
| 1208 | .start_port_reset = ohci_start_port_reset, |
| 1209 | }; |
| 1210 | |
| 1211 | void ohci_init_driver(struct hc_driver *drv, |
| 1212 | const struct ohci_driver_overrides *over) |
| 1213 | { |
| 1214 | /* Copy the generic table to drv and then apply the overrides */ |
| 1215 | *drv = ohci_hc_driver; |
| 1216 | |
| 1217 | if (over) { |
| 1218 | drv->product_desc = over->product_desc; |
| 1219 | drv->hcd_priv_size += over->extra_priv_size; |
| 1220 | if (over->reset) |
| 1221 | drv->reset = over->reset; |
| 1222 | } |
| 1223 | } |
| 1224 | EXPORT_SYMBOL_GPL(ohci_init_driver); |
| 1225 | |
| 1226 | /*-------------------------------------------------------------------------*/ |
| 1227 | |
| 1228 | MODULE_AUTHOR (DRIVER_AUTHOR); |
| 1229 | MODULE_DESCRIPTION(DRIVER_DESC); |
| 1230 | MODULE_LICENSE ("GPL"); |
| 1231 | |
| 1232 | #if defined(CONFIG_ARCH_SA1100) && defined(CONFIG_SA1111) |
| 1233 | #include "ohci-sa1111.c" |
| 1234 | #define SA1111_DRIVER ohci_hcd_sa1111_driver |
| 1235 | #endif |
| 1236 | |
| 1237 | #ifdef CONFIG_USB_OHCI_HCD_PPC_OF |
| 1238 | #include "ohci-ppc-of.c" |
| 1239 | #define OF_PLATFORM_DRIVER ohci_hcd_ppc_of_driver |
| 1240 | #endif |
| 1241 | |
| 1242 | #ifdef CONFIG_PPC_PS3 |
| 1243 | #include "ohci-ps3.c" |
| 1244 | #define PS3_SYSTEM_BUS_DRIVER ps3_ohci_driver |
| 1245 | #endif |
| 1246 | |
| 1247 | #ifdef CONFIG_MFD_SM501 |
| 1248 | #include "ohci-sm501.c" |
| 1249 | #define SM501_OHCI_DRIVER ohci_hcd_sm501_driver |
| 1250 | #endif |
| 1251 | |
| 1252 | #ifdef CONFIG_MFD_TC6393XB |
| 1253 | #include "ohci-tmio.c" |
| 1254 | #define TMIO_OHCI_DRIVER ohci_hcd_tmio_driver |
| 1255 | #endif |
| 1256 | |
| 1257 | static int __init ohci_hcd_mod_init(void) |
| 1258 | { |
| 1259 | int retval = 0; |
| 1260 | |
| 1261 | if (usb_disabled()) |
| 1262 | return -ENODEV; |
| 1263 | |
| 1264 | printk(KERN_INFO "%s: " DRIVER_DESC "\n", hcd_name); |
| 1265 | pr_debug ("%s: block sizes: ed %zd td %zd\n", hcd_name, |
| 1266 | sizeof (struct ed), sizeof (struct td)); |
| 1267 | set_bit(USB_OHCI_LOADED, &usb_hcds_loaded); |
| 1268 | |
| 1269 | ohci_debug_root = debugfs_create_dir("ohci", usb_debug_root); |
| 1270 | |
| 1271 | #ifdef PS3_SYSTEM_BUS_DRIVER |
| 1272 | retval = ps3_ohci_driver_register(&PS3_SYSTEM_BUS_DRIVER); |
| 1273 | if (retval < 0) |
| 1274 | goto error_ps3; |
| 1275 | #endif |
| 1276 | |
| 1277 | #ifdef OF_PLATFORM_DRIVER |
| 1278 | retval = platform_driver_register(&OF_PLATFORM_DRIVER); |
| 1279 | if (retval < 0) |
| 1280 | goto error_of_platform; |
| 1281 | #endif |
| 1282 | |
| 1283 | #ifdef SA1111_DRIVER |
| 1284 | retval = sa1111_driver_register(&SA1111_DRIVER); |
| 1285 | if (retval < 0) |
| 1286 | goto error_sa1111; |
| 1287 | #endif |
| 1288 | |
| 1289 | #ifdef SM501_OHCI_DRIVER |
| 1290 | retval = platform_driver_register(&SM501_OHCI_DRIVER); |
| 1291 | if (retval < 0) |
| 1292 | goto error_sm501; |
| 1293 | #endif |
| 1294 | |
| 1295 | #ifdef TMIO_OHCI_DRIVER |
| 1296 | retval = platform_driver_register(&TMIO_OHCI_DRIVER); |
| 1297 | if (retval < 0) |
| 1298 | goto error_tmio; |
| 1299 | #endif |
| 1300 | |
| 1301 | return retval; |
| 1302 | |
| 1303 | /* Error path */ |
| 1304 | #ifdef TMIO_OHCI_DRIVER |
| 1305 | platform_driver_unregister(&TMIO_OHCI_DRIVER); |
| 1306 | error_tmio: |
| 1307 | #endif |
| 1308 | #ifdef SM501_OHCI_DRIVER |
| 1309 | platform_driver_unregister(&SM501_OHCI_DRIVER); |
| 1310 | error_sm501: |
| 1311 | #endif |
| 1312 | #ifdef SA1111_DRIVER |
| 1313 | sa1111_driver_unregister(&SA1111_DRIVER); |
| 1314 | error_sa1111: |
| 1315 | #endif |
| 1316 | #ifdef OF_PLATFORM_DRIVER |
| 1317 | platform_driver_unregister(&OF_PLATFORM_DRIVER); |
| 1318 | error_of_platform: |
| 1319 | #endif |
| 1320 | #ifdef PS3_SYSTEM_BUS_DRIVER |
| 1321 | ps3_ohci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER); |
| 1322 | error_ps3: |
| 1323 | #endif |
| 1324 | debugfs_remove(ohci_debug_root); |
| 1325 | ohci_debug_root = NULL; |
| 1326 | |
| 1327 | clear_bit(USB_OHCI_LOADED, &usb_hcds_loaded); |
| 1328 | return retval; |
| 1329 | } |
| 1330 | module_init(ohci_hcd_mod_init); |
| 1331 | |
| 1332 | static void __exit ohci_hcd_mod_exit(void) |
| 1333 | { |
| 1334 | #ifdef TMIO_OHCI_DRIVER |
| 1335 | platform_driver_unregister(&TMIO_OHCI_DRIVER); |
| 1336 | #endif |
| 1337 | #ifdef SM501_OHCI_DRIVER |
| 1338 | platform_driver_unregister(&SM501_OHCI_DRIVER); |
| 1339 | #endif |
| 1340 | #ifdef SA1111_DRIVER |
| 1341 | sa1111_driver_unregister(&SA1111_DRIVER); |
| 1342 | #endif |
| 1343 | #ifdef OF_PLATFORM_DRIVER |
| 1344 | platform_driver_unregister(&OF_PLATFORM_DRIVER); |
| 1345 | #endif |
| 1346 | #ifdef PS3_SYSTEM_BUS_DRIVER |
| 1347 | ps3_ohci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER); |
| 1348 | #endif |
| 1349 | debugfs_remove(ohci_debug_root); |
| 1350 | clear_bit(USB_OHCI_LOADED, &usb_hcds_loaded); |
| 1351 | } |
| 1352 | module_exit(ohci_hcd_mod_exit); |
| 1353 | |