blob: bc8050c025b7b8e323c04f298c850fab138b0a67 [file] [log] [blame]
xjb04a4022021-11-25 15:01:52 +08001/*
2 * Copyright (c) 2012 Samsung Electronics Co., Ltd.
3 * http://www.samsung.com
4 *
5 * Copyright (C) 2010 Samsung Electronics Co. Ltd.
6 * Jaswinder Singh <jassi.brar@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
14#include <linux/kernel.h>
15#include <linux/io.h>
16#include <linux/init.h>
17#include <linux/slab.h>
18#include <linux/module.h>
19#include <linux/string.h>
20#include <linux/delay.h>
21#include <linux/interrupt.h>
22#include <linux/dma-mapping.h>
23#include <linux/dmaengine.h>
24#include <linux/amba/bus.h>
25#include <linux/scatterlist.h>
26#include <linux/of.h>
27#include <linux/of_dma.h>
28#include <linux/err.h>
29#include <linux/pm_runtime.h>
30#include <linux/bug.h>
31
32#include "dmaengine.h"
33#define PL330_MAX_CHAN 8
34#define PL330_MAX_IRQS 32
35#define PL330_MAX_PERI 32
36#define PL330_MAX_BURST 16
37
38#define PL330_QUIRK_BROKEN_NO_FLUSHP BIT(0)
39
40enum pl330_cachectrl {
41 CCTRL0, /* Noncacheable and nonbufferable */
42 CCTRL1, /* Bufferable only */
43 CCTRL2, /* Cacheable, but do not allocate */
44 CCTRL3, /* Cacheable and bufferable, but do not allocate */
45 INVALID1, /* AWCACHE = 0x1000 */
46 INVALID2,
47 CCTRL6, /* Cacheable write-through, allocate on writes only */
48 CCTRL7, /* Cacheable write-back, allocate on writes only */
49};
50
51enum pl330_byteswap {
52 SWAP_NO,
53 SWAP_2,
54 SWAP_4,
55 SWAP_8,
56 SWAP_16,
57};
58
59/* Register and Bit field Definitions */
60#define DS 0x0
61#define DS_ST_STOP 0x0
62#define DS_ST_EXEC 0x1
63#define DS_ST_CMISS 0x2
64#define DS_ST_UPDTPC 0x3
65#define DS_ST_WFE 0x4
66#define DS_ST_ATBRR 0x5
67#define DS_ST_QBUSY 0x6
68#define DS_ST_WFP 0x7
69#define DS_ST_KILL 0x8
70#define DS_ST_CMPLT 0x9
71#define DS_ST_FLTCMP 0xe
72#define DS_ST_FAULT 0xf
73
74#define DPC 0x4
75#define INTEN 0x20
76#define ES 0x24
77#define INTSTATUS 0x28
78#define INTCLR 0x2c
79#define FSM 0x30
80#define FSC 0x34
81#define FTM 0x38
82
83#define _FTC 0x40
84#define FTC(n) (_FTC + (n)*0x4)
85
86#define _CS 0x100
87#define CS(n) (_CS + (n)*0x8)
88#define CS_CNS (1 << 21)
89
90#define _CPC 0x104
91#define CPC(n) (_CPC + (n)*0x8)
92
93#define _SA 0x400
94#define SA(n) (_SA + (n)*0x20)
95
96#define _DA 0x404
97#define DA(n) (_DA + (n)*0x20)
98
99#define _CC 0x408
100#define CC(n) (_CC + (n)*0x20)
101
102#define CC_SRCINC (1 << 0)
103#define CC_DSTINC (1 << 14)
104#define CC_SRCPRI (1 << 8)
105#define CC_DSTPRI (1 << 22)
106#define CC_SRCNS (1 << 9)
107#define CC_DSTNS (1 << 23)
108#define CC_SRCIA (1 << 10)
109#define CC_DSTIA (1 << 24)
110#define CC_SRCBRSTLEN_SHFT 4
111#define CC_DSTBRSTLEN_SHFT 18
112#define CC_SRCBRSTSIZE_SHFT 1
113#define CC_DSTBRSTSIZE_SHFT 15
114#define CC_SRCCCTRL_SHFT 11
115#define CC_SRCCCTRL_MASK 0x7
116#define CC_DSTCCTRL_SHFT 25
117#define CC_DRCCCTRL_MASK 0x7
118#define CC_SWAP_SHFT 28
119
120#define _LC0 0x40c
121#define LC0(n) (_LC0 + (n)*0x20)
122
123#define _LC1 0x410
124#define LC1(n) (_LC1 + (n)*0x20)
125
126#define DBGSTATUS 0xd00
127#define DBG_BUSY (1 << 0)
128
129#define DBGCMD 0xd04
130#define DBGINST0 0xd08
131#define DBGINST1 0xd0c
132
133#define CR0 0xe00
134#define CR1 0xe04
135#define CR2 0xe08
136#define CR3 0xe0c
137#define CR4 0xe10
138#define CRD 0xe14
139
140#define PERIPH_ID 0xfe0
141#define PERIPH_REV_SHIFT 20
142#define PERIPH_REV_MASK 0xf
143#define PERIPH_REV_R0P0 0
144#define PERIPH_REV_R1P0 1
145#define PERIPH_REV_R1P1 2
146
147#define CR0_PERIPH_REQ_SET (1 << 0)
148#define CR0_BOOT_EN_SET (1 << 1)
149#define CR0_BOOT_MAN_NS (1 << 2)
150#define CR0_NUM_CHANS_SHIFT 4
151#define CR0_NUM_CHANS_MASK 0x7
152#define CR0_NUM_PERIPH_SHIFT 12
153#define CR0_NUM_PERIPH_MASK 0x1f
154#define CR0_NUM_EVENTS_SHIFT 17
155#define CR0_NUM_EVENTS_MASK 0x1f
156
157#define CR1_ICACHE_LEN_SHIFT 0
158#define CR1_ICACHE_LEN_MASK 0x7
159#define CR1_NUM_ICACHELINES_SHIFT 4
160#define CR1_NUM_ICACHELINES_MASK 0xf
161
162#define CRD_DATA_WIDTH_SHIFT 0
163#define CRD_DATA_WIDTH_MASK 0x7
164#define CRD_WR_CAP_SHIFT 4
165#define CRD_WR_CAP_MASK 0x7
166#define CRD_WR_Q_DEP_SHIFT 8
167#define CRD_WR_Q_DEP_MASK 0xf
168#define CRD_RD_CAP_SHIFT 12
169#define CRD_RD_CAP_MASK 0x7
170#define CRD_RD_Q_DEP_SHIFT 16
171#define CRD_RD_Q_DEP_MASK 0xf
172#define CRD_DATA_BUFF_SHIFT 20
173#define CRD_DATA_BUFF_MASK 0x3ff
174
175#define PART 0x330
176#define DESIGNER 0x41
177#define REVISION 0x0
178#define INTEG_CFG 0x0
179#define PERIPH_ID_VAL ((PART << 0) | (DESIGNER << 12))
180
181#define PL330_STATE_STOPPED (1 << 0)
182#define PL330_STATE_EXECUTING (1 << 1)
183#define PL330_STATE_WFE (1 << 2)
184#define PL330_STATE_FAULTING (1 << 3)
185#define PL330_STATE_COMPLETING (1 << 4)
186#define PL330_STATE_WFP (1 << 5)
187#define PL330_STATE_KILLING (1 << 6)
188#define PL330_STATE_FAULT_COMPLETING (1 << 7)
189#define PL330_STATE_CACHEMISS (1 << 8)
190#define PL330_STATE_UPDTPC (1 << 9)
191#define PL330_STATE_ATBARRIER (1 << 10)
192#define PL330_STATE_QUEUEBUSY (1 << 11)
193#define PL330_STATE_INVALID (1 << 15)
194
195#define PL330_STABLE_STATES (PL330_STATE_STOPPED | PL330_STATE_EXECUTING \
196 | PL330_STATE_WFE | PL330_STATE_FAULTING)
197
198#define CMD_DMAADDH 0x54
199#define CMD_DMAEND 0x00
200#define CMD_DMAFLUSHP 0x35
201#define CMD_DMAGO 0xa0
202#define CMD_DMALD 0x04
203#define CMD_DMALDP 0x25
204#define CMD_DMALP 0x20
205#define CMD_DMALPEND 0x28
206#define CMD_DMAKILL 0x01
207#define CMD_DMAMOV 0xbc
208#define CMD_DMANOP 0x18
209#define CMD_DMARMB 0x12
210#define CMD_DMASEV 0x34
211#define CMD_DMAST 0x08
212#define CMD_DMASTP 0x29
213#define CMD_DMASTZ 0x0c
214#define CMD_DMAWFE 0x36
215#define CMD_DMAWFP 0x30
216#define CMD_DMAWMB 0x13
217
218#define SZ_DMAADDH 3
219#define SZ_DMAEND 1
220#define SZ_DMAFLUSHP 2
221#define SZ_DMALD 1
222#define SZ_DMALDP 2
223#define SZ_DMALP 2
224#define SZ_DMALPEND 2
225#define SZ_DMAKILL 1
226#define SZ_DMAMOV 6
227#define SZ_DMANOP 1
228#define SZ_DMARMB 1
229#define SZ_DMASEV 2
230#define SZ_DMAST 1
231#define SZ_DMASTP 2
232#define SZ_DMASTZ 1
233#define SZ_DMAWFE 2
234#define SZ_DMAWFP 2
235#define SZ_DMAWMB 1
236#define SZ_DMAGO 6
237
238#define BRST_LEN(ccr) ((((ccr) >> CC_SRCBRSTLEN_SHFT) & 0xf) + 1)
239#define BRST_SIZE(ccr) (1 << (((ccr) >> CC_SRCBRSTSIZE_SHFT) & 0x7))
240
241#define BYTE_TO_BURST(b, ccr) ((b) / BRST_SIZE(ccr) / BRST_LEN(ccr))
242#define BURST_TO_BYTE(c, ccr) ((c) * BRST_SIZE(ccr) * BRST_LEN(ccr))
243
244/*
245 * With 256 bytes, we can do more than 2.5MB and 5MB xfers per req
246 * at 1byte/burst for P<->M and M<->M respectively.
247 * For typical scenario, at 1word/burst, 10MB and 20MB xfers per req
248 * should be enough for P<->M and M<->M respectively.
249 */
250#define MCODE_BUFF_PER_REQ 256
251
252/* Use this _only_ to wait on transient states */
253#define UNTIL(t, s) while (!(_state(t) & (s))) cpu_relax();
254
255#ifdef PL330_DEBUG_MCGEN
256static unsigned cmd_line;
257#define PL330_DBGCMD_DUMP(off, x...) do { \
258 printk("%x:", cmd_line); \
259 printk(x); \
260 cmd_line += off; \
261 } while (0)
262#define PL330_DBGMC_START(addr) (cmd_line = addr)
263#else
264#define PL330_DBGCMD_DUMP(off, x...) do {} while (0)
265#define PL330_DBGMC_START(addr) do {} while (0)
266#endif
267
268/* The number of default descriptors */
269
270#define NR_DEFAULT_DESC 16
271
272/* Delay for runtime PM autosuspend, ms */
273#define PL330_AUTOSUSPEND_DELAY 20
274
275/* Populated by the PL330 core driver for DMA API driver's info */
276struct pl330_config {
277 u32 periph_id;
278#define DMAC_MODE_NS (1 << 0)
279 unsigned int mode;
280 unsigned int data_bus_width:10; /* In number of bits */
281 unsigned int data_buf_dep:11;
282 unsigned int num_chan:4;
283 unsigned int num_peri:6;
284 u32 peri_ns;
285 unsigned int num_events:6;
286 u32 irq_ns;
287};
288
289/**
290 * Request Configuration.
291 * The PL330 core does not modify this and uses the last
292 * working configuration if the request doesn't provide any.
293 *
294 * The Client may want to provide this info only for the
295 * first request and a request with new settings.
296 */
297struct pl330_reqcfg {
298 /* Address Incrementing */
299 unsigned dst_inc:1;
300 unsigned src_inc:1;
301
302 /*
303 * For now, the SRC & DST protection levels
304 * and burst size/length are assumed same.
305 */
306 bool nonsecure;
307 bool privileged;
308 bool insnaccess;
309 unsigned brst_len:5;
310 unsigned brst_size:3; /* in power of 2 */
311
312 enum pl330_cachectrl dcctl;
313 enum pl330_cachectrl scctl;
314 enum pl330_byteswap swap;
315 struct pl330_config *pcfg;
316};
317
318/*
319 * One cycle of DMAC operation.
320 * There may be more than one xfer in a request.
321 */
322struct pl330_xfer {
323 u32 src_addr;
324 u32 dst_addr;
325 /* Size to xfer */
326 u32 bytes;
327};
328
329/* The xfer callbacks are made with one of these arguments. */
330enum pl330_op_err {
331 /* The all xfers in the request were success. */
332 PL330_ERR_NONE,
333 /* If req aborted due to global error. */
334 PL330_ERR_ABORT,
335 /* If req failed due to problem with Channel. */
336 PL330_ERR_FAIL,
337};
338
339enum dmamov_dst {
340 SAR = 0,
341 CCR,
342 DAR,
343};
344
345enum pl330_dst {
346 SRC = 0,
347 DST,
348};
349
350enum pl330_cond {
351 SINGLE,
352 BURST,
353 ALWAYS,
354};
355
356struct dma_pl330_desc;
357
358struct _pl330_req {
359 u32 mc_bus;
360 void *mc_cpu;
361 struct dma_pl330_desc *desc;
362};
363
364/* ToBeDone for tasklet */
365struct _pl330_tbd {
366 bool reset_dmac;
367 bool reset_mngr;
368 u8 reset_chan;
369};
370
371/* A DMAC Thread */
372struct pl330_thread {
373 u8 id;
374 int ev;
375 /* If the channel is not yet acquired by any client */
376 bool free;
377 /* Parent DMAC */
378 struct pl330_dmac *dmac;
379 /* Only two at a time */
380 struct _pl330_req req[2];
381 /* Index of the last enqueued request */
382 unsigned lstenq;
383 /* Index of the last submitted request or -1 if the DMA is stopped */
384 int req_running;
385};
386
387enum pl330_dmac_state {
388 UNINIT,
389 INIT,
390 DYING,
391};
392
393enum desc_status {
394 /* In the DMAC pool */
395 FREE,
396 /*
397 * Allocated to some channel during prep_xxx
398 * Also may be sitting on the work_list.
399 */
400 PREP,
401 /*
402 * Sitting on the work_list and already submitted
403 * to the PL330 core. Not more than two descriptors
404 * of a channel can be BUSY at any time.
405 */
406 BUSY,
407 /*
408 * Sitting on the channel work_list but xfer done
409 * by PL330 core
410 */
411 DONE,
412};
413
414struct dma_pl330_chan {
415 /* Schedule desc completion */
416 struct tasklet_struct task;
417
418 /* DMA-Engine Channel */
419 struct dma_chan chan;
420
421 /* List of submitted descriptors */
422 struct list_head submitted_list;
423 /* List of issued descriptors */
424 struct list_head work_list;
425 /* List of completed descriptors */
426 struct list_head completed_list;
427
428 /* Pointer to the DMAC that manages this channel,
429 * NULL if the channel is available to be acquired.
430 * As the parent, this DMAC also provides descriptors
431 * to the channel.
432 */
433 struct pl330_dmac *dmac;
434
435 /* To protect channel manipulation */
436 spinlock_t lock;
437
438 /*
439 * Hardware channel thread of PL330 DMAC. NULL if the channel is
440 * available.
441 */
442 struct pl330_thread *thread;
443
444 /* For D-to-M and M-to-D channels */
445 int burst_sz; /* the peripheral fifo width */
446 int burst_len; /* the number of burst */
447 phys_addr_t fifo_addr;
448 /* DMA-mapped view of the FIFO; may differ if an IOMMU is present */
449 dma_addr_t fifo_dma;
450 enum dma_data_direction dir;
451
452 /* for cyclic capability */
453 bool cyclic;
454
455 /* for runtime pm tracking */
456 bool active;
457};
458
459struct pl330_dmac {
460 /* DMA-Engine Device */
461 struct dma_device ddma;
462
463 /* Holds info about sg limitations */
464 struct device_dma_parameters dma_parms;
465
466 /* Pool of descriptors available for the DMAC's channels */
467 struct list_head desc_pool;
468 /* To protect desc_pool manipulation */
469 spinlock_t pool_lock;
470
471 /* Size of MicroCode buffers for each channel. */
472 unsigned mcbufsz;
473 /* ioremap'ed address of PL330 registers. */
474 void __iomem *base;
475 /* Populated by the PL330 core driver during pl330_add */
476 struct pl330_config pcfg;
477
478 spinlock_t lock;
479 /* Maximum possible events/irqs */
480 int events[32];
481 /* BUS address of MicroCode buffer */
482 dma_addr_t mcode_bus;
483 /* CPU address of MicroCode buffer */
484 void *mcode_cpu;
485 /* List of all Channel threads */
486 struct pl330_thread *channels;
487 /* Pointer to the MANAGER thread */
488 struct pl330_thread *manager;
489 /* To handle bad news in interrupt */
490 struct tasklet_struct tasks;
491 struct _pl330_tbd dmac_tbd;
492 /* State of DMAC operation */
493 enum pl330_dmac_state state;
494 /* Holds list of reqs with due callbacks */
495 struct list_head req_done;
496
497 /* Peripheral channels connected to this DMAC */
498 unsigned int num_peripherals;
499 struct dma_pl330_chan *peripherals; /* keep at end */
500 int quirks;
501};
502
503static struct pl330_of_quirks {
504 char *quirk;
505 int id;
506} of_quirks[] = {
507 {
508 .quirk = "arm,pl330-broken-no-flushp",
509 .id = PL330_QUIRK_BROKEN_NO_FLUSHP,
510 }
511};
512
513struct dma_pl330_desc {
514 /* To attach to a queue as child */
515 struct list_head node;
516
517 /* Descriptor for the DMA Engine API */
518 struct dma_async_tx_descriptor txd;
519
520 /* Xfer for PL330 core */
521 struct pl330_xfer px;
522
523 struct pl330_reqcfg rqcfg;
524
525 enum desc_status status;
526
527 int bytes_requested;
528 bool last;
529
530 /* The channel which currently holds this desc */
531 struct dma_pl330_chan *pchan;
532
533 enum dma_transfer_direction rqtype;
534 /* Index of peripheral for the xfer. */
535 unsigned peri:5;
536 /* Hook to attach to DMAC's list of reqs with due callback */
537 struct list_head rqd;
538};
539
540struct _xfer_spec {
541 u32 ccr;
542 struct dma_pl330_desc *desc;
543};
544
545static inline bool _queue_full(struct pl330_thread *thrd)
546{
547 return thrd->req[0].desc != NULL && thrd->req[1].desc != NULL;
548}
549
550static inline bool is_manager(struct pl330_thread *thrd)
551{
552 return thrd->dmac->manager == thrd;
553}
554
555/* If manager of the thread is in Non-Secure mode */
556static inline bool _manager_ns(struct pl330_thread *thrd)
557{
558 return (thrd->dmac->pcfg.mode & DMAC_MODE_NS) ? true : false;
559}
560
561static inline u32 get_revision(u32 periph_id)
562{
563 return (periph_id >> PERIPH_REV_SHIFT) & PERIPH_REV_MASK;
564}
565
566static inline u32 _emit_END(unsigned dry_run, u8 buf[])
567{
568 if (dry_run)
569 return SZ_DMAEND;
570
571 buf[0] = CMD_DMAEND;
572
573 PL330_DBGCMD_DUMP(SZ_DMAEND, "\tDMAEND\n");
574
575 return SZ_DMAEND;
576}
577
578static inline u32 _emit_FLUSHP(unsigned dry_run, u8 buf[], u8 peri)
579{
580 if (dry_run)
581 return SZ_DMAFLUSHP;
582
583 buf[0] = CMD_DMAFLUSHP;
584
585 peri &= 0x1f;
586 peri <<= 3;
587 buf[1] = peri;
588
589 PL330_DBGCMD_DUMP(SZ_DMAFLUSHP, "\tDMAFLUSHP %u\n", peri >> 3);
590
591 return SZ_DMAFLUSHP;
592}
593
594static inline u32 _emit_LD(unsigned dry_run, u8 buf[], enum pl330_cond cond)
595{
596 if (dry_run)
597 return SZ_DMALD;
598
599 buf[0] = CMD_DMALD;
600
601 if (cond == SINGLE)
602 buf[0] |= (0 << 1) | (1 << 0);
603 else if (cond == BURST)
604 buf[0] |= (1 << 1) | (1 << 0);
605
606 PL330_DBGCMD_DUMP(SZ_DMALD, "\tDMALD%c\n",
607 cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'A'));
608
609 return SZ_DMALD;
610}
611
612static inline u32 _emit_LDP(unsigned dry_run, u8 buf[],
613 enum pl330_cond cond, u8 peri)
614{
615 if (dry_run)
616 return SZ_DMALDP;
617
618 buf[0] = CMD_DMALDP;
619
620 if (cond == BURST)
621 buf[0] |= (1 << 1);
622
623 peri &= 0x1f;
624 peri <<= 3;
625 buf[1] = peri;
626
627 PL330_DBGCMD_DUMP(SZ_DMALDP, "\tDMALDP%c %u\n",
628 cond == SINGLE ? 'S' : 'B', peri >> 3);
629
630 return SZ_DMALDP;
631}
632
633static inline u32 _emit_LP(unsigned dry_run, u8 buf[],
634 unsigned loop, u8 cnt)
635{
636 if (dry_run)
637 return SZ_DMALP;
638
639 buf[0] = CMD_DMALP;
640
641 if (loop)
642 buf[0] |= (1 << 1);
643
644 cnt--; /* DMAC increments by 1 internally */
645 buf[1] = cnt;
646
647 PL330_DBGCMD_DUMP(SZ_DMALP, "\tDMALP_%c %u\n", loop ? '1' : '0', cnt);
648
649 return SZ_DMALP;
650}
651
652struct _arg_LPEND {
653 enum pl330_cond cond;
654 bool forever;
655 unsigned loop;
656 u8 bjump;
657};
658
659static inline u32 _emit_LPEND(unsigned dry_run, u8 buf[],
660 const struct _arg_LPEND *arg)
661{
662 enum pl330_cond cond = arg->cond;
663 bool forever = arg->forever;
664 unsigned loop = arg->loop;
665 u8 bjump = arg->bjump;
666
667 if (dry_run)
668 return SZ_DMALPEND;
669
670 buf[0] = CMD_DMALPEND;
671
672 if (loop)
673 buf[0] |= (1 << 2);
674
675 if (!forever)
676 buf[0] |= (1 << 4);
677
678 if (cond == SINGLE)
679 buf[0] |= (0 << 1) | (1 << 0);
680 else if (cond == BURST)
681 buf[0] |= (1 << 1) | (1 << 0);
682
683 buf[1] = bjump;
684
685 PL330_DBGCMD_DUMP(SZ_DMALPEND, "\tDMALP%s%c_%c bjmpto_%x\n",
686 forever ? "FE" : "END",
687 cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'A'),
688 loop ? '1' : '0',
689 bjump);
690
691 return SZ_DMALPEND;
692}
693
694static inline u32 _emit_KILL(unsigned dry_run, u8 buf[])
695{
696 if (dry_run)
697 return SZ_DMAKILL;
698
699 buf[0] = CMD_DMAKILL;
700
701 return SZ_DMAKILL;
702}
703
704static inline u32 _emit_MOV(unsigned dry_run, u8 buf[],
705 enum dmamov_dst dst, u32 val)
706{
707 if (dry_run)
708 return SZ_DMAMOV;
709
710 buf[0] = CMD_DMAMOV;
711 buf[1] = dst;
712 buf[2] = val;
713 buf[3] = val >> 8;
714 buf[4] = val >> 16;
715 buf[5] = val >> 24;
716
717 PL330_DBGCMD_DUMP(SZ_DMAMOV, "\tDMAMOV %s 0x%x\n",
718 dst == SAR ? "SAR" : (dst == DAR ? "DAR" : "CCR"), val);
719
720 return SZ_DMAMOV;
721}
722
723static inline u32 _emit_RMB(unsigned dry_run, u8 buf[])
724{
725 if (dry_run)
726 return SZ_DMARMB;
727
728 buf[0] = CMD_DMARMB;
729
730 PL330_DBGCMD_DUMP(SZ_DMARMB, "\tDMARMB\n");
731
732 return SZ_DMARMB;
733}
734
735static inline u32 _emit_SEV(unsigned dry_run, u8 buf[], u8 ev)
736{
737 if (dry_run)
738 return SZ_DMASEV;
739
740 buf[0] = CMD_DMASEV;
741
742 ev &= 0x1f;
743 ev <<= 3;
744 buf[1] = ev;
745
746 PL330_DBGCMD_DUMP(SZ_DMASEV, "\tDMASEV %u\n", ev >> 3);
747
748 return SZ_DMASEV;
749}
750
751static inline u32 _emit_ST(unsigned dry_run, u8 buf[], enum pl330_cond cond)
752{
753 if (dry_run)
754 return SZ_DMAST;
755
756 buf[0] = CMD_DMAST;
757
758 if (cond == SINGLE)
759 buf[0] |= (0 << 1) | (1 << 0);
760 else if (cond == BURST)
761 buf[0] |= (1 << 1) | (1 << 0);
762
763 PL330_DBGCMD_DUMP(SZ_DMAST, "\tDMAST%c\n",
764 cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'A'));
765
766 return SZ_DMAST;
767}
768
769static inline u32 _emit_STP(unsigned dry_run, u8 buf[],
770 enum pl330_cond cond, u8 peri)
771{
772 if (dry_run)
773 return SZ_DMASTP;
774
775 buf[0] = CMD_DMASTP;
776
777 if (cond == BURST)
778 buf[0] |= (1 << 1);
779
780 peri &= 0x1f;
781 peri <<= 3;
782 buf[1] = peri;
783
784 PL330_DBGCMD_DUMP(SZ_DMASTP, "\tDMASTP%c %u\n",
785 cond == SINGLE ? 'S' : 'B', peri >> 3);
786
787 return SZ_DMASTP;
788}
789
790static inline u32 _emit_WFP(unsigned dry_run, u8 buf[],
791 enum pl330_cond cond, u8 peri)
792{
793 if (dry_run)
794 return SZ_DMAWFP;
795
796 buf[0] = CMD_DMAWFP;
797
798 if (cond == SINGLE)
799 buf[0] |= (0 << 1) | (0 << 0);
800 else if (cond == BURST)
801 buf[0] |= (1 << 1) | (0 << 0);
802 else
803 buf[0] |= (0 << 1) | (1 << 0);
804
805 peri &= 0x1f;
806 peri <<= 3;
807 buf[1] = peri;
808
809 PL330_DBGCMD_DUMP(SZ_DMAWFP, "\tDMAWFP%c %u\n",
810 cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'P'), peri >> 3);
811
812 return SZ_DMAWFP;
813}
814
815static inline u32 _emit_WMB(unsigned dry_run, u8 buf[])
816{
817 if (dry_run)
818 return SZ_DMAWMB;
819
820 buf[0] = CMD_DMAWMB;
821
822 PL330_DBGCMD_DUMP(SZ_DMAWMB, "\tDMAWMB\n");
823
824 return SZ_DMAWMB;
825}
826
827struct _arg_GO {
828 u8 chan;
829 u32 addr;
830 unsigned ns;
831};
832
833static inline u32 _emit_GO(unsigned dry_run, u8 buf[],
834 const struct _arg_GO *arg)
835{
836 u8 chan = arg->chan;
837 u32 addr = arg->addr;
838 unsigned ns = arg->ns;
839
840 if (dry_run)
841 return SZ_DMAGO;
842
843 buf[0] = CMD_DMAGO;
844 buf[0] |= (ns << 1);
845 buf[1] = chan & 0x7;
846 buf[2] = addr;
847 buf[3] = addr >> 8;
848 buf[4] = addr >> 16;
849 buf[5] = addr >> 24;
850
851 return SZ_DMAGO;
852}
853
854#define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
855
856/* Returns Time-Out */
857static bool _until_dmac_idle(struct pl330_thread *thrd)
858{
859 void __iomem *regs = thrd->dmac->base;
860 unsigned long loops = msecs_to_loops(5);
861
862 do {
863 /* Until Manager is Idle */
864 if (!(readl(regs + DBGSTATUS) & DBG_BUSY))
865 break;
866
867 cpu_relax();
868 } while (--loops);
869
870 if (!loops)
871 return true;
872
873 return false;
874}
875
876static inline void _execute_DBGINSN(struct pl330_thread *thrd,
877 u8 insn[], bool as_manager)
878{
879 void __iomem *regs = thrd->dmac->base;
880 u32 val;
881
882 val = (insn[0] << 16) | (insn[1] << 24);
883 if (!as_manager) {
884 val |= (1 << 0);
885 val |= (thrd->id << 8); /* Channel Number */
886 }
887 writel(val, regs + DBGINST0);
888
889 val = le32_to_cpu(*((__le32 *)&insn[2]));
890 writel(val, regs + DBGINST1);
891
892 /* If timed out due to halted state-machine */
893 if (_until_dmac_idle(thrd)) {
894 dev_err(thrd->dmac->ddma.dev, "DMAC halted!\n");
895 return;
896 }
897
898 /* Get going */
899 writel(0, regs + DBGCMD);
900}
901
902static inline u32 _state(struct pl330_thread *thrd)
903{
904 void __iomem *regs = thrd->dmac->base;
905 u32 val;
906
907 if (is_manager(thrd))
908 val = readl(regs + DS) & 0xf;
909 else
910 val = readl(regs + CS(thrd->id)) & 0xf;
911
912 switch (val) {
913 case DS_ST_STOP:
914 return PL330_STATE_STOPPED;
915 case DS_ST_EXEC:
916 return PL330_STATE_EXECUTING;
917 case DS_ST_CMISS:
918 return PL330_STATE_CACHEMISS;
919 case DS_ST_UPDTPC:
920 return PL330_STATE_UPDTPC;
921 case DS_ST_WFE:
922 return PL330_STATE_WFE;
923 case DS_ST_FAULT:
924 return PL330_STATE_FAULTING;
925 case DS_ST_ATBRR:
926 if (is_manager(thrd))
927 return PL330_STATE_INVALID;
928 else
929 return PL330_STATE_ATBARRIER;
930 case DS_ST_QBUSY:
931 if (is_manager(thrd))
932 return PL330_STATE_INVALID;
933 else
934 return PL330_STATE_QUEUEBUSY;
935 case DS_ST_WFP:
936 if (is_manager(thrd))
937 return PL330_STATE_INVALID;
938 else
939 return PL330_STATE_WFP;
940 case DS_ST_KILL:
941 if (is_manager(thrd))
942 return PL330_STATE_INVALID;
943 else
944 return PL330_STATE_KILLING;
945 case DS_ST_CMPLT:
946 if (is_manager(thrd))
947 return PL330_STATE_INVALID;
948 else
949 return PL330_STATE_COMPLETING;
950 case DS_ST_FLTCMP:
951 if (is_manager(thrd))
952 return PL330_STATE_INVALID;
953 else
954 return PL330_STATE_FAULT_COMPLETING;
955 default:
956 return PL330_STATE_INVALID;
957 }
958}
959
960static void _stop(struct pl330_thread *thrd)
961{
962 void __iomem *regs = thrd->dmac->base;
963 u8 insn[6] = {0, 0, 0, 0, 0, 0};
964 u32 inten = readl(regs + INTEN);
965
966 if (_state(thrd) == PL330_STATE_FAULT_COMPLETING)
967 UNTIL(thrd, PL330_STATE_FAULTING | PL330_STATE_KILLING);
968
969 /* Return if nothing needs to be done */
970 if (_state(thrd) == PL330_STATE_COMPLETING
971 || _state(thrd) == PL330_STATE_KILLING
972 || _state(thrd) == PL330_STATE_STOPPED)
973 return;
974
975 _emit_KILL(0, insn);
976
977 _execute_DBGINSN(thrd, insn, is_manager(thrd));
978
979 /* clear the event */
980 if (inten & (1 << thrd->ev))
981 writel(1 << thrd->ev, regs + INTCLR);
982 /* Stop generating interrupts for SEV */
983 writel(inten & ~(1 << thrd->ev), regs + INTEN);
984}
985
986/* Start doing req 'idx' of thread 'thrd' */
987static bool _trigger(struct pl330_thread *thrd)
988{
989 void __iomem *regs = thrd->dmac->base;
990 struct _pl330_req *req;
991 struct dma_pl330_desc *desc;
992 struct _arg_GO go;
993 unsigned ns;
994 u8 insn[6] = {0, 0, 0, 0, 0, 0};
995 int idx;
996
997 /* Return if already ACTIVE */
998 if (_state(thrd) != PL330_STATE_STOPPED)
999 return true;
1000
1001 idx = 1 - thrd->lstenq;
1002 if (thrd->req[idx].desc != NULL) {
1003 req = &thrd->req[idx];
1004 } else {
1005 idx = thrd->lstenq;
1006 if (thrd->req[idx].desc != NULL)
1007 req = &thrd->req[idx];
1008 else
1009 req = NULL;
1010 }
1011
1012 /* Return if no request */
1013 if (!req)
1014 return true;
1015
1016 /* Return if req is running */
1017 if (idx == thrd->req_running)
1018 return true;
1019
1020 desc = req->desc;
1021
1022 ns = desc->rqcfg.nonsecure ? 1 : 0;
1023
1024 /* See 'Abort Sources' point-4 at Page 2-25 */
1025 if (_manager_ns(thrd) && !ns)
1026 dev_info(thrd->dmac->ddma.dev, "%s:%d Recipe for ABORT!\n",
1027 __func__, __LINE__);
1028
1029 go.chan = thrd->id;
1030 go.addr = req->mc_bus;
1031 go.ns = ns;
1032 _emit_GO(0, insn, &go);
1033
1034 /* Set to generate interrupts for SEV */
1035 writel(readl(regs + INTEN) | (1 << thrd->ev), regs + INTEN);
1036
1037 /* Only manager can execute GO */
1038 _execute_DBGINSN(thrd, insn, true);
1039
1040 thrd->req_running = idx;
1041
1042 return true;
1043}
1044
1045static bool _start(struct pl330_thread *thrd)
1046{
1047 switch (_state(thrd)) {
1048 case PL330_STATE_FAULT_COMPLETING:
1049 UNTIL(thrd, PL330_STATE_FAULTING | PL330_STATE_KILLING);
1050
1051 if (_state(thrd) == PL330_STATE_KILLING)
1052 UNTIL(thrd, PL330_STATE_STOPPED)
1053 /* fall through */
1054
1055 case PL330_STATE_FAULTING:
1056 _stop(thrd);
1057 /* fall through */
1058
1059 case PL330_STATE_KILLING:
1060 case PL330_STATE_COMPLETING:
1061 UNTIL(thrd, PL330_STATE_STOPPED)
1062 /* fall through */
1063
1064 case PL330_STATE_STOPPED:
1065 return _trigger(thrd);
1066
1067 case PL330_STATE_WFP:
1068 case PL330_STATE_QUEUEBUSY:
1069 case PL330_STATE_ATBARRIER:
1070 case PL330_STATE_UPDTPC:
1071 case PL330_STATE_CACHEMISS:
1072 case PL330_STATE_EXECUTING:
1073 return true;
1074
1075 case PL330_STATE_WFE: /* For RESUME, nothing yet */
1076 default:
1077 return false;
1078 }
1079}
1080
1081static inline int _ldst_memtomem(unsigned dry_run, u8 buf[],
1082 const struct _xfer_spec *pxs, int cyc)
1083{
1084 int off = 0;
1085 struct pl330_config *pcfg = pxs->desc->rqcfg.pcfg;
1086
1087 /* check lock-up free version */
1088 if (get_revision(pcfg->periph_id) >= PERIPH_REV_R1P0) {
1089 while (cyc--) {
1090 off += _emit_LD(dry_run, &buf[off], ALWAYS);
1091 off += _emit_ST(dry_run, &buf[off], ALWAYS);
1092 }
1093 } else {
1094 while (cyc--) {
1095 off += _emit_LD(dry_run, &buf[off], ALWAYS);
1096 off += _emit_RMB(dry_run, &buf[off]);
1097 off += _emit_ST(dry_run, &buf[off], ALWAYS);
1098 off += _emit_WMB(dry_run, &buf[off]);
1099 }
1100 }
1101
1102 return off;
1103}
1104
1105static u32 _emit_load(unsigned int dry_run, u8 buf[],
1106 enum pl330_cond cond, enum dma_transfer_direction direction,
1107 u8 peri)
1108{
1109 int off = 0;
1110
1111 switch (direction) {
1112 case DMA_MEM_TO_MEM:
1113 /* fall through */
1114 case DMA_MEM_TO_DEV:
1115 off += _emit_LD(dry_run, &buf[off], cond);
1116 break;
1117
1118 case DMA_DEV_TO_MEM:
1119 if (cond == ALWAYS) {
1120 off += _emit_LDP(dry_run, &buf[off], SINGLE,
1121 peri);
1122 off += _emit_LDP(dry_run, &buf[off], BURST,
1123 peri);
1124 } else {
1125 off += _emit_LDP(dry_run, &buf[off], cond,
1126 peri);
1127 }
1128 break;
1129
1130 default:
1131 /* this code should be unreachable */
1132 WARN_ON(1);
1133 break;
1134 }
1135
1136 return off;
1137}
1138
1139static inline u32 _emit_store(unsigned int dry_run, u8 buf[],
1140 enum pl330_cond cond, enum dma_transfer_direction direction,
1141 u8 peri)
1142{
1143 int off = 0;
1144
1145 switch (direction) {
1146 case DMA_MEM_TO_MEM:
1147 /* fall through */
1148 case DMA_DEV_TO_MEM:
1149 off += _emit_ST(dry_run, &buf[off], cond);
1150 break;
1151
1152 case DMA_MEM_TO_DEV:
1153 if (cond == ALWAYS) {
1154 off += _emit_STP(dry_run, &buf[off], SINGLE,
1155 peri);
1156 off += _emit_STP(dry_run, &buf[off], BURST,
1157 peri);
1158 } else {
1159 off += _emit_STP(dry_run, &buf[off], cond,
1160 peri);
1161 }
1162 break;
1163
1164 default:
1165 /* this code should be unreachable */
1166 WARN_ON(1);
1167 break;
1168 }
1169
1170 return off;
1171}
1172
1173static inline int _ldst_peripheral(struct pl330_dmac *pl330,
1174 unsigned dry_run, u8 buf[],
1175 const struct _xfer_spec *pxs, int cyc,
1176 enum pl330_cond cond)
1177{
1178 int off = 0;
1179
1180 if (pl330->quirks & PL330_QUIRK_BROKEN_NO_FLUSHP)
1181 cond = BURST;
1182
1183 /*
1184 * do FLUSHP at beginning to clear any stale dma requests before the
1185 * first WFP.
1186 */
1187 if (!(pl330->quirks & PL330_QUIRK_BROKEN_NO_FLUSHP))
1188 off += _emit_FLUSHP(dry_run, &buf[off], pxs->desc->peri);
1189 while (cyc--) {
1190 off += _emit_WFP(dry_run, &buf[off], cond, pxs->desc->peri);
1191 off += _emit_load(dry_run, &buf[off], cond, pxs->desc->rqtype,
1192 pxs->desc->peri);
1193 off += _emit_store(dry_run, &buf[off], cond, pxs->desc->rqtype,
1194 pxs->desc->peri);
1195 }
1196
1197 return off;
1198}
1199
1200static int _bursts(struct pl330_dmac *pl330, unsigned dry_run, u8 buf[],
1201 const struct _xfer_spec *pxs, int cyc)
1202{
1203 int off = 0;
1204 enum pl330_cond cond = BRST_LEN(pxs->ccr) > 1 ? BURST : SINGLE;
1205
1206 switch (pxs->desc->rqtype) {
1207 case DMA_MEM_TO_DEV:
1208 /* fall through */
1209 case DMA_DEV_TO_MEM:
1210 off += _ldst_peripheral(pl330, dry_run, &buf[off], pxs, cyc,
1211 cond);
1212 break;
1213
1214 case DMA_MEM_TO_MEM:
1215 off += _ldst_memtomem(dry_run, &buf[off], pxs, cyc);
1216 break;
1217
1218 default:
1219 /* this code should be unreachable */
1220 WARN_ON(1);
1221 break;
1222 }
1223
1224 return off;
1225}
1226
1227/*
1228 * transfer dregs with single transfers to peripheral, or a reduced size burst
1229 * for mem-to-mem.
1230 */
1231static int _dregs(struct pl330_dmac *pl330, unsigned int dry_run, u8 buf[],
1232 const struct _xfer_spec *pxs, int transfer_length)
1233{
1234 int off = 0;
1235 int dregs_ccr;
1236
1237 if (transfer_length == 0)
1238 return off;
1239
1240 switch (pxs->desc->rqtype) {
1241 case DMA_MEM_TO_DEV:
1242 /* fall through */
1243 case DMA_DEV_TO_MEM:
1244 off += _ldst_peripheral(pl330, dry_run, &buf[off], pxs,
1245 transfer_length, SINGLE);
1246 break;
1247
1248 case DMA_MEM_TO_MEM:
1249 dregs_ccr = pxs->ccr;
1250 dregs_ccr &= ~((0xf << CC_SRCBRSTLEN_SHFT) |
1251 (0xf << CC_DSTBRSTLEN_SHFT));
1252 dregs_ccr |= (((transfer_length - 1) & 0xf) <<
1253 CC_SRCBRSTLEN_SHFT);
1254 dregs_ccr |= (((transfer_length - 1) & 0xf) <<
1255 CC_DSTBRSTLEN_SHFT);
1256 off += _emit_MOV(dry_run, &buf[off], CCR, dregs_ccr);
1257 off += _ldst_memtomem(dry_run, &buf[off], pxs, 1);
1258 break;
1259
1260 default:
1261 /* this code should be unreachable */
1262 WARN_ON(1);
1263 break;
1264 }
1265
1266 return off;
1267}
1268
1269/* Returns bytes consumed and updates bursts */
1270static inline int _loop(struct pl330_dmac *pl330, unsigned dry_run, u8 buf[],
1271 unsigned long *bursts, const struct _xfer_spec *pxs)
1272{
1273 int cyc, cycmax, szlp, szlpend, szbrst, off;
1274 unsigned lcnt0, lcnt1, ljmp0, ljmp1;
1275 struct _arg_LPEND lpend;
1276
1277 if (*bursts == 1)
1278 return _bursts(pl330, dry_run, buf, pxs, 1);
1279
1280 /* Max iterations possible in DMALP is 256 */
1281 if (*bursts >= 256*256) {
1282 lcnt1 = 256;
1283 lcnt0 = 256;
1284 cyc = *bursts / lcnt1 / lcnt0;
1285 } else if (*bursts > 256) {
1286 lcnt1 = 256;
1287 lcnt0 = *bursts / lcnt1;
1288 cyc = 1;
1289 } else {
1290 lcnt1 = *bursts;
1291 lcnt0 = 0;
1292 cyc = 1;
1293 }
1294
1295 szlp = _emit_LP(1, buf, 0, 0);
1296 szbrst = _bursts(pl330, 1, buf, pxs, 1);
1297
1298 lpend.cond = ALWAYS;
1299 lpend.forever = false;
1300 lpend.loop = 0;
1301 lpend.bjump = 0;
1302 szlpend = _emit_LPEND(1, buf, &lpend);
1303
1304 if (lcnt0) {
1305 szlp *= 2;
1306 szlpend *= 2;
1307 }
1308
1309 /*
1310 * Max bursts that we can unroll due to limit on the
1311 * size of backward jump that can be encoded in DMALPEND
1312 * which is 8-bits and hence 255
1313 */
1314 cycmax = (255 - (szlp + szlpend)) / szbrst;
1315
1316 cyc = (cycmax < cyc) ? cycmax : cyc;
1317
1318 off = 0;
1319
1320 if (lcnt0) {
1321 off += _emit_LP(dry_run, &buf[off], 0, lcnt0);
1322 ljmp0 = off;
1323 }
1324
1325 off += _emit_LP(dry_run, &buf[off], 1, lcnt1);
1326 ljmp1 = off;
1327
1328 off += _bursts(pl330, dry_run, &buf[off], pxs, cyc);
1329
1330 lpend.cond = ALWAYS;
1331 lpend.forever = false;
1332 lpend.loop = 1;
1333 lpend.bjump = off - ljmp1;
1334 off += _emit_LPEND(dry_run, &buf[off], &lpend);
1335
1336 if (lcnt0) {
1337 lpend.cond = ALWAYS;
1338 lpend.forever = false;
1339 lpend.loop = 0;
1340 lpend.bjump = off - ljmp0;
1341 off += _emit_LPEND(dry_run, &buf[off], &lpend);
1342 }
1343
1344 *bursts = lcnt1 * cyc;
1345 if (lcnt0)
1346 *bursts *= lcnt0;
1347
1348 return off;
1349}
1350
1351static inline int _setup_loops(struct pl330_dmac *pl330,
1352 unsigned dry_run, u8 buf[],
1353 const struct _xfer_spec *pxs)
1354{
1355 struct pl330_xfer *x = &pxs->desc->px;
1356 u32 ccr = pxs->ccr;
1357 unsigned long c, bursts = BYTE_TO_BURST(x->bytes, ccr);
1358 int num_dregs = (x->bytes - BURST_TO_BYTE(bursts, ccr)) /
1359 BRST_SIZE(ccr);
1360 int off = 0;
1361
1362 while (bursts) {
1363 c = bursts;
1364 off += _loop(pl330, dry_run, &buf[off], &c, pxs);
1365 bursts -= c;
1366 }
1367 off += _dregs(pl330, dry_run, &buf[off], pxs, num_dregs);
1368
1369 return off;
1370}
1371
1372static inline int _setup_xfer(struct pl330_dmac *pl330,
1373 unsigned dry_run, u8 buf[],
1374 const struct _xfer_spec *pxs)
1375{
1376 struct pl330_xfer *x = &pxs->desc->px;
1377 int off = 0;
1378
1379 /* DMAMOV SAR, x->src_addr */
1380 off += _emit_MOV(dry_run, &buf[off], SAR, x->src_addr);
1381 /* DMAMOV DAR, x->dst_addr */
1382 off += _emit_MOV(dry_run, &buf[off], DAR, x->dst_addr);
1383
1384 /* Setup Loop(s) */
1385 off += _setup_loops(pl330, dry_run, &buf[off], pxs);
1386
1387 return off;
1388}
1389
1390/*
1391 * A req is a sequence of one or more xfer units.
1392 * Returns the number of bytes taken to setup the MC for the req.
1393 */
1394static int _setup_req(struct pl330_dmac *pl330, unsigned dry_run,
1395 struct pl330_thread *thrd, unsigned index,
1396 struct _xfer_spec *pxs)
1397{
1398 struct _pl330_req *req = &thrd->req[index];
1399 u8 *buf = req->mc_cpu;
1400 int off = 0;
1401
1402 PL330_DBGMC_START(req->mc_bus);
1403
1404 /* DMAMOV CCR, ccr */
1405 off += _emit_MOV(dry_run, &buf[off], CCR, pxs->ccr);
1406
1407 off += _setup_xfer(pl330, dry_run, &buf[off], pxs);
1408
1409 /* DMASEV peripheral/event */
1410 off += _emit_SEV(dry_run, &buf[off], thrd->ev);
1411 /* DMAEND */
1412 off += _emit_END(dry_run, &buf[off]);
1413
1414 return off;
1415}
1416
1417static inline u32 _prepare_ccr(const struct pl330_reqcfg *rqc)
1418{
1419 u32 ccr = 0;
1420
1421 if (rqc->src_inc)
1422 ccr |= CC_SRCINC;
1423
1424 if (rqc->dst_inc)
1425 ccr |= CC_DSTINC;
1426
1427 /* We set same protection levels for Src and DST for now */
1428 if (rqc->privileged)
1429 ccr |= CC_SRCPRI | CC_DSTPRI;
1430 if (rqc->nonsecure)
1431 ccr |= CC_SRCNS | CC_DSTNS;
1432 if (rqc->insnaccess)
1433 ccr |= CC_SRCIA | CC_DSTIA;
1434
1435 ccr |= (((rqc->brst_len - 1) & 0xf) << CC_SRCBRSTLEN_SHFT);
1436 ccr |= (((rqc->brst_len - 1) & 0xf) << CC_DSTBRSTLEN_SHFT);
1437
1438 ccr |= (rqc->brst_size << CC_SRCBRSTSIZE_SHFT);
1439 ccr |= (rqc->brst_size << CC_DSTBRSTSIZE_SHFT);
1440
1441 ccr |= (rqc->scctl << CC_SRCCCTRL_SHFT);
1442 ccr |= (rqc->dcctl << CC_DSTCCTRL_SHFT);
1443
1444 ccr |= (rqc->swap << CC_SWAP_SHFT);
1445
1446 return ccr;
1447}
1448
1449/*
1450 * Submit a list of xfers after which the client wants notification.
1451 * Client is not notified after each xfer unit, just once after all
1452 * xfer units are done or some error occurs.
1453 */
1454static int pl330_submit_req(struct pl330_thread *thrd,
1455 struct dma_pl330_desc *desc)
1456{
1457 struct pl330_dmac *pl330 = thrd->dmac;
1458 struct _xfer_spec xs;
1459 unsigned long flags;
1460 unsigned idx;
1461 u32 ccr;
1462 int ret = 0;
1463
1464 switch (desc->rqtype) {
1465 case DMA_MEM_TO_DEV:
1466 break;
1467
1468 case DMA_DEV_TO_MEM:
1469 break;
1470
1471 case DMA_MEM_TO_MEM:
1472 break;
1473
1474 default:
1475 return -ENOTSUPP;
1476 }
1477
1478 if (pl330->state == DYING
1479 || pl330->dmac_tbd.reset_chan & (1 << thrd->id)) {
1480 dev_info(thrd->dmac->ddma.dev, "%s:%d\n",
1481 __func__, __LINE__);
1482 return -EAGAIN;
1483 }
1484
1485 /* If request for non-existing peripheral */
1486 if (desc->rqtype != DMA_MEM_TO_MEM &&
1487 desc->peri >= pl330->pcfg.num_peri) {
1488 dev_info(thrd->dmac->ddma.dev,
1489 "%s:%d Invalid peripheral(%u)!\n",
1490 __func__, __LINE__, desc->peri);
1491 return -EINVAL;
1492 }
1493
1494 spin_lock_irqsave(&pl330->lock, flags);
1495
1496 if (_queue_full(thrd)) {
1497 ret = -EAGAIN;
1498 goto xfer_exit;
1499 }
1500
1501 /* Prefer Secure Channel */
1502 if (!_manager_ns(thrd))
1503 desc->rqcfg.nonsecure = 0;
1504 else
1505 desc->rqcfg.nonsecure = 1;
1506
1507 ccr = _prepare_ccr(&desc->rqcfg);
1508
1509 idx = thrd->req[0].desc == NULL ? 0 : 1;
1510
1511 xs.ccr = ccr;
1512 xs.desc = desc;
1513
1514 /* First dry run to check if req is acceptable */
1515 ret = _setup_req(pl330, 1, thrd, idx, &xs);
1516 if (ret < 0)
1517 goto xfer_exit;
1518
1519 if (ret > pl330->mcbufsz / 2) {
1520 dev_info(pl330->ddma.dev, "%s:%d Try increasing mcbufsz (%i/%i)\n",
1521 __func__, __LINE__, ret, pl330->mcbufsz / 2);
1522 ret = -ENOMEM;
1523 goto xfer_exit;
1524 }
1525
1526 /* Hook the request */
1527 thrd->lstenq = idx;
1528 thrd->req[idx].desc = desc;
1529 _setup_req(pl330, 0, thrd, idx, &xs);
1530
1531 ret = 0;
1532
1533xfer_exit:
1534 spin_unlock_irqrestore(&pl330->lock, flags);
1535
1536 return ret;
1537}
1538
1539static void dma_pl330_rqcb(struct dma_pl330_desc *desc, enum pl330_op_err err)
1540{
1541 struct dma_pl330_chan *pch;
1542 unsigned long flags;
1543
1544 if (!desc)
1545 return;
1546
1547 pch = desc->pchan;
1548
1549 /* If desc aborted */
1550 if (!pch)
1551 return;
1552
1553 spin_lock_irqsave(&pch->lock, flags);
1554
1555 desc->status = DONE;
1556
1557 spin_unlock_irqrestore(&pch->lock, flags);
1558
1559 tasklet_schedule(&pch->task);
1560}
1561
1562static void pl330_dotask(unsigned long data)
1563{
1564 struct pl330_dmac *pl330 = (struct pl330_dmac *) data;
1565 unsigned long flags;
1566 int i;
1567
1568 spin_lock_irqsave(&pl330->lock, flags);
1569
1570 /* The DMAC itself gone nuts */
1571 if (pl330->dmac_tbd.reset_dmac) {
1572 pl330->state = DYING;
1573 /* Reset the manager too */
1574 pl330->dmac_tbd.reset_mngr = true;
1575 /* Clear the reset flag */
1576 pl330->dmac_tbd.reset_dmac = false;
1577 }
1578
1579 if (pl330->dmac_tbd.reset_mngr) {
1580 _stop(pl330->manager);
1581 /* Reset all channels */
1582 pl330->dmac_tbd.reset_chan = (1 << pl330->pcfg.num_chan) - 1;
1583 /* Clear the reset flag */
1584 pl330->dmac_tbd.reset_mngr = false;
1585 }
1586
1587 for (i = 0; i < pl330->pcfg.num_chan; i++) {
1588
1589 if (pl330->dmac_tbd.reset_chan & (1 << i)) {
1590 struct pl330_thread *thrd = &pl330->channels[i];
1591 void __iomem *regs = pl330->base;
1592 enum pl330_op_err err;
1593
1594 _stop(thrd);
1595
1596 if (readl(regs + FSC) & (1 << thrd->id))
1597 err = PL330_ERR_FAIL;
1598 else
1599 err = PL330_ERR_ABORT;
1600
1601 spin_unlock_irqrestore(&pl330->lock, flags);
1602 dma_pl330_rqcb(thrd->req[1 - thrd->lstenq].desc, err);
1603 dma_pl330_rqcb(thrd->req[thrd->lstenq].desc, err);
1604 spin_lock_irqsave(&pl330->lock, flags);
1605
1606 thrd->req[0].desc = NULL;
1607 thrd->req[1].desc = NULL;
1608 thrd->req_running = -1;
1609
1610 /* Clear the reset flag */
1611 pl330->dmac_tbd.reset_chan &= ~(1 << i);
1612 }
1613 }
1614
1615 spin_unlock_irqrestore(&pl330->lock, flags);
1616
1617 return;
1618}
1619
1620/* Returns 1 if state was updated, 0 otherwise */
1621static int pl330_update(struct pl330_dmac *pl330)
1622{
1623 struct dma_pl330_desc *descdone;
1624 unsigned long flags;
1625 void __iomem *regs;
1626 u32 val;
1627 int id, ev, ret = 0;
1628
1629 regs = pl330->base;
1630
1631 spin_lock_irqsave(&pl330->lock, flags);
1632
1633 val = readl(regs + FSM) & 0x1;
1634 if (val)
1635 pl330->dmac_tbd.reset_mngr = true;
1636 else
1637 pl330->dmac_tbd.reset_mngr = false;
1638
1639 val = readl(regs + FSC) & ((1 << pl330->pcfg.num_chan) - 1);
1640 pl330->dmac_tbd.reset_chan |= val;
1641 if (val) {
1642 int i = 0;
1643 while (i < pl330->pcfg.num_chan) {
1644 if (val & (1 << i)) {
1645 dev_info(pl330->ddma.dev,
1646 "Reset Channel-%d\t CS-%x FTC-%x\n",
1647 i, readl(regs + CS(i)),
1648 readl(regs + FTC(i)));
1649 _stop(&pl330->channels[i]);
1650 }
1651 i++;
1652 }
1653 }
1654
1655 /* Check which event happened i.e, thread notified */
1656 val = readl(regs + ES);
1657 if (pl330->pcfg.num_events < 32
1658 && val & ~((1 << pl330->pcfg.num_events) - 1)) {
1659 pl330->dmac_tbd.reset_dmac = true;
1660 dev_err(pl330->ddma.dev, "%s:%d Unexpected!\n", __func__,
1661 __LINE__);
1662 ret = 1;
1663 goto updt_exit;
1664 }
1665
1666 for (ev = 0; ev < pl330->pcfg.num_events; ev++) {
1667 if (val & (1 << ev)) { /* Event occurred */
1668 struct pl330_thread *thrd;
1669 u32 inten = readl(regs + INTEN);
1670 int active;
1671
1672 /* Clear the event */
1673 if (inten & (1 << ev))
1674 writel(1 << ev, regs + INTCLR);
1675
1676 ret = 1;
1677
1678 id = pl330->events[ev];
1679
1680 thrd = &pl330->channels[id];
1681
1682 active = thrd->req_running;
1683 if (active == -1) /* Aborted */
1684 continue;
1685
1686 /* Detach the req */
1687 descdone = thrd->req[active].desc;
1688 thrd->req[active].desc = NULL;
1689
1690 thrd->req_running = -1;
1691
1692 /* Get going again ASAP */
1693 _start(thrd);
1694
1695 /* For now, just make a list of callbacks to be done */
1696 list_add_tail(&descdone->rqd, &pl330->req_done);
1697 }
1698 }
1699
1700 /* Now that we are in no hurry, do the callbacks */
1701 while (!list_empty(&pl330->req_done)) {
1702 descdone = list_first_entry(&pl330->req_done,
1703 struct dma_pl330_desc, rqd);
1704 list_del(&descdone->rqd);
1705 spin_unlock_irqrestore(&pl330->lock, flags);
1706 dma_pl330_rqcb(descdone, PL330_ERR_NONE);
1707 spin_lock_irqsave(&pl330->lock, flags);
1708 }
1709
1710updt_exit:
1711 spin_unlock_irqrestore(&pl330->lock, flags);
1712
1713 if (pl330->dmac_tbd.reset_dmac
1714 || pl330->dmac_tbd.reset_mngr
1715 || pl330->dmac_tbd.reset_chan) {
1716 ret = 1;
1717 tasklet_schedule(&pl330->tasks);
1718 }
1719
1720 return ret;
1721}
1722
1723/* Reserve an event */
1724static inline int _alloc_event(struct pl330_thread *thrd)
1725{
1726 struct pl330_dmac *pl330 = thrd->dmac;
1727 int ev;
1728
1729 for (ev = 0; ev < pl330->pcfg.num_events; ev++)
1730 if (pl330->events[ev] == -1) {
1731 pl330->events[ev] = thrd->id;
1732 return ev;
1733 }
1734
1735 return -1;
1736}
1737
1738static bool _chan_ns(const struct pl330_dmac *pl330, int i)
1739{
1740 return pl330->pcfg.irq_ns & (1 << i);
1741}
1742
1743/* Upon success, returns IdentityToken for the
1744 * allocated channel, NULL otherwise.
1745 */
1746static struct pl330_thread *pl330_request_channel(struct pl330_dmac *pl330)
1747{
1748 struct pl330_thread *thrd = NULL;
1749 int chans, i;
1750
1751 if (pl330->state == DYING)
1752 return NULL;
1753
1754 chans = pl330->pcfg.num_chan;
1755
1756 for (i = 0; i < chans; i++) {
1757 thrd = &pl330->channels[i];
1758 if ((thrd->free) && (!_manager_ns(thrd) ||
1759 _chan_ns(pl330, i))) {
1760 thrd->ev = _alloc_event(thrd);
1761 if (thrd->ev >= 0) {
1762 thrd->free = false;
1763 thrd->lstenq = 1;
1764 thrd->req[0].desc = NULL;
1765 thrd->req[1].desc = NULL;
1766 thrd->req_running = -1;
1767 break;
1768 }
1769 }
1770 thrd = NULL;
1771 }
1772
1773 return thrd;
1774}
1775
1776/* Release an event */
1777static inline void _free_event(struct pl330_thread *thrd, int ev)
1778{
1779 struct pl330_dmac *pl330 = thrd->dmac;
1780
1781 /* If the event is valid and was held by the thread */
1782 if (ev >= 0 && ev < pl330->pcfg.num_events
1783 && pl330->events[ev] == thrd->id)
1784 pl330->events[ev] = -1;
1785}
1786
1787static void pl330_release_channel(struct pl330_thread *thrd)
1788{
1789 if (!thrd || thrd->free)
1790 return;
1791
1792 _stop(thrd);
1793
1794 dma_pl330_rqcb(thrd->req[1 - thrd->lstenq].desc, PL330_ERR_ABORT);
1795 dma_pl330_rqcb(thrd->req[thrd->lstenq].desc, PL330_ERR_ABORT);
1796
1797 _free_event(thrd, thrd->ev);
1798 thrd->free = true;
1799}
1800
1801/* Initialize the structure for PL330 configuration, that can be used
1802 * by the client driver the make best use of the DMAC
1803 */
1804static void read_dmac_config(struct pl330_dmac *pl330)
1805{
1806 void __iomem *regs = pl330->base;
1807 u32 val;
1808
1809 val = readl(regs + CRD) >> CRD_DATA_WIDTH_SHIFT;
1810 val &= CRD_DATA_WIDTH_MASK;
1811 pl330->pcfg.data_bus_width = 8 * (1 << val);
1812
1813 val = readl(regs + CRD) >> CRD_DATA_BUFF_SHIFT;
1814 val &= CRD_DATA_BUFF_MASK;
1815 pl330->pcfg.data_buf_dep = val + 1;
1816
1817 val = readl(regs + CR0) >> CR0_NUM_CHANS_SHIFT;
1818 val &= CR0_NUM_CHANS_MASK;
1819 val += 1;
1820 pl330->pcfg.num_chan = val;
1821
1822 val = readl(regs + CR0);
1823 if (val & CR0_PERIPH_REQ_SET) {
1824 val = (val >> CR0_NUM_PERIPH_SHIFT) & CR0_NUM_PERIPH_MASK;
1825 val += 1;
1826 pl330->pcfg.num_peri = val;
1827 pl330->pcfg.peri_ns = readl(regs + CR4);
1828 } else {
1829 pl330->pcfg.num_peri = 0;
1830 }
1831
1832 val = readl(regs + CR0);
1833 if (val & CR0_BOOT_MAN_NS)
1834 pl330->pcfg.mode |= DMAC_MODE_NS;
1835 else
1836 pl330->pcfg.mode &= ~DMAC_MODE_NS;
1837
1838 val = readl(regs + CR0) >> CR0_NUM_EVENTS_SHIFT;
1839 val &= CR0_NUM_EVENTS_MASK;
1840 val += 1;
1841 pl330->pcfg.num_events = val;
1842
1843 pl330->pcfg.irq_ns = readl(regs + CR3);
1844}
1845
1846static inline void _reset_thread(struct pl330_thread *thrd)
1847{
1848 struct pl330_dmac *pl330 = thrd->dmac;
1849
1850 thrd->req[0].mc_cpu = pl330->mcode_cpu
1851 + (thrd->id * pl330->mcbufsz);
1852 thrd->req[0].mc_bus = pl330->mcode_bus
1853 + (thrd->id * pl330->mcbufsz);
1854 thrd->req[0].desc = NULL;
1855
1856 thrd->req[1].mc_cpu = thrd->req[0].mc_cpu
1857 + pl330->mcbufsz / 2;
1858 thrd->req[1].mc_bus = thrd->req[0].mc_bus
1859 + pl330->mcbufsz / 2;
1860 thrd->req[1].desc = NULL;
1861
1862 thrd->req_running = -1;
1863}
1864
1865static int dmac_alloc_threads(struct pl330_dmac *pl330)
1866{
1867 int chans = pl330->pcfg.num_chan;
1868 struct pl330_thread *thrd;
1869 int i;
1870
1871 /* Allocate 1 Manager and 'chans' Channel threads */
1872 pl330->channels = kcalloc(1 + chans, sizeof(*thrd),
1873 GFP_KERNEL);
1874 if (!pl330->channels)
1875 return -ENOMEM;
1876
1877 /* Init Channel threads */
1878 for (i = 0; i < chans; i++) {
1879 thrd = &pl330->channels[i];
1880 thrd->id = i;
1881 thrd->dmac = pl330;
1882 _reset_thread(thrd);
1883 thrd->free = true;
1884 }
1885
1886 /* MANAGER is indexed at the end */
1887 thrd = &pl330->channels[chans];
1888 thrd->id = chans;
1889 thrd->dmac = pl330;
1890 thrd->free = false;
1891 pl330->manager = thrd;
1892
1893 return 0;
1894}
1895
1896static int dmac_alloc_resources(struct pl330_dmac *pl330)
1897{
1898 int chans = pl330->pcfg.num_chan;
1899 int ret;
1900
1901 /*
1902 * Alloc MicroCode buffer for 'chans' Channel threads.
1903 * A channel's buffer offset is (Channel_Id * MCODE_BUFF_PERCHAN)
1904 */
1905 pl330->mcode_cpu = dma_alloc_attrs(pl330->ddma.dev,
1906 chans * pl330->mcbufsz,
1907 &pl330->mcode_bus, GFP_KERNEL,
1908 DMA_ATTR_PRIVILEGED);
1909 if (!pl330->mcode_cpu) {
1910 dev_err(pl330->ddma.dev, "%s:%d Can't allocate memory!\n",
1911 __func__, __LINE__);
1912 return -ENOMEM;
1913 }
1914
1915 ret = dmac_alloc_threads(pl330);
1916 if (ret) {
1917 dev_err(pl330->ddma.dev, "%s:%d Can't to create channels for DMAC!\n",
1918 __func__, __LINE__);
1919 dma_free_coherent(pl330->ddma.dev,
1920 chans * pl330->mcbufsz,
1921 pl330->mcode_cpu, pl330->mcode_bus);
1922 return ret;
1923 }
1924
1925 return 0;
1926}
1927
1928static int pl330_add(struct pl330_dmac *pl330)
1929{
1930 int i, ret;
1931
1932 /* Check if we can handle this DMAC */
1933 if ((pl330->pcfg.periph_id & 0xfffff) != PERIPH_ID_VAL) {
1934 dev_err(pl330->ddma.dev, "PERIPH_ID 0x%x !\n",
1935 pl330->pcfg.periph_id);
1936 return -EINVAL;
1937 }
1938
1939 /* Read the configuration of the DMAC */
1940 read_dmac_config(pl330);
1941
1942 if (pl330->pcfg.num_events == 0) {
1943 dev_err(pl330->ddma.dev, "%s:%d Can't work without events!\n",
1944 __func__, __LINE__);
1945 return -EINVAL;
1946 }
1947
1948 spin_lock_init(&pl330->lock);
1949
1950 INIT_LIST_HEAD(&pl330->req_done);
1951
1952 /* Use default MC buffer size if not provided */
1953 if (!pl330->mcbufsz)
1954 pl330->mcbufsz = MCODE_BUFF_PER_REQ * 2;
1955
1956 /* Mark all events as free */
1957 for (i = 0; i < pl330->pcfg.num_events; i++)
1958 pl330->events[i] = -1;
1959
1960 /* Allocate resources needed by the DMAC */
1961 ret = dmac_alloc_resources(pl330);
1962 if (ret) {
1963 dev_err(pl330->ddma.dev, "Unable to create channels for DMAC\n");
1964 return ret;
1965 }
1966
1967 tasklet_init(&pl330->tasks, pl330_dotask, (unsigned long) pl330);
1968
1969 pl330->state = INIT;
1970
1971 return 0;
1972}
1973
1974static int dmac_free_threads(struct pl330_dmac *pl330)
1975{
1976 struct pl330_thread *thrd;
1977 int i;
1978
1979 /* Release Channel threads */
1980 for (i = 0; i < pl330->pcfg.num_chan; i++) {
1981 thrd = &pl330->channels[i];
1982 pl330_release_channel(thrd);
1983 }
1984
1985 /* Free memory */
1986 kfree(pl330->channels);
1987
1988 return 0;
1989}
1990
1991static void pl330_del(struct pl330_dmac *pl330)
1992{
1993 pl330->state = UNINIT;
1994
1995 tasklet_kill(&pl330->tasks);
1996
1997 /* Free DMAC resources */
1998 dmac_free_threads(pl330);
1999
2000 dma_free_coherent(pl330->ddma.dev,
2001 pl330->pcfg.num_chan * pl330->mcbufsz, pl330->mcode_cpu,
2002 pl330->mcode_bus);
2003}
2004
2005/* forward declaration */
2006static struct amba_driver pl330_driver;
2007
2008static inline struct dma_pl330_chan *
2009to_pchan(struct dma_chan *ch)
2010{
2011 if (!ch)
2012 return NULL;
2013
2014 return container_of(ch, struct dma_pl330_chan, chan);
2015}
2016
2017static inline struct dma_pl330_desc *
2018to_desc(struct dma_async_tx_descriptor *tx)
2019{
2020 return container_of(tx, struct dma_pl330_desc, txd);
2021}
2022
2023static inline void fill_queue(struct dma_pl330_chan *pch)
2024{
2025 struct dma_pl330_desc *desc;
2026 int ret;
2027
2028 list_for_each_entry(desc, &pch->work_list, node) {
2029
2030 /* If already submitted */
2031 if (desc->status == BUSY)
2032 continue;
2033
2034 ret = pl330_submit_req(pch->thread, desc);
2035 if (!ret) {
2036 desc->status = BUSY;
2037 } else if (ret == -EAGAIN) {
2038 /* QFull or DMAC Dying */
2039 break;
2040 } else {
2041 /* Unacceptable request */
2042 desc->status = DONE;
2043 dev_err(pch->dmac->ddma.dev, "%s:%d Bad Desc(%d)\n",
2044 __func__, __LINE__, desc->txd.cookie);
2045 tasklet_schedule(&pch->task);
2046 }
2047 }
2048}
2049
2050static void pl330_tasklet(unsigned long data)
2051{
2052 struct dma_pl330_chan *pch = (struct dma_pl330_chan *)data;
2053 struct dma_pl330_desc *desc, *_dt;
2054 unsigned long flags;
2055 bool power_down = false;
2056
2057 spin_lock_irqsave(&pch->lock, flags);
2058
2059 /* Pick up ripe tomatoes */
2060 list_for_each_entry_safe(desc, _dt, &pch->work_list, node)
2061 if (desc->status == DONE) {
2062 if (!pch->cyclic)
2063 dma_cookie_complete(&desc->txd);
2064 list_move_tail(&desc->node, &pch->completed_list);
2065 }
2066
2067 /* Try to submit a req imm. next to the last completed cookie */
2068 fill_queue(pch);
2069
2070 if (list_empty(&pch->work_list)) {
2071 spin_lock(&pch->thread->dmac->lock);
2072 _stop(pch->thread);
2073 spin_unlock(&pch->thread->dmac->lock);
2074 power_down = true;
2075 pch->active = false;
2076 } else {
2077 /* Make sure the PL330 Channel thread is active */
2078 spin_lock(&pch->thread->dmac->lock);
2079 _start(pch->thread);
2080 spin_unlock(&pch->thread->dmac->lock);
2081 }
2082
2083 while (!list_empty(&pch->completed_list)) {
2084 struct dmaengine_desc_callback cb;
2085
2086 desc = list_first_entry(&pch->completed_list,
2087 struct dma_pl330_desc, node);
2088
2089 dmaengine_desc_get_callback(&desc->txd, &cb);
2090
2091 if (pch->cyclic) {
2092 desc->status = PREP;
2093 list_move_tail(&desc->node, &pch->work_list);
2094 if (power_down) {
2095 pch->active = true;
2096 spin_lock(&pch->thread->dmac->lock);
2097 _start(pch->thread);
2098 spin_unlock(&pch->thread->dmac->lock);
2099 power_down = false;
2100 }
2101 } else {
2102 desc->status = FREE;
2103 list_move_tail(&desc->node, &pch->dmac->desc_pool);
2104 }
2105
2106 dma_descriptor_unmap(&desc->txd);
2107
2108 if (dmaengine_desc_callback_valid(&cb)) {
2109 spin_unlock_irqrestore(&pch->lock, flags);
2110 dmaengine_desc_callback_invoke(&cb, NULL);
2111 spin_lock_irqsave(&pch->lock, flags);
2112 }
2113 }
2114 spin_unlock_irqrestore(&pch->lock, flags);
2115
2116 /* If work list empty, power down */
2117 if (power_down) {
2118 pm_runtime_mark_last_busy(pch->dmac->ddma.dev);
2119 pm_runtime_put_autosuspend(pch->dmac->ddma.dev);
2120 }
2121}
2122
2123static struct dma_chan *of_dma_pl330_xlate(struct of_phandle_args *dma_spec,
2124 struct of_dma *ofdma)
2125{
2126 int count = dma_spec->args_count;
2127 struct pl330_dmac *pl330 = ofdma->of_dma_data;
2128 unsigned int chan_id;
2129
2130 if (!pl330)
2131 return NULL;
2132
2133 if (count != 1)
2134 return NULL;
2135
2136 chan_id = dma_spec->args[0];
2137 if (chan_id >= pl330->num_peripherals)
2138 return NULL;
2139
2140 return dma_get_slave_channel(&pl330->peripherals[chan_id].chan);
2141}
2142
2143static int pl330_alloc_chan_resources(struct dma_chan *chan)
2144{
2145 struct dma_pl330_chan *pch = to_pchan(chan);
2146 struct pl330_dmac *pl330 = pch->dmac;
2147 unsigned long flags;
2148
2149 spin_lock_irqsave(&pl330->lock, flags);
2150
2151 dma_cookie_init(chan);
2152 pch->cyclic = false;
2153
2154 pch->thread = pl330_request_channel(pl330);
2155 if (!pch->thread) {
2156 spin_unlock_irqrestore(&pl330->lock, flags);
2157 return -ENOMEM;
2158 }
2159
2160 tasklet_init(&pch->task, pl330_tasklet, (unsigned long) pch);
2161
2162 spin_unlock_irqrestore(&pl330->lock, flags);
2163
2164 return 1;
2165}
2166
2167/*
2168 * We need the data direction between the DMAC (the dma-mapping "device") and
2169 * the FIFO (the dmaengine "dev"), from the FIFO's point of view. Confusing!
2170 */
2171static enum dma_data_direction
2172pl330_dma_slave_map_dir(enum dma_transfer_direction dir)
2173{
2174 switch (dir) {
2175 case DMA_MEM_TO_DEV:
2176 return DMA_FROM_DEVICE;
2177 case DMA_DEV_TO_MEM:
2178 return DMA_TO_DEVICE;
2179 case DMA_DEV_TO_DEV:
2180 return DMA_BIDIRECTIONAL;
2181 default:
2182 return DMA_NONE;
2183 }
2184}
2185
2186static void pl330_unprep_slave_fifo(struct dma_pl330_chan *pch)
2187{
2188 if (pch->dir != DMA_NONE)
2189 dma_unmap_resource(pch->chan.device->dev, pch->fifo_dma,
2190 1 << pch->burst_sz, pch->dir, 0);
2191 pch->dir = DMA_NONE;
2192}
2193
2194
2195static bool pl330_prep_slave_fifo(struct dma_pl330_chan *pch,
2196 enum dma_transfer_direction dir)
2197{
2198 struct device *dev = pch->chan.device->dev;
2199 enum dma_data_direction dma_dir = pl330_dma_slave_map_dir(dir);
2200
2201 /* Already mapped for this config? */
2202 if (pch->dir == dma_dir)
2203 return true;
2204
2205 pl330_unprep_slave_fifo(pch);
2206 pch->fifo_dma = dma_map_resource(dev, pch->fifo_addr,
2207 1 << pch->burst_sz, dma_dir, 0);
2208 if (dma_mapping_error(dev, pch->fifo_dma))
2209 return false;
2210
2211 pch->dir = dma_dir;
2212 return true;
2213}
2214
2215static int fixup_burst_len(int max_burst_len, int quirks)
2216{
2217 if (quirks & PL330_QUIRK_BROKEN_NO_FLUSHP)
2218 return 1;
2219 else if (max_burst_len > PL330_MAX_BURST)
2220 return PL330_MAX_BURST;
2221 else if (max_burst_len < 1)
2222 return 1;
2223 else
2224 return max_burst_len;
2225}
2226
2227static int pl330_config(struct dma_chan *chan,
2228 struct dma_slave_config *slave_config)
2229{
2230 struct dma_pl330_chan *pch = to_pchan(chan);
2231
2232 pl330_unprep_slave_fifo(pch);
2233 if (slave_config->direction == DMA_MEM_TO_DEV) {
2234 if (slave_config->dst_addr)
2235 pch->fifo_addr = slave_config->dst_addr;
2236 if (slave_config->dst_addr_width)
2237 pch->burst_sz = __ffs(slave_config->dst_addr_width);
2238 pch->burst_len = fixup_burst_len(slave_config->dst_maxburst,
2239 pch->dmac->quirks);
2240 } else if (slave_config->direction == DMA_DEV_TO_MEM) {
2241 if (slave_config->src_addr)
2242 pch->fifo_addr = slave_config->src_addr;
2243 if (slave_config->src_addr_width)
2244 pch->burst_sz = __ffs(slave_config->src_addr_width);
2245 pch->burst_len = fixup_burst_len(slave_config->src_maxburst,
2246 pch->dmac->quirks);
2247 }
2248
2249 return 0;
2250}
2251
2252static int pl330_terminate_all(struct dma_chan *chan)
2253{
2254 struct dma_pl330_chan *pch = to_pchan(chan);
2255 struct dma_pl330_desc *desc;
2256 unsigned long flags;
2257 struct pl330_dmac *pl330 = pch->dmac;
2258 LIST_HEAD(list);
2259 bool power_down = false;
2260
2261 pm_runtime_get_sync(pl330->ddma.dev);
2262 spin_lock_irqsave(&pch->lock, flags);
2263
2264 spin_lock(&pl330->lock);
2265 _stop(pch->thread);
2266 pch->thread->req[0].desc = NULL;
2267 pch->thread->req[1].desc = NULL;
2268 pch->thread->req_running = -1;
2269 spin_unlock(&pl330->lock);
2270
2271 power_down = pch->active;
2272 pch->active = false;
2273
2274 /* Mark all desc done */
2275 list_for_each_entry(desc, &pch->submitted_list, node) {
2276 desc->status = FREE;
2277 dma_cookie_complete(&desc->txd);
2278 }
2279
2280 list_for_each_entry(desc, &pch->work_list , node) {
2281 desc->status = FREE;
2282 dma_cookie_complete(&desc->txd);
2283 }
2284
2285 list_splice_tail_init(&pch->submitted_list, &pl330->desc_pool);
2286 list_splice_tail_init(&pch->work_list, &pl330->desc_pool);
2287 list_splice_tail_init(&pch->completed_list, &pl330->desc_pool);
2288 spin_unlock_irqrestore(&pch->lock, flags);
2289 pm_runtime_mark_last_busy(pl330->ddma.dev);
2290 if (power_down)
2291 pm_runtime_put_autosuspend(pl330->ddma.dev);
2292 pm_runtime_put_autosuspend(pl330->ddma.dev);
2293
2294 return 0;
2295}
2296
2297/*
2298 * We don't support DMA_RESUME command because of hardware
2299 * limitations, so after pausing the channel we cannot restore
2300 * it to active state. We have to terminate channel and setup
2301 * DMA transfer again. This pause feature was implemented to
2302 * allow safely read residue before channel termination.
2303 */
2304static int pl330_pause(struct dma_chan *chan)
2305{
2306 struct dma_pl330_chan *pch = to_pchan(chan);
2307 struct pl330_dmac *pl330 = pch->dmac;
2308 unsigned long flags;
2309
2310 pm_runtime_get_sync(pl330->ddma.dev);
2311 spin_lock_irqsave(&pch->lock, flags);
2312
2313 spin_lock(&pl330->lock);
2314 _stop(pch->thread);
2315 spin_unlock(&pl330->lock);
2316
2317 spin_unlock_irqrestore(&pch->lock, flags);
2318 pm_runtime_mark_last_busy(pl330->ddma.dev);
2319 pm_runtime_put_autosuspend(pl330->ddma.dev);
2320
2321 return 0;
2322}
2323
2324static void pl330_free_chan_resources(struct dma_chan *chan)
2325{
2326 struct dma_pl330_chan *pch = to_pchan(chan);
2327 struct pl330_dmac *pl330 = pch->dmac;
2328 unsigned long flags;
2329
2330 tasklet_kill(&pch->task);
2331
2332 pm_runtime_get_sync(pch->dmac->ddma.dev);
2333 spin_lock_irqsave(&pl330->lock, flags);
2334
2335 pl330_release_channel(pch->thread);
2336 pch->thread = NULL;
2337
2338 if (pch->cyclic)
2339 list_splice_tail_init(&pch->work_list, &pch->dmac->desc_pool);
2340
2341 spin_unlock_irqrestore(&pl330->lock, flags);
2342 pm_runtime_mark_last_busy(pch->dmac->ddma.dev);
2343 pm_runtime_put_autosuspend(pch->dmac->ddma.dev);
2344 pl330_unprep_slave_fifo(pch);
2345}
2346
2347static int pl330_get_current_xferred_count(struct dma_pl330_chan *pch,
2348 struct dma_pl330_desc *desc)
2349{
2350 struct pl330_thread *thrd = pch->thread;
2351 struct pl330_dmac *pl330 = pch->dmac;
2352 void __iomem *regs = thrd->dmac->base;
2353 u32 val, addr;
2354
2355 pm_runtime_get_sync(pl330->ddma.dev);
2356 val = addr = 0;
2357 if (desc->rqcfg.src_inc) {
2358 val = readl(regs + SA(thrd->id));
2359 addr = desc->px.src_addr;
2360 } else {
2361 val = readl(regs + DA(thrd->id));
2362 addr = desc->px.dst_addr;
2363 }
2364 pm_runtime_mark_last_busy(pch->dmac->ddma.dev);
2365 pm_runtime_put_autosuspend(pl330->ddma.dev);
2366
2367 /* If DMAMOV hasn't finished yet, SAR/DAR can be zero */
2368 if (!val)
2369 return 0;
2370
2371 return val - addr;
2372}
2373
2374static enum dma_status
2375pl330_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
2376 struct dma_tx_state *txstate)
2377{
2378 enum dma_status ret;
2379 unsigned long flags;
2380 struct dma_pl330_desc *desc, *running = NULL, *last_enq = NULL;
2381 struct dma_pl330_chan *pch = to_pchan(chan);
2382 unsigned int transferred, residual = 0;
2383
2384 ret = dma_cookie_status(chan, cookie, txstate);
2385
2386 if (!txstate)
2387 return ret;
2388
2389 if (ret == DMA_COMPLETE)
2390 goto out;
2391
2392 spin_lock_irqsave(&pch->lock, flags);
2393 spin_lock(&pch->thread->dmac->lock);
2394
2395 if (pch->thread->req_running != -1)
2396 running = pch->thread->req[pch->thread->req_running].desc;
2397
2398 last_enq = pch->thread->req[pch->thread->lstenq].desc;
2399
2400 /* Check in pending list */
2401 list_for_each_entry(desc, &pch->work_list, node) {
2402 if (desc->status == DONE)
2403 transferred = desc->bytes_requested;
2404 else if (running && desc == running)
2405 transferred =
2406 pl330_get_current_xferred_count(pch, desc);
2407 else if (desc->status == BUSY)
2408 /*
2409 * Busy but not running means either just enqueued,
2410 * or finished and not yet marked done
2411 */
2412 if (desc == last_enq)
2413 transferred = 0;
2414 else
2415 transferred = desc->bytes_requested;
2416 else
2417 transferred = 0;
2418 residual += desc->bytes_requested - transferred;
2419 if (desc->txd.cookie == cookie) {
2420 switch (desc->status) {
2421 case DONE:
2422 ret = DMA_COMPLETE;
2423 break;
2424 case PREP:
2425 case BUSY:
2426 ret = DMA_IN_PROGRESS;
2427 break;
2428 default:
2429 WARN_ON(1);
2430 }
2431 break;
2432 }
2433 if (desc->last)
2434 residual = 0;
2435 }
2436 spin_unlock(&pch->thread->dmac->lock);
2437 spin_unlock_irqrestore(&pch->lock, flags);
2438
2439out:
2440 dma_set_residue(txstate, residual);
2441
2442 return ret;
2443}
2444
2445static void pl330_issue_pending(struct dma_chan *chan)
2446{
2447 struct dma_pl330_chan *pch = to_pchan(chan);
2448 unsigned long flags;
2449
2450 spin_lock_irqsave(&pch->lock, flags);
2451 if (list_empty(&pch->work_list)) {
2452 /*
2453 * Warn on nothing pending. Empty submitted_list may
2454 * break our pm_runtime usage counter as it is
2455 * updated on work_list emptiness status.
2456 */
2457 WARN_ON(list_empty(&pch->submitted_list));
2458 pch->active = true;
2459 pm_runtime_get_sync(pch->dmac->ddma.dev);
2460 }
2461 list_splice_tail_init(&pch->submitted_list, &pch->work_list);
2462 spin_unlock_irqrestore(&pch->lock, flags);
2463
2464 pl330_tasklet((unsigned long)pch);
2465}
2466
2467/*
2468 * We returned the last one of the circular list of descriptor(s)
2469 * from prep_xxx, so the argument to submit corresponds to the last
2470 * descriptor of the list.
2471 */
2472static dma_cookie_t pl330_tx_submit(struct dma_async_tx_descriptor *tx)
2473{
2474 struct dma_pl330_desc *desc, *last = to_desc(tx);
2475 struct dma_pl330_chan *pch = to_pchan(tx->chan);
2476 dma_cookie_t cookie;
2477 unsigned long flags;
2478
2479 spin_lock_irqsave(&pch->lock, flags);
2480
2481 /* Assign cookies to all nodes */
2482 while (!list_empty(&last->node)) {
2483 desc = list_entry(last->node.next, struct dma_pl330_desc, node);
2484 if (pch->cyclic) {
2485 desc->txd.callback = last->txd.callback;
2486 desc->txd.callback_param = last->txd.callback_param;
2487 }
2488 desc->last = false;
2489
2490 dma_cookie_assign(&desc->txd);
2491
2492 list_move_tail(&desc->node, &pch->submitted_list);
2493 }
2494
2495 last->last = true;
2496 cookie = dma_cookie_assign(&last->txd);
2497 list_add_tail(&last->node, &pch->submitted_list);
2498 spin_unlock_irqrestore(&pch->lock, flags);
2499
2500 return cookie;
2501}
2502
2503static inline void _init_desc(struct dma_pl330_desc *desc)
2504{
2505 desc->rqcfg.swap = SWAP_NO;
2506 desc->rqcfg.scctl = CCTRL0;
2507 desc->rqcfg.dcctl = CCTRL0;
2508 desc->txd.tx_submit = pl330_tx_submit;
2509
2510 INIT_LIST_HEAD(&desc->node);
2511}
2512
2513/* Returns the number of descriptors added to the DMAC pool */
2514static int add_desc(struct list_head *pool, spinlock_t *lock,
2515 gfp_t flg, int count)
2516{
2517 struct dma_pl330_desc *desc;
2518 unsigned long flags;
2519 int i;
2520
2521 desc = kcalloc(count, sizeof(*desc), flg);
2522 if (!desc)
2523 return 0;
2524
2525 spin_lock_irqsave(lock, flags);
2526
2527 for (i = 0; i < count; i++) {
2528 _init_desc(&desc[i]);
2529 list_add_tail(&desc[i].node, pool);
2530 }
2531
2532 spin_unlock_irqrestore(lock, flags);
2533
2534 return count;
2535}
2536
2537static struct dma_pl330_desc *pluck_desc(struct list_head *pool,
2538 spinlock_t *lock)
2539{
2540 struct dma_pl330_desc *desc = NULL;
2541 unsigned long flags;
2542
2543 spin_lock_irqsave(lock, flags);
2544
2545 if (!list_empty(pool)) {
2546 desc = list_entry(pool->next,
2547 struct dma_pl330_desc, node);
2548
2549 list_del_init(&desc->node);
2550
2551 desc->status = PREP;
2552 desc->txd.callback = NULL;
2553 }
2554
2555 spin_unlock_irqrestore(lock, flags);
2556
2557 return desc;
2558}
2559
2560static struct dma_pl330_desc *pl330_get_desc(struct dma_pl330_chan *pch)
2561{
2562 struct pl330_dmac *pl330 = pch->dmac;
2563 u8 *peri_id = pch->chan.private;
2564 struct dma_pl330_desc *desc;
2565
2566 /* Pluck one desc from the pool of DMAC */
2567 desc = pluck_desc(&pl330->desc_pool, &pl330->pool_lock);
2568
2569 /* If the DMAC pool is empty, alloc new */
2570 if (!desc) {
2571 DEFINE_SPINLOCK(lock);
2572 LIST_HEAD(pool);
2573
2574 if (!add_desc(&pool, &lock, GFP_ATOMIC, 1))
2575 return NULL;
2576
2577 desc = pluck_desc(&pool, &lock);
2578 WARN_ON(!desc || !list_empty(&pool));
2579 }
2580
2581 /* Initialize the descriptor */
2582 desc->pchan = pch;
2583 desc->txd.cookie = 0;
2584 async_tx_ack(&desc->txd);
2585
2586 desc->peri = peri_id ? pch->chan.chan_id : 0;
2587 desc->rqcfg.pcfg = &pch->dmac->pcfg;
2588
2589 dma_async_tx_descriptor_init(&desc->txd, &pch->chan);
2590
2591 return desc;
2592}
2593
2594static inline void fill_px(struct pl330_xfer *px,
2595 dma_addr_t dst, dma_addr_t src, size_t len)
2596{
2597 px->bytes = len;
2598 px->dst_addr = dst;
2599 px->src_addr = src;
2600}
2601
2602static struct dma_pl330_desc *
2603__pl330_prep_dma_memcpy(struct dma_pl330_chan *pch, dma_addr_t dst,
2604 dma_addr_t src, size_t len)
2605{
2606 struct dma_pl330_desc *desc = pl330_get_desc(pch);
2607
2608 if (!desc) {
2609 dev_err(pch->dmac->ddma.dev, "%s:%d Unable to fetch desc\n",
2610 __func__, __LINE__);
2611 return NULL;
2612 }
2613
2614 /*
2615 * Ideally we should lookout for reqs bigger than
2616 * those that can be programmed with 256 bytes of
2617 * MC buffer, but considering a req size is seldom
2618 * going to be word-unaligned and more than 200MB,
2619 * we take it easy.
2620 * Also, should the limit is reached we'd rather
2621 * have the platform increase MC buffer size than
2622 * complicating this API driver.
2623 */
2624 fill_px(&desc->px, dst, src, len);
2625
2626 return desc;
2627}
2628
2629/* Call after fixing burst size */
2630static inline int get_burst_len(struct dma_pl330_desc *desc, size_t len)
2631{
2632 struct dma_pl330_chan *pch = desc->pchan;
2633 struct pl330_dmac *pl330 = pch->dmac;
2634 int burst_len;
2635
2636 burst_len = pl330->pcfg.data_bus_width / 8;
2637 burst_len *= pl330->pcfg.data_buf_dep / pl330->pcfg.num_chan;
2638 burst_len >>= desc->rqcfg.brst_size;
2639
2640 /* src/dst_burst_len can't be more than 16 */
2641 if (burst_len > PL330_MAX_BURST)
2642 burst_len = PL330_MAX_BURST;
2643
2644 return burst_len;
2645}
2646
2647static struct dma_async_tx_descriptor *pl330_prep_dma_cyclic(
2648 struct dma_chan *chan, dma_addr_t dma_addr, size_t len,
2649 size_t period_len, enum dma_transfer_direction direction,
2650 unsigned long flags)
2651{
2652 struct dma_pl330_desc *desc = NULL, *first = NULL;
2653 struct dma_pl330_chan *pch = to_pchan(chan);
2654 struct pl330_dmac *pl330 = pch->dmac;
2655 unsigned int i;
2656 dma_addr_t dst;
2657 dma_addr_t src;
2658
2659 if (len % period_len != 0)
2660 return NULL;
2661
2662 if (!is_slave_direction(direction)) {
2663 dev_err(pch->dmac->ddma.dev, "%s:%d Invalid dma direction\n",
2664 __func__, __LINE__);
2665 return NULL;
2666 }
2667
2668 if (!pl330_prep_slave_fifo(pch, direction))
2669 return NULL;
2670
2671 for (i = 0; i < len / period_len; i++) {
2672 desc = pl330_get_desc(pch);
2673 if (!desc) {
2674 dev_err(pch->dmac->ddma.dev, "%s:%d Unable to fetch desc\n",
2675 __func__, __LINE__);
2676
2677 if (!first)
2678 return NULL;
2679
2680 spin_lock_irqsave(&pl330->pool_lock, flags);
2681
2682 while (!list_empty(&first->node)) {
2683 desc = list_entry(first->node.next,
2684 struct dma_pl330_desc, node);
2685 list_move_tail(&desc->node, &pl330->desc_pool);
2686 }
2687
2688 list_move_tail(&first->node, &pl330->desc_pool);
2689
2690 spin_unlock_irqrestore(&pl330->pool_lock, flags);
2691
2692 return NULL;
2693 }
2694
2695 switch (direction) {
2696 case DMA_MEM_TO_DEV:
2697 desc->rqcfg.src_inc = 1;
2698 desc->rqcfg.dst_inc = 0;
2699 src = dma_addr;
2700 dst = pch->fifo_dma;
2701 break;
2702 case DMA_DEV_TO_MEM:
2703 desc->rqcfg.src_inc = 0;
2704 desc->rqcfg.dst_inc = 1;
2705 src = pch->fifo_dma;
2706 dst = dma_addr;
2707 break;
2708 default:
2709 break;
2710 }
2711
2712 desc->rqtype = direction;
2713 desc->rqcfg.brst_size = pch->burst_sz;
2714 desc->rqcfg.brst_len = pch->burst_len;
2715 desc->bytes_requested = period_len;
2716 fill_px(&desc->px, dst, src, period_len);
2717
2718 if (!first)
2719 first = desc;
2720 else
2721 list_add_tail(&desc->node, &first->node);
2722
2723 dma_addr += period_len;
2724 }
2725
2726 if (!desc)
2727 return NULL;
2728
2729 pch->cyclic = true;
2730 desc->txd.flags = flags;
2731
2732 return &desc->txd;
2733}
2734
2735static struct dma_async_tx_descriptor *
2736pl330_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dst,
2737 dma_addr_t src, size_t len, unsigned long flags)
2738{
2739 struct dma_pl330_desc *desc;
2740 struct dma_pl330_chan *pch = to_pchan(chan);
2741 struct pl330_dmac *pl330;
2742 int burst;
2743
2744 if (unlikely(!pch || !len))
2745 return NULL;
2746
2747 pl330 = pch->dmac;
2748
2749 desc = __pl330_prep_dma_memcpy(pch, dst, src, len);
2750 if (!desc)
2751 return NULL;
2752
2753 desc->rqcfg.src_inc = 1;
2754 desc->rqcfg.dst_inc = 1;
2755 desc->rqtype = DMA_MEM_TO_MEM;
2756
2757 /* Select max possible burst size */
2758 burst = pl330->pcfg.data_bus_width / 8;
2759
2760 /*
2761 * Make sure we use a burst size that aligns with all the memcpy
2762 * parameters because our DMA programming algorithm doesn't cope with
2763 * transfers which straddle an entry in the DMA device's MFIFO.
2764 */
2765 while ((src | dst | len) & (burst - 1))
2766 burst /= 2;
2767
2768 desc->rqcfg.brst_size = 0;
2769 while (burst != (1 << desc->rqcfg.brst_size))
2770 desc->rqcfg.brst_size++;
2771
2772 /*
2773 * If burst size is smaller than bus width then make sure we only
2774 * transfer one at a time to avoid a burst stradling an MFIFO entry.
2775 */
2776 if (desc->rqcfg.brst_size * 8 < pl330->pcfg.data_bus_width)
2777 desc->rqcfg.brst_len = 1;
2778
2779 desc->rqcfg.brst_len = get_burst_len(desc, len);
2780 desc->bytes_requested = len;
2781
2782 desc->txd.flags = flags;
2783
2784 return &desc->txd;
2785}
2786
2787static void __pl330_giveback_desc(struct pl330_dmac *pl330,
2788 struct dma_pl330_desc *first)
2789{
2790 unsigned long flags;
2791 struct dma_pl330_desc *desc;
2792
2793 if (!first)
2794 return;
2795
2796 spin_lock_irqsave(&pl330->pool_lock, flags);
2797
2798 while (!list_empty(&first->node)) {
2799 desc = list_entry(first->node.next,
2800 struct dma_pl330_desc, node);
2801 list_move_tail(&desc->node, &pl330->desc_pool);
2802 }
2803
2804 list_move_tail(&first->node, &pl330->desc_pool);
2805
2806 spin_unlock_irqrestore(&pl330->pool_lock, flags);
2807}
2808
2809static struct dma_async_tx_descriptor *
2810pl330_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
2811 unsigned int sg_len, enum dma_transfer_direction direction,
2812 unsigned long flg, void *context)
2813{
2814 struct dma_pl330_desc *first, *desc = NULL;
2815 struct dma_pl330_chan *pch = to_pchan(chan);
2816 struct scatterlist *sg;
2817 int i;
2818
2819 if (unlikely(!pch || !sgl || !sg_len))
2820 return NULL;
2821
2822 if (!pl330_prep_slave_fifo(pch, direction))
2823 return NULL;
2824
2825 first = NULL;
2826
2827 for_each_sg(sgl, sg, sg_len, i) {
2828
2829 desc = pl330_get_desc(pch);
2830 if (!desc) {
2831 struct pl330_dmac *pl330 = pch->dmac;
2832
2833 dev_err(pch->dmac->ddma.dev,
2834 "%s:%d Unable to fetch desc\n",
2835 __func__, __LINE__);
2836 __pl330_giveback_desc(pl330, first);
2837
2838 return NULL;
2839 }
2840
2841 if (!first)
2842 first = desc;
2843 else
2844 list_add_tail(&desc->node, &first->node);
2845
2846 if (direction == DMA_MEM_TO_DEV) {
2847 desc->rqcfg.src_inc = 1;
2848 desc->rqcfg.dst_inc = 0;
2849 fill_px(&desc->px, pch->fifo_dma, sg_dma_address(sg),
2850 sg_dma_len(sg));
2851 } else {
2852 desc->rqcfg.src_inc = 0;
2853 desc->rqcfg.dst_inc = 1;
2854 fill_px(&desc->px, sg_dma_address(sg), pch->fifo_dma,
2855 sg_dma_len(sg));
2856 }
2857
2858 desc->rqcfg.brst_size = pch->burst_sz;
2859 desc->rqcfg.brst_len = pch->burst_len;
2860 desc->rqtype = direction;
2861 desc->bytes_requested = sg_dma_len(sg);
2862 }
2863
2864 /* Return the last desc in the chain */
2865 desc->txd.flags = flg;
2866 return &desc->txd;
2867}
2868
2869static irqreturn_t pl330_irq_handler(int irq, void *data)
2870{
2871 if (pl330_update(data))
2872 return IRQ_HANDLED;
2873 else
2874 return IRQ_NONE;
2875}
2876
2877#define PL330_DMA_BUSWIDTHS \
2878 BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED) | \
2879 BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
2880 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
2881 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) | \
2882 BIT(DMA_SLAVE_BUSWIDTH_8_BYTES)
2883
2884/*
2885 * Runtime PM callbacks are provided by amba/bus.c driver.
2886 *
2887 * It is assumed here that IRQ safe runtime PM is chosen in probe and amba
2888 * bus driver will only disable/enable the clock in runtime PM callbacks.
2889 */
2890static int __maybe_unused pl330_suspend(struct device *dev)
2891{
2892 struct amba_device *pcdev = to_amba_device(dev);
2893
2894 pm_runtime_disable(dev);
2895
2896 if (!pm_runtime_status_suspended(dev)) {
2897 /* amba did not disable the clock */
2898 amba_pclk_disable(pcdev);
2899 }
2900 amba_pclk_unprepare(pcdev);
2901
2902 return 0;
2903}
2904
2905static int __maybe_unused pl330_resume(struct device *dev)
2906{
2907 struct amba_device *pcdev = to_amba_device(dev);
2908 int ret;
2909
2910 ret = amba_pclk_prepare(pcdev);
2911 if (ret)
2912 return ret;
2913
2914 if (!pm_runtime_status_suspended(dev))
2915 ret = amba_pclk_enable(pcdev);
2916
2917 pm_runtime_enable(dev);
2918
2919 return ret;
2920}
2921
2922static SIMPLE_DEV_PM_OPS(pl330_pm, pl330_suspend, pl330_resume);
2923
2924static int
2925pl330_probe(struct amba_device *adev, const struct amba_id *id)
2926{
2927 struct pl330_config *pcfg;
2928 struct pl330_dmac *pl330;
2929 struct dma_pl330_chan *pch, *_p;
2930 struct dma_device *pd;
2931 struct resource *res;
2932 int i, ret, irq;
2933 int num_chan;
2934 struct device_node *np = adev->dev.of_node;
2935
2936 ret = dma_set_mask_and_coherent(&adev->dev, DMA_BIT_MASK(32));
2937 if (ret)
2938 return ret;
2939
2940 /* Allocate a new DMAC and its Channels */
2941 pl330 = devm_kzalloc(&adev->dev, sizeof(*pl330), GFP_KERNEL);
2942 if (!pl330)
2943 return -ENOMEM;
2944
2945 pd = &pl330->ddma;
2946 pd->dev = &adev->dev;
2947
2948 pl330->mcbufsz = 0;
2949
2950 /* get quirk */
2951 for (i = 0; i < ARRAY_SIZE(of_quirks); i++)
2952 if (of_property_read_bool(np, of_quirks[i].quirk))
2953 pl330->quirks |= of_quirks[i].id;
2954
2955 res = &adev->res;
2956 pl330->base = devm_ioremap_resource(&adev->dev, res);
2957 if (IS_ERR(pl330->base))
2958 return PTR_ERR(pl330->base);
2959
2960 amba_set_drvdata(adev, pl330);
2961
2962 for (i = 0; i < AMBA_NR_IRQS; i++) {
2963 irq = adev->irq[i];
2964 if (irq) {
2965 ret = devm_request_irq(&adev->dev, irq,
2966 pl330_irq_handler, 0,
2967 dev_name(&adev->dev), pl330);
2968 if (ret)
2969 return ret;
2970 } else {
2971 break;
2972 }
2973 }
2974
2975 pcfg = &pl330->pcfg;
2976
2977 pcfg->periph_id = adev->periphid;
2978 ret = pl330_add(pl330);
2979 if (ret)
2980 return ret;
2981
2982 INIT_LIST_HEAD(&pl330->desc_pool);
2983 spin_lock_init(&pl330->pool_lock);
2984
2985 /* Create a descriptor pool of default size */
2986 if (!add_desc(&pl330->desc_pool, &pl330->pool_lock,
2987 GFP_KERNEL, NR_DEFAULT_DESC))
2988 dev_warn(&adev->dev, "unable to allocate desc\n");
2989
2990 INIT_LIST_HEAD(&pd->channels);
2991
2992 /* Initialize channel parameters */
2993 num_chan = max_t(int, pcfg->num_peri, pcfg->num_chan);
2994
2995 pl330->num_peripherals = num_chan;
2996
2997 pl330->peripherals = kcalloc(num_chan, sizeof(*pch), GFP_KERNEL);
2998 if (!pl330->peripherals) {
2999 ret = -ENOMEM;
3000 goto probe_err2;
3001 }
3002
3003 for (i = 0; i < num_chan; i++) {
3004 pch = &pl330->peripherals[i];
3005
3006 pch->chan.private = adev->dev.of_node;
3007 INIT_LIST_HEAD(&pch->submitted_list);
3008 INIT_LIST_HEAD(&pch->work_list);
3009 INIT_LIST_HEAD(&pch->completed_list);
3010 spin_lock_init(&pch->lock);
3011 pch->thread = NULL;
3012 pch->chan.device = pd;
3013 pch->dmac = pl330;
3014 pch->dir = DMA_NONE;
3015
3016 /* Add the channel to the DMAC list */
3017 list_add_tail(&pch->chan.device_node, &pd->channels);
3018 }
3019
3020 dma_cap_set(DMA_MEMCPY, pd->cap_mask);
3021 if (pcfg->num_peri) {
3022 dma_cap_set(DMA_SLAVE, pd->cap_mask);
3023 dma_cap_set(DMA_CYCLIC, pd->cap_mask);
3024 dma_cap_set(DMA_PRIVATE, pd->cap_mask);
3025 }
3026
3027 pd->device_alloc_chan_resources = pl330_alloc_chan_resources;
3028 pd->device_free_chan_resources = pl330_free_chan_resources;
3029 pd->device_prep_dma_memcpy = pl330_prep_dma_memcpy;
3030 pd->device_prep_dma_cyclic = pl330_prep_dma_cyclic;
3031 pd->device_tx_status = pl330_tx_status;
3032 pd->device_prep_slave_sg = pl330_prep_slave_sg;
3033 pd->device_config = pl330_config;
3034 pd->device_pause = pl330_pause;
3035 pd->device_terminate_all = pl330_terminate_all;
3036 pd->device_issue_pending = pl330_issue_pending;
3037 pd->src_addr_widths = PL330_DMA_BUSWIDTHS;
3038 pd->dst_addr_widths = PL330_DMA_BUSWIDTHS;
3039 pd->directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
3040 pd->residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
3041 pd->max_burst = ((pl330->quirks & PL330_QUIRK_BROKEN_NO_FLUSHP) ?
3042 1 : PL330_MAX_BURST);
3043
3044 ret = dma_async_device_register(pd);
3045 if (ret) {
3046 dev_err(&adev->dev, "unable to register DMAC\n");
3047 goto probe_err3;
3048 }
3049
3050 if (adev->dev.of_node) {
3051 ret = of_dma_controller_register(adev->dev.of_node,
3052 of_dma_pl330_xlate, pl330);
3053 if (ret) {
3054 dev_err(&adev->dev,
3055 "unable to register DMA to the generic DT DMA helpers\n");
3056 }
3057 }
3058
3059 adev->dev.dma_parms = &pl330->dma_parms;
3060
3061 /*
3062 * This is the limit for transfers with a buswidth of 1, larger
3063 * buswidths will have larger limits.
3064 */
3065 ret = dma_set_max_seg_size(&adev->dev, 1900800);
3066 if (ret)
3067 dev_err(&adev->dev, "unable to set the seg size\n");
3068
3069
3070 dev_info(&adev->dev,
3071 "Loaded driver for PL330 DMAC-%x\n", adev->periphid);
3072 dev_info(&adev->dev,
3073 "\tDBUFF-%ux%ubytes Num_Chans-%u Num_Peri-%u Num_Events-%u\n",
3074 pcfg->data_buf_dep, pcfg->data_bus_width / 8, pcfg->num_chan,
3075 pcfg->num_peri, pcfg->num_events);
3076
3077 pm_runtime_irq_safe(&adev->dev);
3078 pm_runtime_use_autosuspend(&adev->dev);
3079 pm_runtime_set_autosuspend_delay(&adev->dev, PL330_AUTOSUSPEND_DELAY);
3080 pm_runtime_mark_last_busy(&adev->dev);
3081 pm_runtime_put_autosuspend(&adev->dev);
3082
3083 return 0;
3084probe_err3:
3085 /* Idle the DMAC */
3086 list_for_each_entry_safe(pch, _p, &pl330->ddma.channels,
3087 chan.device_node) {
3088
3089 /* Remove the channel */
3090 list_del(&pch->chan.device_node);
3091
3092 /* Flush the channel */
3093 if (pch->thread) {
3094 pl330_terminate_all(&pch->chan);
3095 pl330_free_chan_resources(&pch->chan);
3096 }
3097 }
3098probe_err2:
3099 pl330_del(pl330);
3100
3101 return ret;
3102}
3103
3104static int pl330_remove(struct amba_device *adev)
3105{
3106 struct pl330_dmac *pl330 = amba_get_drvdata(adev);
3107 struct dma_pl330_chan *pch, *_p;
3108 int i, irq;
3109
3110 pm_runtime_get_noresume(pl330->ddma.dev);
3111
3112 if (adev->dev.of_node)
3113 of_dma_controller_free(adev->dev.of_node);
3114
3115 for (i = 0; i < AMBA_NR_IRQS; i++) {
3116 irq = adev->irq[i];
3117 if (irq)
3118 devm_free_irq(&adev->dev, irq, pl330);
3119 }
3120
3121 dma_async_device_unregister(&pl330->ddma);
3122
3123 /* Idle the DMAC */
3124 list_for_each_entry_safe(pch, _p, &pl330->ddma.channels,
3125 chan.device_node) {
3126
3127 /* Remove the channel */
3128 list_del(&pch->chan.device_node);
3129
3130 /* Flush the channel */
3131 if (pch->thread) {
3132 pl330_terminate_all(&pch->chan);
3133 pl330_free_chan_resources(&pch->chan);
3134 }
3135 }
3136
3137 pl330_del(pl330);
3138
3139 return 0;
3140}
3141
3142static const struct amba_id pl330_ids[] = {
3143 {
3144 .id = 0x00041330,
3145 .mask = 0x000fffff,
3146 },
3147 { 0, 0 },
3148};
3149
3150MODULE_DEVICE_TABLE(amba, pl330_ids);
3151
3152static struct amba_driver pl330_driver = {
3153 .drv = {
3154 .owner = THIS_MODULE,
3155 .name = "dma-pl330",
3156 .pm = &pl330_pm,
3157 },
3158 .id_table = pl330_ids,
3159 .probe = pl330_probe,
3160 .remove = pl330_remove,
3161};
3162
3163module_amba_driver(pl330_driver);
3164
3165MODULE_AUTHOR("Jaswinder Singh <jassisinghbrar@gmail.com>");
3166MODULE_DESCRIPTION("API Driver for PL330 DMAC");
3167MODULE_LICENSE("GPL");