blob: d04aa36be37723572d28f42d6deb5800f2d697a5 [file] [log] [blame]
xjb04a4022021-11-25 15:01:52 +08001/*
2 * CPU-agnostic ARM page table allocator.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program. If not, see <http://www.gnu.org/licenses/>.
15 *
16 * Copyright (C) 2014 ARM Limited
17 *
18 * Author: Will Deacon <will.deacon@arm.com>
19 */
20
21#define pr_fmt(fmt) "arm-lpae io-pgtable: " fmt
22
23#include <linux/atomic.h>
24#include <linux/bitops.h>
25#include <linux/io-pgtable.h>
26#include <linux/iommu.h>
27#include <linux/kernel.h>
28#include <linux/sizes.h>
29#include <linux/slab.h>
30#include <linux/types.h>
31#include <linux/dma-mapping.h>
32
33#include <asm/barrier.h>
34
35#define ARM_LPAE_MAX_ADDR_BITS 52
36#define ARM_LPAE_S2_MAX_CONCAT_PAGES 16
37#define ARM_LPAE_MAX_LEVELS 4
38
39/* Struct accessors */
40#define io_pgtable_to_data(x) \
41 container_of((x), struct arm_lpae_io_pgtable, iop)
42
43#define io_pgtable_ops_to_data(x) \
44 io_pgtable_to_data(io_pgtable_ops_to_pgtable(x))
45
46/*
47 * For consistency with the architecture, we always consider
48 * ARM_LPAE_MAX_LEVELS levels, with the walk starting at level n >=0
49 */
50#define ARM_LPAE_START_LVL(d) (ARM_LPAE_MAX_LEVELS - (d)->levels)
51
52/*
53 * Calculate the right shift amount to get to the portion describing level l
54 * in a virtual address mapped by the pagetable in d.
55 */
56#define ARM_LPAE_LVL_SHIFT(l,d) \
57 ((((d)->levels - ((l) - ARM_LPAE_START_LVL(d) + 1)) \
58 * (d)->bits_per_level) + (d)->pg_shift)
59
60#define ARM_LPAE_GRANULE(d) (1UL << (d)->pg_shift)
61
62#define ARM_LPAE_PAGES_PER_PGD(d) \
63 DIV_ROUND_UP((d)->pgd_size, ARM_LPAE_GRANULE(d))
64
65/*
66 * Calculate the index at level l used to map virtual address a using the
67 * pagetable in d.
68 */
69#define ARM_LPAE_PGD_IDX(l,d) \
70 ((l) == ARM_LPAE_START_LVL(d) ? ilog2(ARM_LPAE_PAGES_PER_PGD(d)) : 0)
71
72#define ARM_LPAE_LVL_IDX(a,l,d) \
73 (((u64)(a) >> ARM_LPAE_LVL_SHIFT(l,d)) & \
74 ((1 << ((d)->bits_per_level + ARM_LPAE_PGD_IDX(l,d))) - 1))
75
76/* Calculate the block/page mapping size at level l for pagetable in d. */
77#define ARM_LPAE_BLOCK_SIZE(l,d) \
78 (1ULL << (ilog2(sizeof(arm_lpae_iopte)) + \
79 ((ARM_LPAE_MAX_LEVELS - (l)) * (d)->bits_per_level)))
80
81/* Page table bits */
82#define ARM_LPAE_PTE_TYPE_SHIFT 0
83#define ARM_LPAE_PTE_TYPE_MASK 0x3
84
85#define ARM_LPAE_PTE_TYPE_BLOCK 1
86#define ARM_LPAE_PTE_TYPE_TABLE 3
87#define ARM_LPAE_PTE_TYPE_PAGE 3
88
89#define ARM_LPAE_PTE_ADDR_MASK GENMASK_ULL(47,12)
90
91#define ARM_LPAE_PTE_NSTABLE (((arm_lpae_iopte)1) << 63)
92#define ARM_LPAE_PTE_XN (((arm_lpae_iopte)3) << 53)
93#define ARM_LPAE_PTE_AF (((arm_lpae_iopte)1) << 10)
94#define ARM_LPAE_PTE_SH_NS (((arm_lpae_iopte)0) << 8)
95#define ARM_LPAE_PTE_SH_OS (((arm_lpae_iopte)2) << 8)
96#define ARM_LPAE_PTE_SH_IS (((arm_lpae_iopte)3) << 8)
97#define ARM_LPAE_PTE_NS (((arm_lpae_iopte)1) << 5)
98#define ARM_LPAE_PTE_VALID (((arm_lpae_iopte)1) << 0)
99
100#define ARM_LPAE_PTE_ATTR_LO_MASK (((arm_lpae_iopte)0x3ff) << 2)
101/* Ignore the contiguous bit for block splitting */
102#define ARM_LPAE_PTE_ATTR_HI_MASK (((arm_lpae_iopte)6) << 52)
103#define ARM_LPAE_PTE_ATTR_MASK (ARM_LPAE_PTE_ATTR_LO_MASK | \
104 ARM_LPAE_PTE_ATTR_HI_MASK)
105/* Software bit for solving coherency races */
106#define ARM_LPAE_PTE_SW_SYNC (((arm_lpae_iopte)1) << 55)
107
108/* Stage-1 PTE */
109#define ARM_LPAE_PTE_AP_UNPRIV (((arm_lpae_iopte)1) << 6)
110#define ARM_LPAE_PTE_AP_RDONLY (((arm_lpae_iopte)2) << 6)
111#define ARM_LPAE_PTE_ATTRINDX_SHIFT 2
112#define ARM_LPAE_PTE_nG (((arm_lpae_iopte)1) << 11)
113
114/* Stage-2 PTE */
115#define ARM_LPAE_PTE_HAP_FAULT (((arm_lpae_iopte)0) << 6)
116#define ARM_LPAE_PTE_HAP_READ (((arm_lpae_iopte)1) << 6)
117#define ARM_LPAE_PTE_HAP_WRITE (((arm_lpae_iopte)2) << 6)
118#define ARM_LPAE_PTE_MEMATTR_OIWB (((arm_lpae_iopte)0xf) << 2)
119#define ARM_LPAE_PTE_MEMATTR_NC (((arm_lpae_iopte)0x5) << 2)
120#define ARM_LPAE_PTE_MEMATTR_DEV (((arm_lpae_iopte)0x1) << 2)
121
122/* Register bits */
123#define ARM_32_LPAE_TCR_EAE (1 << 31)
124#define ARM_64_LPAE_S2_TCR_RES1 (1 << 31)
125
126#define ARM_LPAE_TCR_EPD1 (1 << 23)
127
128#define ARM_LPAE_TCR_TG0_4K (0 << 14)
129#define ARM_LPAE_TCR_TG0_64K (1 << 14)
130#define ARM_LPAE_TCR_TG0_16K (2 << 14)
131
132#define ARM_LPAE_TCR_SH0_SHIFT 12
133#define ARM_LPAE_TCR_SH0_MASK 0x3
134#define ARM_LPAE_TCR_SH_NS 0
135#define ARM_LPAE_TCR_SH_OS 2
136#define ARM_LPAE_TCR_SH_IS 3
137
138#define ARM_LPAE_TCR_ORGN0_SHIFT 10
139#define ARM_LPAE_TCR_IRGN0_SHIFT 8
140#define ARM_LPAE_TCR_RGN_MASK 0x3
141#define ARM_LPAE_TCR_RGN_NC 0
142#define ARM_LPAE_TCR_RGN_WBWA 1
143#define ARM_LPAE_TCR_RGN_WT 2
144#define ARM_LPAE_TCR_RGN_WB 3
145
146#define ARM_LPAE_TCR_SL0_SHIFT 6
147#define ARM_LPAE_TCR_SL0_MASK 0x3
148
149#define ARM_LPAE_TCR_T0SZ_SHIFT 0
150#define ARM_LPAE_TCR_SZ_MASK 0xf
151
152#define ARM_LPAE_TCR_PS_SHIFT 16
153#define ARM_LPAE_TCR_PS_MASK 0x7
154
155#define ARM_LPAE_TCR_IPS_SHIFT 32
156#define ARM_LPAE_TCR_IPS_MASK 0x7
157
158#define ARM_LPAE_TCR_PS_32_BIT 0x0ULL
159#define ARM_LPAE_TCR_PS_36_BIT 0x1ULL
160#define ARM_LPAE_TCR_PS_40_BIT 0x2ULL
161#define ARM_LPAE_TCR_PS_42_BIT 0x3ULL
162#define ARM_LPAE_TCR_PS_44_BIT 0x4ULL
163#define ARM_LPAE_TCR_PS_48_BIT 0x5ULL
164#define ARM_LPAE_TCR_PS_52_BIT 0x6ULL
165
166#define ARM_LPAE_MAIR_ATTR_SHIFT(n) ((n) << 3)
167#define ARM_LPAE_MAIR_ATTR_MASK 0xff
168#define ARM_LPAE_MAIR_ATTR_DEVICE 0x04
169#define ARM_LPAE_MAIR_ATTR_NC 0x44
170#define ARM_LPAE_MAIR_ATTR_WBRWA 0xff
171#define ARM_LPAE_MAIR_ATTR_IDX_NC 0
172#define ARM_LPAE_MAIR_ATTR_IDX_CACHE 1
173#define ARM_LPAE_MAIR_ATTR_IDX_DEV 2
174
175/* IOPTE accessors */
176#define iopte_deref(pte,d) __va(iopte_to_paddr(pte, d))
177
178#define iopte_type(pte,l) \
179 (((pte) >> ARM_LPAE_PTE_TYPE_SHIFT) & ARM_LPAE_PTE_TYPE_MASK)
180
181#define iopte_prot(pte) ((pte) & ARM_LPAE_PTE_ATTR_MASK)
182
183#define iopte_leaf(pte,l) \
184 (l == (ARM_LPAE_MAX_LEVELS - 1) ? \
185 (iopte_type(pte,l) == ARM_LPAE_PTE_TYPE_PAGE) : \
186 (iopte_type(pte,l) == ARM_LPAE_PTE_TYPE_BLOCK))
187
188struct arm_lpae_io_pgtable {
189 struct io_pgtable iop;
190
191 int levels;
192 size_t pgd_size;
193 unsigned long pg_shift;
194 unsigned long bits_per_level;
195
196 void *pgd;
197};
198
199typedef u64 arm_lpae_iopte;
200
201static arm_lpae_iopte paddr_to_iopte(phys_addr_t paddr,
202 struct arm_lpae_io_pgtable *data)
203{
204 arm_lpae_iopte pte = paddr;
205
206 /* Of the bits which overlap, either 51:48 or 15:12 are always RES0 */
207 return (pte | (pte >> (48 - 12))) & ARM_LPAE_PTE_ADDR_MASK;
208}
209
210static phys_addr_t iopte_to_paddr(arm_lpae_iopte pte,
211 struct arm_lpae_io_pgtable *data)
212{
213 u64 paddr = pte & ARM_LPAE_PTE_ADDR_MASK;
214
215 if (data->pg_shift < 16)
216 return paddr;
217
218 /* Rotate the packed high-order bits back to the top */
219 return (paddr | (paddr << (48 - 12))) & (ARM_LPAE_PTE_ADDR_MASK << 4);
220}
221
222static bool selftest_running = false;
223
224static dma_addr_t __arm_lpae_dma_addr(void *pages)
225{
226 return (dma_addr_t)virt_to_phys(pages);
227}
228
229static void *__arm_lpae_alloc_pages(size_t size, gfp_t gfp,
230 struct io_pgtable_cfg *cfg)
231{
232 struct device *dev = cfg->iommu_dev;
233 int order = get_order(size);
234 struct page *p;
235 dma_addr_t dma;
236 void *pages;
237
238 VM_BUG_ON((gfp & __GFP_HIGHMEM));
239 p = alloc_pages_node(dev ? dev_to_node(dev) : NUMA_NO_NODE,
240 gfp | __GFP_ZERO, order);
241 if (!p)
242 return NULL;
243
244 pages = page_address(p);
245 if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA)) {
246 dma = dma_map_single(dev, pages, size, DMA_TO_DEVICE);
247 if (dma_mapping_error(dev, dma))
248 goto out_free;
249 /*
250 * We depend on the IOMMU being able to work with any physical
251 * address directly, so if the DMA layer suggests otherwise by
252 * translating or truncating them, that bodes very badly...
253 */
254 if (dma != virt_to_phys(pages))
255 goto out_unmap;
256 }
257
258 return pages;
259
260out_unmap:
261 dev_err(dev, "Cannot accommodate DMA translation for IOMMU page tables\n");
262 dma_unmap_single(dev, dma, size, DMA_TO_DEVICE);
263out_free:
264 __free_pages(p, order);
265 return NULL;
266}
267
268static void __arm_lpae_free_pages(void *pages, size_t size,
269 struct io_pgtable_cfg *cfg)
270{
271 if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA))
272 dma_unmap_single(cfg->iommu_dev, __arm_lpae_dma_addr(pages),
273 size, DMA_TO_DEVICE);
274 free_pages((unsigned long)pages, get_order(size));
275}
276
277static void __arm_lpae_sync_pte(arm_lpae_iopte *ptep,
278 struct io_pgtable_cfg *cfg)
279{
280 dma_sync_single_for_device(cfg->iommu_dev, __arm_lpae_dma_addr(ptep),
281 sizeof(*ptep), DMA_TO_DEVICE);
282}
283
284static void __arm_lpae_set_pte(arm_lpae_iopte *ptep, arm_lpae_iopte pte,
285 struct io_pgtable_cfg *cfg)
286{
287 *ptep = pte;
288
289 if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA))
290 __arm_lpae_sync_pte(ptep, cfg);
291}
292
293static size_t __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
294 unsigned long iova, size_t size, int lvl,
295 arm_lpae_iopte *ptep);
296
297static void __arm_lpae_init_pte(struct arm_lpae_io_pgtable *data,
298 phys_addr_t paddr, arm_lpae_iopte prot,
299 int lvl, arm_lpae_iopte *ptep)
300{
301 arm_lpae_iopte pte = prot;
302
303 if (data->iop.cfg.quirks & IO_PGTABLE_QUIRK_ARM_NS)
304 pte |= ARM_LPAE_PTE_NS;
305
306 if (lvl == ARM_LPAE_MAX_LEVELS - 1)
307 pte |= ARM_LPAE_PTE_TYPE_PAGE;
308 else
309 pte |= ARM_LPAE_PTE_TYPE_BLOCK;
310
311 pte |= ARM_LPAE_PTE_AF | ARM_LPAE_PTE_SH_IS;
312 pte |= paddr_to_iopte(paddr, data);
313
314 __arm_lpae_set_pte(ptep, pte, &data->iop.cfg);
315}
316
317static int arm_lpae_init_pte(struct arm_lpae_io_pgtable *data,
318 unsigned long iova, phys_addr_t paddr,
319 arm_lpae_iopte prot, int lvl,
320 arm_lpae_iopte *ptep)
321{
322 arm_lpae_iopte pte = *ptep;
323
324 if (iopte_leaf(pte, lvl)) {
325 /* We require an unmap first */
326 WARN_ON(!selftest_running);
327 return -EEXIST;
328 } else if (iopte_type(pte, lvl) == ARM_LPAE_PTE_TYPE_TABLE) {
329 /*
330 * We need to unmap and free the old table before
331 * overwriting it with a block entry.
332 */
333 arm_lpae_iopte *tblp;
334 size_t sz = ARM_LPAE_BLOCK_SIZE(lvl, data);
335
336 tblp = ptep - ARM_LPAE_LVL_IDX(iova, lvl, data);
337 if (WARN_ON(__arm_lpae_unmap(data, iova, sz, lvl, tblp) != sz))
338 return -EINVAL;
339 }
340
341 __arm_lpae_init_pte(data, paddr, prot, lvl, ptep);
342 return 0;
343}
344
345static arm_lpae_iopte arm_lpae_install_table(arm_lpae_iopte *table,
346 arm_lpae_iopte *ptep,
347 arm_lpae_iopte curr,
348 struct io_pgtable_cfg *cfg)
349{
350 arm_lpae_iopte old, new;
351
352 new = __pa(table) | ARM_LPAE_PTE_TYPE_TABLE;
353 if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_NS)
354 new |= ARM_LPAE_PTE_NSTABLE;
355
356 /*
357 * Ensure the table itself is visible before its PTE can be.
358 * Whilst we could get away with cmpxchg64_release below, this
359 * doesn't have any ordering semantics when !CONFIG_SMP.
360 */
361 dma_wmb();
362
363 old = cmpxchg64_relaxed(ptep, curr, new);
364
365 if ((cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA) ||
366 (old & ARM_LPAE_PTE_SW_SYNC))
367 return old;
368
369 /* Even if it's not ours, there's no point waiting; just kick it */
370 __arm_lpae_sync_pte(ptep, cfg);
371 if (old == curr)
372 WRITE_ONCE(*ptep, new | ARM_LPAE_PTE_SW_SYNC);
373
374 return old;
375}
376
377static int __arm_lpae_map(struct arm_lpae_io_pgtable *data, unsigned long iova,
378 phys_addr_t paddr, size_t size, arm_lpae_iopte prot,
379 int lvl, arm_lpae_iopte *ptep)
380{
381 arm_lpae_iopte *cptep, pte;
382 size_t block_size = ARM_LPAE_BLOCK_SIZE(lvl, data);
383 size_t tblsz = ARM_LPAE_GRANULE(data);
384 struct io_pgtable_cfg *cfg = &data->iop.cfg;
385
386 /* Find our entry at the current level */
387 ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
388
389 /* If we can install a leaf entry at this level, then do so */
390 if (size == block_size && (size & cfg->pgsize_bitmap))
391 return arm_lpae_init_pte(data, iova, paddr, prot, lvl, ptep);
392
393 /* We can't allocate tables at the final level */
394 if (WARN_ON(lvl >= ARM_LPAE_MAX_LEVELS - 1))
395 return -EINVAL;
396
397 /* Grab a pointer to the next level */
398 pte = READ_ONCE(*ptep);
399 if (!pte) {
400 cptep = __arm_lpae_alloc_pages(tblsz, GFP_ATOMIC, cfg);
401 if (!cptep)
402 return -ENOMEM;
403
404 pte = arm_lpae_install_table(cptep, ptep, 0, cfg);
405 if (pte)
406 __arm_lpae_free_pages(cptep, tblsz, cfg);
407 } else if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA) &&
408 !(pte & ARM_LPAE_PTE_SW_SYNC)) {
409 __arm_lpae_sync_pte(ptep, cfg);
410 }
411
412 if (pte && !iopte_leaf(pte, lvl)) {
413 cptep = iopte_deref(pte, data);
414 } else if (pte) {
415 /* We require an unmap first */
416 WARN_ON(!selftest_running);
417 return -EEXIST;
418 }
419
420 /* Rinse, repeat */
421 return __arm_lpae_map(data, iova, paddr, size, prot, lvl + 1, cptep);
422}
423
424static arm_lpae_iopte arm_lpae_prot_to_pte(struct arm_lpae_io_pgtable *data,
425 int prot)
426{
427 arm_lpae_iopte pte;
428
429 if (data->iop.fmt == ARM_64_LPAE_S1 ||
430 data->iop.fmt == ARM_32_LPAE_S1) {
431 pte = ARM_LPAE_PTE_nG;
432
433 if (!(prot & IOMMU_WRITE) && (prot & IOMMU_READ))
434 pte |= ARM_LPAE_PTE_AP_RDONLY;
435
436 if (!(prot & IOMMU_PRIV))
437 pte |= ARM_LPAE_PTE_AP_UNPRIV;
438
439 if (prot & IOMMU_MMIO)
440 pte |= (ARM_LPAE_MAIR_ATTR_IDX_DEV
441 << ARM_LPAE_PTE_ATTRINDX_SHIFT);
442 else if (prot & IOMMU_CACHE)
443 pte |= (ARM_LPAE_MAIR_ATTR_IDX_CACHE
444 << ARM_LPAE_PTE_ATTRINDX_SHIFT);
445 } else {
446 pte = ARM_LPAE_PTE_HAP_FAULT;
447 if (prot & IOMMU_READ)
448 pte |= ARM_LPAE_PTE_HAP_READ;
449 if (prot & IOMMU_WRITE)
450 pte |= ARM_LPAE_PTE_HAP_WRITE;
451 if (prot & IOMMU_MMIO)
452 pte |= ARM_LPAE_PTE_MEMATTR_DEV;
453 else if (prot & IOMMU_CACHE)
454 pte |= ARM_LPAE_PTE_MEMATTR_OIWB;
455 else
456 pte |= ARM_LPAE_PTE_MEMATTR_NC;
457 }
458
459 if (prot & IOMMU_NOEXEC)
460 pte |= ARM_LPAE_PTE_XN;
461
462 return pte;
463}
464
465static int arm_lpae_map(struct io_pgtable_ops *ops, unsigned long iova,
466 phys_addr_t paddr, size_t size, int iommu_prot)
467{
468 struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
469 arm_lpae_iopte *ptep = data->pgd;
470 int ret, lvl = ARM_LPAE_START_LVL(data);
471 arm_lpae_iopte prot;
472
473 /* If no access, then nothing to do */
474 if (!(iommu_prot & (IOMMU_READ | IOMMU_WRITE)))
475 return 0;
476
477 if (WARN_ON(iova >= (1ULL << data->iop.cfg.ias) ||
478 paddr >= (1ULL << data->iop.cfg.oas)))
479 return -ERANGE;
480
481 prot = arm_lpae_prot_to_pte(data, iommu_prot);
482 ret = __arm_lpae_map(data, iova, paddr, size, prot, lvl, ptep);
483 /*
484 * Synchronise all PTE updates for the new mapping before there's
485 * a chance for anything to kick off a table walk for the new iova.
486 */
487 wmb();
488
489 return ret;
490}
491
492static void __arm_lpae_free_pgtable(struct arm_lpae_io_pgtable *data, int lvl,
493 arm_lpae_iopte *ptep)
494{
495 arm_lpae_iopte *start, *end;
496 unsigned long table_size;
497
498 if (lvl == ARM_LPAE_START_LVL(data))
499 table_size = data->pgd_size;
500 else
501 table_size = ARM_LPAE_GRANULE(data);
502
503 start = ptep;
504
505 /* Only leaf entries at the last level */
506 if (lvl == ARM_LPAE_MAX_LEVELS - 1)
507 end = ptep;
508 else
509 end = (void *)ptep + table_size;
510
511 while (ptep != end) {
512 arm_lpae_iopte pte = *ptep++;
513
514 if (!pte || iopte_leaf(pte, lvl))
515 continue;
516
517 __arm_lpae_free_pgtable(data, lvl + 1, iopte_deref(pte, data));
518 }
519
520 __arm_lpae_free_pages(start, table_size, &data->iop.cfg);
521}
522
523static void arm_lpae_free_pgtable(struct io_pgtable *iop)
524{
525 struct arm_lpae_io_pgtable *data = io_pgtable_to_data(iop);
526
527 __arm_lpae_free_pgtable(data, ARM_LPAE_START_LVL(data), data->pgd);
528 kfree(data);
529}
530
531static size_t arm_lpae_split_blk_unmap(struct arm_lpae_io_pgtable *data,
532 unsigned long iova, size_t size,
533 arm_lpae_iopte blk_pte, int lvl,
534 arm_lpae_iopte *ptep)
535{
536 struct io_pgtable_cfg *cfg = &data->iop.cfg;
537 arm_lpae_iopte pte, *tablep;
538 phys_addr_t blk_paddr;
539 size_t tablesz = ARM_LPAE_GRANULE(data);
540 size_t split_sz = ARM_LPAE_BLOCK_SIZE(lvl, data);
541 int i, unmap_idx = -1;
542
543 if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS))
544 return 0;
545
546 tablep = __arm_lpae_alloc_pages(tablesz, GFP_ATOMIC, cfg);
547 if (!tablep)
548 return 0; /* Bytes unmapped */
549
550 if (size == split_sz)
551 unmap_idx = ARM_LPAE_LVL_IDX(iova, lvl, data);
552
553 blk_paddr = iopte_to_paddr(blk_pte, data);
554 pte = iopte_prot(blk_pte);
555
556 for (i = 0; i < tablesz / sizeof(pte); i++, blk_paddr += split_sz) {
557 /* Unmap! */
558 if (i == unmap_idx)
559 continue;
560
561 __arm_lpae_init_pte(data, blk_paddr, pte, lvl, &tablep[i]);
562 }
563
564 pte = arm_lpae_install_table(tablep, ptep, blk_pte, cfg);
565 if (pte != blk_pte) {
566 __arm_lpae_free_pages(tablep, tablesz, cfg);
567 /*
568 * We may race against someone unmapping another part of this
569 * block, but anything else is invalid. We can't misinterpret
570 * a page entry here since we're never at the last level.
571 */
572 if (iopte_type(pte, lvl - 1) != ARM_LPAE_PTE_TYPE_TABLE)
573 return 0;
574
575 tablep = iopte_deref(pte, data);
576 } else if (unmap_idx >= 0) {
577 io_pgtable_tlb_add_flush(&data->iop, iova, size, size, true);
578 return size;
579 }
580
581 return __arm_lpae_unmap(data, iova, size, lvl, tablep);
582}
583
584static size_t __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
585 unsigned long iova, size_t size, int lvl,
586 arm_lpae_iopte *ptep)
587{
588 arm_lpae_iopte pte;
589 struct io_pgtable *iop = &data->iop;
590
591 /* Something went horribly wrong and we ran out of page table */
592 if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS))
593 return 0;
594
595 ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
596 pte = READ_ONCE(*ptep);
597 if (WARN_ON(!pte))
598 return 0;
599
600 /* If the size matches this level, we're in the right place */
601 if (size == ARM_LPAE_BLOCK_SIZE(lvl, data)) {
602 __arm_lpae_set_pte(ptep, 0, &iop->cfg);
603
604 if (!iopte_leaf(pte, lvl)) {
605 /* Also flush any partial walks */
606 io_pgtable_tlb_add_flush(iop, iova, size,
607 ARM_LPAE_GRANULE(data), false);
608 io_pgtable_tlb_sync(iop);
609 ptep = iopte_deref(pte, data);
610 __arm_lpae_free_pgtable(data, lvl + 1, ptep);
611 } else {
612 io_pgtable_tlb_add_flush(iop, iova, size, size, true);
613 }
614
615 return size;
616 } else if (iopte_leaf(pte, lvl)) {
617 /*
618 * Insert a table at the next level to map the old region,
619 * minus the part we want to unmap
620 */
621 return arm_lpae_split_blk_unmap(data, iova, size, pte,
622 lvl + 1, ptep);
623 }
624
625 /* Keep on walkin' */
626 ptep = iopte_deref(pte, data);
627 return __arm_lpae_unmap(data, iova, size, lvl + 1, ptep);
628}
629
630static size_t arm_lpae_unmap(struct io_pgtable_ops *ops, unsigned long iova,
631 size_t size)
632{
633 struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
634 arm_lpae_iopte *ptep = data->pgd;
635 int lvl = ARM_LPAE_START_LVL(data);
636
637 if (WARN_ON(iova >= (1ULL << data->iop.cfg.ias)))
638 return 0;
639
640 return __arm_lpae_unmap(data, iova, size, lvl, ptep);
641}
642
643static phys_addr_t arm_lpae_iova_to_phys(struct io_pgtable_ops *ops,
644 unsigned long iova)
645{
646 struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
647 arm_lpae_iopte pte, *ptep = data->pgd;
648 int lvl = ARM_LPAE_START_LVL(data);
649
650 do {
651 /* Valid IOPTE pointer? */
652 if (!ptep)
653 return 0;
654
655 /* Grab the IOPTE we're interested in */
656 ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
657 pte = READ_ONCE(*ptep);
658
659 /* Valid entry? */
660 if (!pte)
661 return 0;
662
663 /* Leaf entry? */
664 if (iopte_leaf(pte,lvl))
665 goto found_translation;
666
667 /* Take it to the next level */
668 ptep = iopte_deref(pte, data);
669 } while (++lvl < ARM_LPAE_MAX_LEVELS);
670
671 /* Ran out of page tables to walk */
672 return 0;
673
674found_translation:
675 iova &= (ARM_LPAE_BLOCK_SIZE(lvl, data) - 1);
676 return iopte_to_paddr(pte, data) | iova;
677}
678
679static void arm_lpae_restrict_pgsizes(struct io_pgtable_cfg *cfg)
680{
681 unsigned long granule, page_sizes;
682 unsigned int max_addr_bits = 48;
683
684 /*
685 * We need to restrict the supported page sizes to match the
686 * translation regime for a particular granule. Aim to match
687 * the CPU page size if possible, otherwise prefer smaller sizes.
688 * While we're at it, restrict the block sizes to match the
689 * chosen granule.
690 */
691 if (cfg->pgsize_bitmap & PAGE_SIZE)
692 granule = PAGE_SIZE;
693 else if (cfg->pgsize_bitmap & ~PAGE_MASK)
694 granule = 1UL << __fls(cfg->pgsize_bitmap & ~PAGE_MASK);
695 else if (cfg->pgsize_bitmap & PAGE_MASK)
696 granule = 1UL << __ffs(cfg->pgsize_bitmap & PAGE_MASK);
697 else
698 granule = 0;
699
700 switch (granule) {
701 case SZ_4K:
702 page_sizes = (SZ_4K | SZ_2M | SZ_1G);
703 break;
704 case SZ_16K:
705 page_sizes = (SZ_16K | SZ_32M);
706 break;
707 case SZ_64K:
708 max_addr_bits = 52;
709 page_sizes = (SZ_64K | SZ_512M);
710 if (cfg->oas > 48)
711 page_sizes |= 1ULL << 42; /* 4TB */
712 break;
713 default:
714 page_sizes = 0;
715 }
716
717 cfg->pgsize_bitmap &= page_sizes;
718 cfg->ias = min(cfg->ias, max_addr_bits);
719 cfg->oas = min(cfg->oas, max_addr_bits);
720}
721
722static struct arm_lpae_io_pgtable *
723arm_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg)
724{
725 unsigned long va_bits, pgd_bits;
726 struct arm_lpae_io_pgtable *data;
727
728 arm_lpae_restrict_pgsizes(cfg);
729
730 if (!(cfg->pgsize_bitmap & (SZ_4K | SZ_16K | SZ_64K)))
731 return NULL;
732
733 if (cfg->ias > ARM_LPAE_MAX_ADDR_BITS)
734 return NULL;
735
736 if (cfg->oas > ARM_LPAE_MAX_ADDR_BITS)
737 return NULL;
738
739 if (!selftest_running && cfg->iommu_dev->dma_pfn_offset) {
740 dev_err(cfg->iommu_dev, "Cannot accommodate DMA offset for IOMMU page tables\n");
741 return NULL;
742 }
743
744 data = kmalloc(sizeof(*data), GFP_KERNEL);
745 if (!data)
746 return NULL;
747
748 data->pg_shift = __ffs(cfg->pgsize_bitmap);
749 data->bits_per_level = data->pg_shift - ilog2(sizeof(arm_lpae_iopte));
750
751 va_bits = cfg->ias - data->pg_shift;
752 data->levels = DIV_ROUND_UP(va_bits, data->bits_per_level);
753
754 /* Calculate the actual size of our pgd (without concatenation) */
755 pgd_bits = va_bits - (data->bits_per_level * (data->levels - 1));
756 data->pgd_size = 1UL << (pgd_bits + ilog2(sizeof(arm_lpae_iopte)));
757
758 data->iop.ops = (struct io_pgtable_ops) {
759 .map = arm_lpae_map,
760 .unmap = arm_lpae_unmap,
761 .iova_to_phys = arm_lpae_iova_to_phys,
762 };
763
764 return data;
765}
766
767static struct io_pgtable *
768arm_64_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
769{
770 u64 reg;
771 struct arm_lpae_io_pgtable *data;
772
773 if (cfg->quirks & ~(IO_PGTABLE_QUIRK_ARM_NS | IO_PGTABLE_QUIRK_NO_DMA))
774 return NULL;
775
776 data = arm_lpae_alloc_pgtable(cfg);
777 if (!data)
778 return NULL;
779
780 /* TCR */
781 reg = (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) |
782 (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) |
783 (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT);
784
785 switch (ARM_LPAE_GRANULE(data)) {
786 case SZ_4K:
787 reg |= ARM_LPAE_TCR_TG0_4K;
788 break;
789 case SZ_16K:
790 reg |= ARM_LPAE_TCR_TG0_16K;
791 break;
792 case SZ_64K:
793 reg |= ARM_LPAE_TCR_TG0_64K;
794 break;
795 }
796
797 switch (cfg->oas) {
798 case 32:
799 reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_IPS_SHIFT);
800 break;
801 case 36:
802 reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_IPS_SHIFT);
803 break;
804 case 40:
805 reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_IPS_SHIFT);
806 break;
807 case 42:
808 reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_IPS_SHIFT);
809 break;
810 case 44:
811 reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_IPS_SHIFT);
812 break;
813 case 48:
814 reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_IPS_SHIFT);
815 break;
816 case 52:
817 reg |= (ARM_LPAE_TCR_PS_52_BIT << ARM_LPAE_TCR_IPS_SHIFT);
818 break;
819 default:
820 goto out_free_data;
821 }
822
823 reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT;
824
825 /* Disable speculative walks through TTBR1 */
826 reg |= ARM_LPAE_TCR_EPD1;
827 cfg->arm_lpae_s1_cfg.tcr = reg;
828
829 /* MAIRs */
830 reg = (ARM_LPAE_MAIR_ATTR_NC
831 << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_NC)) |
832 (ARM_LPAE_MAIR_ATTR_WBRWA
833 << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_CACHE)) |
834 (ARM_LPAE_MAIR_ATTR_DEVICE
835 << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_DEV));
836
837 cfg->arm_lpae_s1_cfg.mair[0] = reg;
838 cfg->arm_lpae_s1_cfg.mair[1] = 0;
839
840 /* Looking good; allocate a pgd */
841 data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg);
842 if (!data->pgd)
843 goto out_free_data;
844
845 /* Ensure the empty pgd is visible before any actual TTBR write */
846 wmb();
847
848 /* TTBRs */
849 cfg->arm_lpae_s1_cfg.ttbr[0] = virt_to_phys(data->pgd);
850 cfg->arm_lpae_s1_cfg.ttbr[1] = 0;
851 return &data->iop;
852
853out_free_data:
854 kfree(data);
855 return NULL;
856}
857
858static struct io_pgtable *
859arm_64_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
860{
861 u64 reg, sl;
862 struct arm_lpae_io_pgtable *data;
863
864 /* The NS quirk doesn't apply at stage 2 */
865 if (cfg->quirks & ~IO_PGTABLE_QUIRK_NO_DMA)
866 return NULL;
867
868 data = arm_lpae_alloc_pgtable(cfg);
869 if (!data)
870 return NULL;
871
872 /*
873 * Concatenate PGDs at level 1 if possible in order to reduce
874 * the depth of the stage-2 walk.
875 */
876 if (data->levels == ARM_LPAE_MAX_LEVELS) {
877 unsigned long pgd_pages;
878
879 pgd_pages = data->pgd_size >> ilog2(sizeof(arm_lpae_iopte));
880 if (pgd_pages <= ARM_LPAE_S2_MAX_CONCAT_PAGES) {
881 data->pgd_size = pgd_pages << data->pg_shift;
882 data->levels--;
883 }
884 }
885
886 /* VTCR */
887 reg = ARM_64_LPAE_S2_TCR_RES1 |
888 (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) |
889 (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) |
890 (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT);
891
892 sl = ARM_LPAE_START_LVL(data);
893
894 switch (ARM_LPAE_GRANULE(data)) {
895 case SZ_4K:
896 reg |= ARM_LPAE_TCR_TG0_4K;
897 sl++; /* SL0 format is different for 4K granule size */
898 break;
899 case SZ_16K:
900 reg |= ARM_LPAE_TCR_TG0_16K;
901 break;
902 case SZ_64K:
903 reg |= ARM_LPAE_TCR_TG0_64K;
904 break;
905 }
906
907 switch (cfg->oas) {
908 case 32:
909 reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_PS_SHIFT);
910 break;
911 case 36:
912 reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_PS_SHIFT);
913 break;
914 case 40:
915 reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_PS_SHIFT);
916 break;
917 case 42:
918 reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_PS_SHIFT);
919 break;
920 case 44:
921 reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_PS_SHIFT);
922 break;
923 case 48:
924 reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_PS_SHIFT);
925 break;
926 case 52:
927 reg |= (ARM_LPAE_TCR_PS_52_BIT << ARM_LPAE_TCR_PS_SHIFT);
928 break;
929 default:
930 goto out_free_data;
931 }
932
933 reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT;
934 reg |= (~sl & ARM_LPAE_TCR_SL0_MASK) << ARM_LPAE_TCR_SL0_SHIFT;
935 cfg->arm_lpae_s2_cfg.vtcr = reg;
936
937 /* Allocate pgd pages */
938 data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg);
939 if (!data->pgd)
940 goto out_free_data;
941
942 /* Ensure the empty pgd is visible before any actual TTBR write */
943 wmb();
944
945 /* VTTBR */
946 cfg->arm_lpae_s2_cfg.vttbr = virt_to_phys(data->pgd);
947 return &data->iop;
948
949out_free_data:
950 kfree(data);
951 return NULL;
952}
953
954static struct io_pgtable *
955arm_32_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
956{
957 struct io_pgtable *iop;
958
959 if (cfg->ias > 32 || cfg->oas > 40)
960 return NULL;
961
962 cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
963 iop = arm_64_lpae_alloc_pgtable_s1(cfg, cookie);
964 if (iop) {
965 cfg->arm_lpae_s1_cfg.tcr |= ARM_32_LPAE_TCR_EAE;
966 cfg->arm_lpae_s1_cfg.tcr &= 0xffffffff;
967 }
968
969 return iop;
970}
971
972static struct io_pgtable *
973arm_32_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
974{
975 struct io_pgtable *iop;
976
977 if (cfg->ias > 40 || cfg->oas > 40)
978 return NULL;
979
980 cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
981 iop = arm_64_lpae_alloc_pgtable_s2(cfg, cookie);
982 if (iop)
983 cfg->arm_lpae_s2_cfg.vtcr &= 0xffffffff;
984
985 return iop;
986}
987
988struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s1_init_fns = {
989 .alloc = arm_64_lpae_alloc_pgtable_s1,
990 .free = arm_lpae_free_pgtable,
991};
992
993struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s2_init_fns = {
994 .alloc = arm_64_lpae_alloc_pgtable_s2,
995 .free = arm_lpae_free_pgtable,
996};
997
998struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s1_init_fns = {
999 .alloc = arm_32_lpae_alloc_pgtable_s1,
1000 .free = arm_lpae_free_pgtable,
1001};
1002
1003struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s2_init_fns = {
1004 .alloc = arm_32_lpae_alloc_pgtable_s2,
1005 .free = arm_lpae_free_pgtable,
1006};
1007
1008#ifdef CONFIG_IOMMU_IO_PGTABLE_LPAE_SELFTEST
1009
1010static struct io_pgtable_cfg *cfg_cookie;
1011
1012static void dummy_tlb_flush_all(void *cookie)
1013{
1014 WARN_ON(cookie != cfg_cookie);
1015}
1016
1017static void dummy_tlb_add_flush(unsigned long iova, size_t size,
1018 size_t granule, bool leaf, void *cookie)
1019{
1020 WARN_ON(cookie != cfg_cookie);
1021 WARN_ON(!(size & cfg_cookie->pgsize_bitmap));
1022}
1023
1024static void dummy_tlb_sync(void *cookie)
1025{
1026 WARN_ON(cookie != cfg_cookie);
1027}
1028
1029static const struct iommu_gather_ops dummy_tlb_ops __initconst = {
1030 .tlb_flush_all = dummy_tlb_flush_all,
1031 .tlb_add_flush = dummy_tlb_add_flush,
1032 .tlb_sync = dummy_tlb_sync,
1033};
1034
1035static void __init arm_lpae_dump_ops(struct io_pgtable_ops *ops)
1036{
1037 struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
1038 struct io_pgtable_cfg *cfg = &data->iop.cfg;
1039
1040 pr_err("cfg: pgsize_bitmap 0x%lx, ias %u-bit\n",
1041 cfg->pgsize_bitmap, cfg->ias);
1042 pr_err("data: %d levels, 0x%zx pgd_size, %lu pg_shift, %lu bits_per_level, pgd @ %p\n",
1043 data->levels, data->pgd_size, data->pg_shift,
1044 data->bits_per_level, data->pgd);
1045}
1046
1047#define __FAIL(ops, i) ({ \
1048 WARN(1, "selftest: test failed for fmt idx %d\n", (i)); \
1049 arm_lpae_dump_ops(ops); \
1050 selftest_running = false; \
1051 -EFAULT; \
1052})
1053
1054static int __init arm_lpae_run_tests(struct io_pgtable_cfg *cfg)
1055{
1056 static const enum io_pgtable_fmt fmts[] = {
1057 ARM_64_LPAE_S1,
1058 ARM_64_LPAE_S2,
1059 };
1060
1061 int i, j;
1062 unsigned long iova;
1063 size_t size;
1064 struct io_pgtable_ops *ops;
1065
1066 selftest_running = true;
1067
1068 for (i = 0; i < ARRAY_SIZE(fmts); ++i) {
1069 cfg_cookie = cfg;
1070 ops = alloc_io_pgtable_ops(fmts[i], cfg, cfg);
1071 if (!ops) {
1072 pr_err("selftest: failed to allocate io pgtable ops\n");
1073 return -ENOMEM;
1074 }
1075
1076 /*
1077 * Initial sanity checks.
1078 * Empty page tables shouldn't provide any translations.
1079 */
1080 if (ops->iova_to_phys(ops, 42))
1081 return __FAIL(ops, i);
1082
1083 if (ops->iova_to_phys(ops, SZ_1G + 42))
1084 return __FAIL(ops, i);
1085
1086 if (ops->iova_to_phys(ops, SZ_2G + 42))
1087 return __FAIL(ops, i);
1088
1089 /*
1090 * Distinct mappings of different granule sizes.
1091 */
1092 iova = 0;
1093 for_each_set_bit(j, &cfg->pgsize_bitmap, BITS_PER_LONG) {
1094 size = 1UL << j;
1095
1096 if (ops->map(ops, iova, iova, size, IOMMU_READ |
1097 IOMMU_WRITE |
1098 IOMMU_NOEXEC |
1099 IOMMU_CACHE))
1100 return __FAIL(ops, i);
1101
1102 /* Overlapping mappings */
1103 if (!ops->map(ops, iova, iova + size, size,
1104 IOMMU_READ | IOMMU_NOEXEC))
1105 return __FAIL(ops, i);
1106
1107 if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
1108 return __FAIL(ops, i);
1109
1110 iova += SZ_1G;
1111 }
1112
1113 /* Partial unmap */
1114 size = 1UL << __ffs(cfg->pgsize_bitmap);
1115 if (ops->unmap(ops, SZ_1G + size, size) != size)
1116 return __FAIL(ops, i);
1117
1118 /* Remap of partial unmap */
1119 if (ops->map(ops, SZ_1G + size, size, size, IOMMU_READ))
1120 return __FAIL(ops, i);
1121
1122 if (ops->iova_to_phys(ops, SZ_1G + size + 42) != (size + 42))
1123 return __FAIL(ops, i);
1124
1125 /* Full unmap */
1126 iova = 0;
1127 for_each_set_bit(j, &cfg->pgsize_bitmap, BITS_PER_LONG) {
1128 size = 1UL << j;
1129
1130 if (ops->unmap(ops, iova, size) != size)
1131 return __FAIL(ops, i);
1132
1133 if (ops->iova_to_phys(ops, iova + 42))
1134 return __FAIL(ops, i);
1135
1136 /* Remap full block */
1137 if (ops->map(ops, iova, iova, size, IOMMU_WRITE))
1138 return __FAIL(ops, i);
1139
1140 if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
1141 return __FAIL(ops, i);
1142
1143 iova += SZ_1G;
1144 }
1145
1146 free_io_pgtable_ops(ops);
1147 }
1148
1149 selftest_running = false;
1150 return 0;
1151}
1152
1153static int __init arm_lpae_do_selftests(void)
1154{
1155 static const unsigned long pgsize[] = {
1156 SZ_4K | SZ_2M | SZ_1G,
1157 SZ_16K | SZ_32M,
1158 SZ_64K | SZ_512M,
1159 };
1160
1161 static const unsigned int ias[] = {
1162 32, 36, 40, 42, 44, 48,
1163 };
1164
1165 int i, j, pass = 0, fail = 0;
1166 struct io_pgtable_cfg cfg = {
1167 .tlb = &dummy_tlb_ops,
1168 .oas = 48,
1169 .quirks = IO_PGTABLE_QUIRK_NO_DMA,
1170 };
1171
1172 for (i = 0; i < ARRAY_SIZE(pgsize); ++i) {
1173 for (j = 0; j < ARRAY_SIZE(ias); ++j) {
1174 cfg.pgsize_bitmap = pgsize[i];
1175 cfg.ias = ias[j];
1176 pr_info("selftest: pgsize_bitmap 0x%08lx, IAS %u\n",
1177 pgsize[i], ias[j]);
1178 if (arm_lpae_run_tests(&cfg))
1179 fail++;
1180 else
1181 pass++;
1182 }
1183 }
1184
1185 pr_info("selftest: completed with %d PASS %d FAIL\n", pass, fail);
1186 return fail ? -EFAULT : 0;
1187}
1188subsys_initcall(arm_lpae_do_selftests);
1189#endif