blob: c847653bf01b95aadc23f399b7191c2c0a5ad8c3 [file] [log] [blame]
xjb04a4022021-11-25 15:01:52 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (c) 2019 MediaTek Inc.
4 */
5#include <linux/module.h>
6#include <linux/phy.h>
7#include <linux/of.h>
xf.li2230aac2022-09-09 00:23:23 -07008//xf.li 2022/9/9 modify for LPSD mode start
9#include <linux/of_gpio.h>
10#include <linux/gpio/consumer.h>
11//xf.li 2022/9/9 modify for LPSD mode end
ll3e22ca62022-06-22 10:50:31 +080012#include <linux/delay.h>
13
xjb04a4022021-11-25 15:01:52 +080014
c.chenbaa06e92022-04-17 23:27:27 -070015#define PHY_ID_88Q2220 0x002b0b21
xjb04a4022021-11-25 15:01:52 +080016
17#define Q2110_PMA_PMD_CTRL (MII_ADDR_C45 | 0x10000)
18/* 1 = PMA/PMD reset, 0 = Normal */
19#define Q2110_PMA_PMD_RST BIT(15)
20
21#define Q2110_T1_PMA_PMD_CTRL (MII_ADDR_C45 | 0x10834)
22/* 1 = PHY as master, 0 = PHY as slave */
23#define Q2110_T1_MASTER_SLAVE_CFG BIT(14)
24/* 0 = 100BASE-T1, 1 = 1000BASE-T1 */
25#define Q2110_T1_LINK_TYPE BIT(0)
26
27#define Q2110_RST_CTRL (MII_ADDR_C45 | 0x038000)
28/* software reset of T-unit */
29#define Q2110_RGMII_SW_RESET BIT(15)
30
31#define Q2110_PCS_CTRL (MII_ADDR_C45 | 0x030900)
32#define Q2110_LOOPBACK BIT(14)
33
34#define Q2110_T1_AN_STATUS (MII_ADDR_C45 | 0x070201)
35/* 1 = Link Up, 0 = Link Down */
36#define Q2110_T1_LINK_STATUS BIT(2)
37
c.chenbaa06e92022-04-17 23:27:27 -070038#define Q2110_COM_PORT_CTRL (MII_ADDR_C45 | 0x4A001)
xjb04a4022021-11-25 15:01:52 +080039/* Add delay on TX_CLK */
40#define Q2110_RGMII_TX_TIMING_CTRL BIT(15)
41/* Add delay on RX_CLK */
42#define Q2110_RGMII_RX_TIMING_CTRL BIT(14)
43
44/* Set and/or override some configuration registers based on the
45 * marvell,88q2110 property stored in the of_node for the phydev.
46 * marvell,88q2110 = <speed master>,...;
47 * speed: 1000Mbps or 100Mbps.
48 * master: 1-master, 0-slave.
49 */
50static int q2110_dts_init(struct phy_device *phydev)
51{
52 const __be32 *paddr;
53 u32 speed;
54 u32 master;
55 int val, len;
56
57 if (!phydev->mdio.dev.of_node)
58 return 0;
59
60 paddr = of_get_property(phydev->mdio.dev.of_node,
c.chenbaa06e92022-04-17 23:27:27 -070061 "marvell,88q2220", &len);
xjb04a4022021-11-25 15:01:52 +080062 if (!paddr)
63 return 0;
64
65 speed = be32_to_cpup(paddr);
66 master = be32_to_cpup(paddr + 1);
xjb04a4022021-11-25 15:01:52 +080067 val = phy_read(phydev, Q2110_T1_PMA_PMD_CTRL);
68 if (val < 0)
69 return val;
70 val &= ~(Q2110_T1_MASTER_SLAVE_CFG | Q2110_T1_LINK_TYPE);
71 if (speed == SPEED_1000)
72 val |= Q2110_T1_LINK_TYPE;
73 if (master)
74 val |= Q2110_T1_MASTER_SLAVE_CFG;
75 val = phy_write(phydev, Q2110_T1_PMA_PMD_CTRL, val);
76 if (val < 0)
77 return val;
c.chenbaa06e92022-04-17 23:27:27 -070078
ll3e22ca62022-06-22 10:50:31 +080079 phy_write(phydev, (MII_ADDR_C45 | 0x030900), 0x8000);
80 phy_write(phydev, (MII_ADDR_C45 | 0x03FFE4), 0x000C);
c.chenbaa06e92022-04-17 23:27:27 -070081
82 printk("q2110 dts init ok!!\n");
xjb04a4022021-11-25 15:01:52 +080083
84 return 0;
85}
86
87static int q2110_timing_init(struct phy_device *phydev)
88{
89 int val;
90
91 if (phy_interface_is_rgmii(phydev)) {
92 val = phy_read(phydev, Q2110_COM_PORT_CTRL);
93 if (val < 0)
94 return val;
95
96 val &= ~(Q2110_RGMII_TX_TIMING_CTRL |
97 Q2110_RGMII_RX_TIMING_CTRL);
98
99 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
100 val |= (Q2110_RGMII_TX_TIMING_CTRL |
101 Q2110_RGMII_RX_TIMING_CTRL);
102 else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
103 val |= Q2110_RGMII_RX_TIMING_CTRL;
104 else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
105 val |= Q2110_RGMII_TX_TIMING_CTRL;
106
107 val = phy_write(phydev, Q2110_COM_PORT_CTRL, val);
108 if (val < 0)
109 return val;
110 }
111
c.chenbaa06e92022-04-17 23:27:27 -0700112
xjb04a4022021-11-25 15:01:52 +0800113 val = phy_read(phydev, Q2110_RST_CTRL);
114 if (val < 0)
115 return val;
116 val |= Q2110_RGMII_SW_RESET;
117 val = phy_write(phydev, Q2110_RST_CTRL, val);
118 if (val < 0)
119 return val;
120
xjb04a4022021-11-25 15:01:52 +0800121 val = phy_read(phydev, Q2110_RST_CTRL);
122 if (val < 0)
123 return val;
124 val &= ~Q2110_RGMII_SW_RESET;
125 val = phy_write(phydev, Q2110_RST_CTRL, val);
126 if (val < 0)
127 return val;
128
129 return 0;
130}
131
132static int q2110_config_init(struct phy_device *phydev)
133{
ll3e22ca62022-06-22 10:50:31 +0800134 int i=0,mrvlId;
xjb04a4022021-11-25 15:01:52 +0800135 phydev->supported =
136 SUPPORTED_1000baseT_Full | SUPPORTED_100baseT_Full;
137 phydev->advertising =
138 SUPPORTED_1000baseT_Full | SUPPORTED_100baseT_Full;
139 phydev->state = PHY_NOLINK;
140 phydev->autoneg = AUTONEG_DISABLE;
c.chenfaec22c2022-07-27 19:38:31 -0700141 phy_write(phydev, MII_ADDR_C45 | 0x038033, 0x6801);
ll3e22ca62022-06-22 10:50:31 +0800142 phy_write(phydev, MII_ADDR_C45 | 0x010000, 0x840);
143 phy_write(phydev, MII_ADDR_C45 | 0x03FE1B, 0x48);
144 phy_write(phydev, MII_ADDR_C45 | 0x01FFE4, 0x6B6);
145 phy_write(phydev, MII_ADDR_C45 | 0x010000, 0x0);
146 phy_write(phydev, MII_ADDR_C45 | 0x030000, 0x0);
147 while (i < 5) {
148 mrvlId= phy_read(phydev, MII_ADDR_C45 | 0x03FFE4);
149 if (mrvlId == 0x06BA) {
150 break;
151 }
152 i++;
153 msleep(1);
154 }
155 phy_write(phydev, MII_ADDR_C45 | 0x078032, 0x2020);
156 phy_write(phydev, MII_ADDR_C45 | 0x078031, 0xA28);
157 phy_write(phydev, MII_ADDR_C45 | 0x078031, 0xC28);
c.chenfaec22c2022-07-27 19:38:31 -0700158 phy_write(phydev, MII_ADDR_C45 | 0x03803A, 0xDA44);
159 phy_write(phydev, MII_ADDR_C45 | 0x038039, 0x2C0B);
c.chendf3ef622022-07-13 00:57:58 -0700160
161 phy_write(phydev, MII_ADDR_C45 | 0x038027, 0x1);//TC10 sleep/wakeup capability support
xjb04a4022021-11-25 15:01:52 +0800162 q2110_timing_init(phydev);
163
ll3e22ca62022-06-22 10:50:31 +0800164 q2110_dts_init(phydev);
165
xjb04a4022021-11-25 15:01:52 +0800166 return 0;
167}
168
169static int q2110_loopback(struct phy_device *phydev, bool enable)
170{
171 int val;
172
173 val = phy_read(phydev, Q2110_PCS_CTRL);
174 if (val < 0)
175 return val;
176
177 val &= ~Q2110_LOOPBACK;
178 if (enable)
179 val |= Q2110_LOOPBACK;
180
181 val = phy_write(phydev, Q2110_PCS_CTRL, val);
182 if (val < 0)
183 return val;
184
185 return 0;
186}
187
c.chenbaa06e92022-04-17 23:27:27 -0700188
xjb04a4022021-11-25 15:01:52 +0800189static int q2110_read_status(struct phy_device *phydev)
190{
191 int val;
192
193 phydev->duplex = 1;
194 phydev->pause = 0;
195
196 val = phy_read(phydev, Q2110_T1_AN_STATUS);
197 if (val < 0)
198 return val;
199
xjb04a4022021-11-25 15:01:52 +0800200 if (val & Q2110_T1_LINK_STATUS)
201 phydev->link = 1;
202 else
203 phydev->link = 0;
204
205 val = phy_read(phydev, Q2110_T1_PMA_PMD_CTRL);
206 if (val < 0)
207 return val;
208
209 if (val & Q2110_T1_LINK_TYPE)
210 phydev->speed = SPEED_1000;
211 else
212 phydev->speed = SPEED_100;
213
214 return 0;
215}
216
c.chenae2fc652022-07-11 03:54:53 -0700217int q2220_suspend(struct phy_device *phydev)
218{
xf.li2230aac2022-09-09 00:23:23 -0700219 //xf.li 2022/9/9 modify for LPSD mode
220 printk("phy sleep start\n");
221 phy_write(phydev, MII_ADDR_C45 | 0x038022, 0x1);
222 mdelay(10);
223 printk("reg 038022 = %x\n", phy_read(phydev, (MII_ADDR_C45 | 0x038022)));
224 phy_write(phydev, (MII_ADDR_C45 | 0x038020), 0x1);
225 printk("reg 038020 = %x\n", phy_read(phydev, (MII_ADDR_C45 | 0x038020)));
226 gpio_direction_output(26 + 268, 0);
227
228 return 0;
229 //xf.li 2022/9/9 modify for LPSD mode
c.chenae2fc652022-07-11 03:54:53 -0700230}
231int q2220_resume(struct phy_device *phydev)
232{
xf.li2230aac2022-09-09 00:23:23 -0700233 //xf.li 2022/9/9 modify for LPSD mode
234 printk("phy awake start\n");
235 gpio_direction_output(7 + 268, 1);
236 udelay(1100);
237 gpio_direction_output(26 + 268, 1);
238 gpio_direction_output(7 + 268, 0);
239 q2110_config_init(phydev);
240 return 0;
241 //xf.li 2022/9/9 modify for LPSD mode
c.chenae2fc652022-07-11 03:54:53 -0700242}
243
244
245
xjb04a4022021-11-25 15:01:52 +0800246static int q2110_match_phy_device(struct phy_device *phydev)
247{
c.chenbaa06e92022-04-17 23:27:27 -0700248 return (phydev->c45_ids.device_ids[1] & 0xffffffff) == PHY_ID_88Q2220;
xjb04a4022021-11-25 15:01:52 +0800249}
250
251static struct phy_driver marvell_88q_driver[] = {
252 {
c.chenbaa06e92022-04-17 23:27:27 -0700253 .phy_id = PHY_ID_88Q2220,
xjb04a4022021-11-25 15:01:52 +0800254 .phy_id_mask = 0xfffffff0,
c.chenbaa06e92022-04-17 23:27:27 -0700255 .name = "Marvell 88Q2220",
xjb04a4022021-11-25 15:01:52 +0800256 .config_init = q2110_config_init,
257 .match_phy_device = q2110_match_phy_device,
258 .set_loopback = &q2110_loopback,
259 .read_status = q2110_read_status,
c.chenae2fc652022-07-11 03:54:53 -0700260 .suspend = q2220_suspend,
261 .resume = q2220_resume,
xjb04a4022021-11-25 15:01:52 +0800262 }
263};
264
265module_phy_driver(marvell_88q_driver);