blob: 58ad3bc2fedc853fb4e3be20d57b44ef7d0bec1f [file] [log] [blame]
xjb04a4022021-11-25 15:01:52 +08001/*
2 * nau8810.c -- NAU8810 ALSA Soc Audio driver
3 *
4 * Copyright 2016 Nuvoton Technology Corp.
5 *
6 * Author: David Lin <ctlin0@nuvoton.com>
7 *
8 * Based on WM8974.c
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
15#include <linux/module.h>
16#include <linux/moduleparam.h>
17#include <linux/kernel.h>
18#include <linux/init.h>
19#include <linux/delay.h>
20#include <linux/pm.h>
21#include <linux/i2c.h>
22#include <linux/regmap.h>
23#include <linux/slab.h>
24#include <sound/core.h>
25#include <sound/pcm.h>
26#include <sound/pcm_params.h>
27#include <sound/soc.h>
28#include <sound/initval.h>
29#include <sound/tlv.h>
30#include <linux/of_gpio.h>
31#include <linux/gpio.h>
32#include "nau8810.h"
33
34#define NAU_PLL_FREQ_MAX 100000000
35#define NAU_PLL_FREQ_MIN 90000000
36#define NAU_PLL_REF_MAX 33000000
37#define NAU_PLL_REF_MIN 8000000
38#define NAU_PLL_OPTOP_MIN 6
39
40
41static const int nau8810_mclk_scaler[] = { 10, 15, 20, 30, 40, 60, 80, 120 };
42
43static const struct reg_default nau8810_reg_defaults[] = {
44 { NAU8810_REG_POWER1, 0x0000 },
45 { NAU8810_REG_POWER2, 0x0000 },
46 { NAU8810_REG_POWER3, 0x0000 },
47 { NAU8810_REG_IFACE, 0x0050 },
48 { NAU8810_REG_COMP, 0x0000 },
49 { NAU8810_REG_CLOCK, 0x0140 },
50 { NAU8810_REG_SMPLR, 0x0000 },
51 { NAU8810_REG_DAC, 0x0000 },
52 { NAU8810_REG_DACGAIN, 0x00FF },
53 { NAU8810_REG_ADC, 0x0100 },
54 { NAU8810_REG_ADCGAIN, 0x00FF },
55 { NAU8810_REG_EQ1, 0x012C },
56 { NAU8810_REG_EQ2, 0x002C },
57 { NAU8810_REG_EQ3, 0x002C },
58 { NAU8810_REG_EQ4, 0x002C },
59 { NAU8810_REG_EQ5, 0x002C },
60 { NAU8810_REG_DACLIM1, 0x0032 },
61 { NAU8810_REG_DACLIM2, 0x0000 },
62 { NAU8810_REG_NOTCH1, 0x0000 },
63 { NAU8810_REG_NOTCH2, 0x0000 },
64 { NAU8810_REG_NOTCH3, 0x0000 },
65 { NAU8810_REG_NOTCH4, 0x0000 },
66 { NAU8810_REG_ALC1, 0x0038 },
67 { NAU8810_REG_ALC2, 0x000B },
68 { NAU8810_REG_ALC3, 0x0032 },
69 { NAU8810_REG_NOISEGATE, 0x0000 },
70 { NAU8810_REG_PLLN, 0x0008 },
71 { NAU8810_REG_PLLK1, 0x000C },
72 { NAU8810_REG_PLLK2, 0x0093 },
73 { NAU8810_REG_PLLK3, 0x00E9 },
74 { NAU8810_REG_ATTEN, 0x0000 },
75 { NAU8810_REG_INPUT_SIGNAL, 0x0003 },
76 { NAU8810_REG_PGAGAIN, 0x0010 },
77 { NAU8810_REG_ADCBOOST, 0x0100 },
78 { NAU8810_REG_OUTPUT, 0x0002 },
79 { NAU8810_REG_SPKMIX, 0x0001 },
80 { NAU8810_REG_SPKGAIN, 0x0039 },
81 { NAU8810_REG_MONOMIX, 0x0001 },
82 { NAU8810_REG_POWER4, 0x0000 },
83 { NAU8810_REG_TSLOTCTL1, 0x0000 },
84 { NAU8810_REG_TSLOTCTL2, 0x0020 },
85 { NAU8810_REG_DEVICE_REVID, 0x0000 },
86 { NAU8810_REG_I2C_DEVICEID, 0x001A },
87 { NAU8810_REG_ADDITIONID, 0x00CA },
88 { NAU8810_REG_RESERVE, 0x0124 },
89 { NAU8810_REG_OUTCTL, 0x0001 },
90 { NAU8810_REG_ALC1ENHAN1, 0x0010 },
91 { NAU8810_REG_ALC1ENHAN2, 0x0000 },
92 { NAU8810_REG_MISCCTL, 0x0000 },
93 { NAU8810_REG_OUTTIEOFF, 0x0000 },
94 { NAU8810_REG_AGCP2POUT, 0x0000 },
95 { NAU8810_REG_AGCPOUT, 0x0000 },
96 { NAU8810_REG_AMTCTL, 0x0000 },
97 { NAU8810_REG_OUTTIEOFFMAN, 0x0000 },
98};
99
100static bool nau8810_readable_reg(struct device *dev, unsigned int reg)
101{
102 switch (reg) {
103 case NAU8810_REG_RESET ... NAU8810_REG_SMPLR:
104 case NAU8810_REG_DAC ... NAU8810_REG_DACGAIN:
105 case NAU8810_REG_ADC ... NAU8810_REG_ADCGAIN:
106 case NAU8810_REG_EQ1 ... NAU8810_REG_EQ5:
107 case NAU8810_REG_DACLIM1 ... NAU8810_REG_DACLIM2:
108 case NAU8810_REG_NOTCH1 ... NAU8810_REG_NOTCH4:
109 case NAU8810_REG_ALC1 ... NAU8810_REG_ATTEN:
110 case NAU8810_REG_INPUT_SIGNAL ... NAU8810_REG_PGAGAIN:
111 case NAU8810_REG_ADCBOOST:
112 case NAU8810_REG_OUTPUT ... NAU8810_REG_SPKMIX:
113 case NAU8810_REG_SPKGAIN:
114 case NAU8810_REG_MONOMIX:
115 case NAU8810_REG_POWER4 ... NAU8810_REG_TSLOTCTL2:
116 case NAU8810_REG_DEVICE_REVID ... NAU8810_REG_RESERVE:
117 case NAU8810_REG_OUTCTL ... NAU8810_REG_ALC1ENHAN2:
118 case NAU8810_REG_MISCCTL:
119 case NAU8810_REG_OUTTIEOFF ... NAU8810_REG_OUTTIEOFFMAN:
120 return true;
121 default:
122 return false;
123 }
124}
125
126static bool nau8810_writeable_reg(struct device *dev, unsigned int reg)
127{
128 switch (reg) {
129 case NAU8810_REG_RESET ... NAU8810_REG_SMPLR:
130 case NAU8810_REG_DAC ... NAU8810_REG_DACGAIN:
131 case NAU8810_REG_ADC ... NAU8810_REG_ADCGAIN:
132 case NAU8810_REG_EQ1 ... NAU8810_REG_EQ5:
133 case NAU8810_REG_DACLIM1 ... NAU8810_REG_DACLIM2:
134 case NAU8810_REG_NOTCH1 ... NAU8810_REG_NOTCH4:
135 case NAU8810_REG_ALC1 ... NAU8810_REG_ATTEN:
136 case NAU8810_REG_INPUT_SIGNAL ... NAU8810_REG_PGAGAIN:
137 case NAU8810_REG_ADCBOOST:
138 case NAU8810_REG_OUTPUT ... NAU8810_REG_SPKMIX:
139 case NAU8810_REG_SPKGAIN:
140 case NAU8810_REG_MONOMIX:
141 case NAU8810_REG_POWER4 ... NAU8810_REG_TSLOTCTL2:
142 case NAU8810_REG_OUTCTL ... NAU8810_REG_ALC1ENHAN2:
143 case NAU8810_REG_MISCCTL:
144 case NAU8810_REG_OUTTIEOFF ... NAU8810_REG_OUTTIEOFFMAN:
145 return true;
146 default:
147 return false;
148 }
149}
150
151static bool nau8810_volatile_reg(struct device *dev, unsigned int reg)
152{
153 switch (reg) {
154 case NAU8810_REG_RESET:
155 case NAU8810_REG_DEVICE_REVID ... NAU8810_REG_RESERVE:
156 return true;
157 default:
158 return false;
159 }
160}
161
162/* The EQ parameters get function is to get the 5 band equalizer control.
163 * The regmap raw read can't work here because regmap doesn't provide
164 * value format for value width of 9 bits. Therefore, the driver reads data
165 * from cache and makes value format according to the endianness of
166 * bytes type control element.
167 */
168static int nau8810_eq_get(struct snd_kcontrol *kcontrol,
169 struct snd_ctl_elem_value *ucontrol)
170{
171 struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
172 struct nau8810 *nau8810 = snd_soc_component_get_drvdata(component);
173 struct soc_bytes_ext *params = (void *)kcontrol->private_value;
174 int i, reg, reg_val;
175 u16 *val;
176
177 val = (u16 *)ucontrol->value.bytes.data;
178 reg = NAU8810_REG_EQ1;
179 for (i = 0; i < params->max / sizeof(u16); i++) {
180 regmap_read(nau8810->regmap, reg + i, &reg_val);
181 /* conversion of 16-bit integers between native CPU format
182 * and big endian format
183 */
184 reg_val = cpu_to_be16(reg_val);
185 memcpy(val + i, &reg_val, sizeof(reg_val));
186 }
187
188 return 0;
189}
190
191/* The EQ parameters put function is to make configuration of 5 band equalizer
192 * control. These configuration includes central frequency, equalizer gain,
193 * cut-off frequency, bandwidth control, and equalizer path.
194 * The regmap raw write can't work here because regmap doesn't provide
195 * register and value format for register with address 7 bits and value 9 bits.
196 * Therefore, the driver makes value format according to the endianness of
197 * bytes type control element and writes data to codec.
198 */
199static int nau8810_eq_put(struct snd_kcontrol *kcontrol,
200 struct snd_ctl_elem_value *ucontrol)
201{
202 struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
203 struct nau8810 *nau8810 = snd_soc_component_get_drvdata(component);
204 struct soc_bytes_ext *params = (void *)kcontrol->private_value;
205 void *data;
206 u16 *val, value;
207 int i, reg, ret;
208
209 data = kmemdup(ucontrol->value.bytes.data,
210 params->max, GFP_KERNEL | GFP_DMA);
211 if (!data)
212 return -ENOMEM;
213
214 val = (u16 *)data;
215 reg = NAU8810_REG_EQ1;
216 for (i = 0; i < params->max / sizeof(u16); i++) {
217 /* conversion of 16-bit integers between native CPU format
218 * and big endian format
219 */
220 value = be16_to_cpu(*(val + i));
221 ret = regmap_write(nau8810->regmap, reg + i, value);
222 if (ret) {
223 dev_err(component->dev, "EQ configuration fail, register: %x ret: %d\n",
224 reg + i, ret);
225 kfree(data);
226 return ret;
227 }
228 }
229 kfree(data);
230
231 return 0;
232}
233
234static const char * const nau8810_companding[] = {
235 "Off", "NC", "u-law", "A-law" };
236
237static const struct soc_enum nau8810_companding_adc_enum =
238 SOC_ENUM_SINGLE(NAU8810_REG_COMP, NAU8810_ADCCM_SFT,
239 ARRAY_SIZE(nau8810_companding), nau8810_companding);
240
241static const struct soc_enum nau8810_companding_dac_enum =
242 SOC_ENUM_SINGLE(NAU8810_REG_COMP, NAU8810_DACCM_SFT,
243 ARRAY_SIZE(nau8810_companding), nau8810_companding);
244
245static const char * const nau8810_deemp[] = {
246 "None", "32kHz", "44.1kHz", "48kHz" };
247
248static const struct soc_enum nau8810_deemp_enum =
249 SOC_ENUM_SINGLE(NAU8810_REG_DAC, NAU8810_DEEMP_SFT,
250 ARRAY_SIZE(nau8810_deemp), nau8810_deemp);
251
252static const char * const nau8810_eqmode[] = {"Capture", "Playback" };
253
254static const struct soc_enum nau8810_eqmode_enum =
255 SOC_ENUM_SINGLE(NAU8810_REG_EQ1, NAU8810_EQM_SFT,
256 ARRAY_SIZE(nau8810_eqmode), nau8810_eqmode);
257
258static const char * const nau8810_alc[] = {"Normal", "Limiter" };
259
260static const struct soc_enum nau8810_alc_enum =
261 SOC_ENUM_SINGLE(NAU8810_REG_ALC3, NAU8810_ALCM_SFT,
262 ARRAY_SIZE(nau8810_alc), nau8810_alc);
263
264static const DECLARE_TLV_DB_SCALE(digital_tlv, -12750, 50, 1);
265static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
266static const DECLARE_TLV_DB_SCALE(inpga_tlv, -1200, 75, 0);
267static const DECLARE_TLV_DB_SCALE(spk_tlv, -5700, 100, 0);
268
269static const struct snd_kcontrol_new nau8810_snd_controls[] = {
270 SOC_ENUM("ADC Companding", nau8810_companding_adc_enum),
271 SOC_ENUM("DAC Companding", nau8810_companding_dac_enum),
272 SOC_ENUM("DAC De-emphasis", nau8810_deemp_enum),
273
274 SOC_ENUM("EQ Function", nau8810_eqmode_enum),
275 SND_SOC_BYTES_EXT("EQ Parameters", 10,
276 nau8810_eq_get, nau8810_eq_put),
277
278 SOC_SINGLE("DAC Inversion Switch", NAU8810_REG_DAC,
279 NAU8810_DACPL_SFT, 1, 0),
280 SOC_SINGLE_TLV("Playback Volume", NAU8810_REG_DACGAIN,
281 NAU8810_DACGAIN_SFT, 0xff, 0, digital_tlv),
282
283 SOC_SINGLE("High Pass Filter Switch", NAU8810_REG_ADC,
284 NAU8810_HPFEN_SFT, 1, 0),
285 SOC_SINGLE("High Pass Cut Off", NAU8810_REG_ADC,
286 NAU8810_HPF_SFT, 0x7, 0),
287
288 SOC_SINGLE("ADC Inversion Switch", NAU8810_REG_ADC,
289 NAU8810_ADCPL_SFT, 1, 0),
290 SOC_SINGLE_TLV("Capture Volume", NAU8810_REG_ADCGAIN,
291 NAU8810_ADCGAIN_SFT, 0xff, 0, digital_tlv),
292
293 SOC_SINGLE_TLV("EQ1 Volume", NAU8810_REG_EQ1,
294 NAU8810_EQ1GC_SFT, 0x18, 1, eq_tlv),
295 SOC_SINGLE_TLV("EQ2 Volume", NAU8810_REG_EQ2,
296 NAU8810_EQ2GC_SFT, 0x18, 1, eq_tlv),
297 SOC_SINGLE_TLV("EQ3 Volume", NAU8810_REG_EQ3,
298 NAU8810_EQ3GC_SFT, 0x18, 1, eq_tlv),
299 SOC_SINGLE_TLV("EQ4 Volume", NAU8810_REG_EQ4,
300 NAU8810_EQ4GC_SFT, 0x18, 1, eq_tlv),
301 SOC_SINGLE_TLV("EQ5 Volume", NAU8810_REG_EQ5,
302 NAU8810_EQ5GC_SFT, 0x18, 1, eq_tlv),
303
304 SOC_SINGLE("DAC Limiter Switch", NAU8810_REG_DACLIM1,
305 NAU8810_DACLIMEN_SFT, 1, 0),
306 SOC_SINGLE("DAC Limiter Decay", NAU8810_REG_DACLIM1,
307 NAU8810_DACLIMDCY_SFT, 0xf, 0),
308 SOC_SINGLE("DAC Limiter Attack", NAU8810_REG_DACLIM1,
309 NAU8810_DACLIMATK_SFT, 0xf, 0),
310 SOC_SINGLE("DAC Limiter Threshold", NAU8810_REG_DACLIM2,
311 NAU8810_DACLIMTHL_SFT, 0x7, 0),
312 SOC_SINGLE("DAC Limiter Boost", NAU8810_REG_DACLIM2,
313 NAU8810_DACLIMBST_SFT, 0xf, 0),
314
315 SOC_ENUM("ALC Mode", nau8810_alc_enum),
316 SOC_SINGLE("ALC Enable Switch", NAU8810_REG_ALC1,
317 NAU8810_ALCEN_SFT, 1, 0),
318 SOC_SINGLE("ALC Max Volume", NAU8810_REG_ALC1,
319 NAU8810_ALCMXGAIN_SFT, 0x7, 0),
320 SOC_SINGLE("ALC Min Volume", NAU8810_REG_ALC1,
321 NAU8810_ALCMINGAIN_SFT, 0x7, 0),
322 SOC_SINGLE("ALC ZC Switch", NAU8810_REG_ALC2,
323 NAU8810_ALCZC_SFT, 1, 0),
324 SOC_SINGLE("ALC Hold", NAU8810_REG_ALC2,
325 NAU8810_ALCHT_SFT, 0xf, 0),
326 SOC_SINGLE("ALC Target", NAU8810_REG_ALC2,
327 NAU8810_ALCSL_SFT, 0xf, 0),
328 SOC_SINGLE("ALC Decay", NAU8810_REG_ALC3,
329 NAU8810_ALCDCY_SFT, 0xf, 0),
330 SOC_SINGLE("ALC Attack", NAU8810_REG_ALC3,
331 NAU8810_ALCATK_SFT, 0xf, 0),
332 SOC_SINGLE("ALC Noise Gate Switch", NAU8810_REG_NOISEGATE,
333 NAU8810_ALCNEN_SFT, 1, 0),
334 SOC_SINGLE("ALC Noise Gate Threshold", NAU8810_REG_NOISEGATE,
335 NAU8810_ALCNTH_SFT, 0x7, 0),
336
337 SOC_SINGLE("PGA ZC Switch", NAU8810_REG_PGAGAIN,
338 NAU8810_PGAZC_SFT, 1, 0),
339 SOC_SINGLE_TLV("PGA Volume", NAU8810_REG_PGAGAIN,
340 NAU8810_PGAGAIN_SFT, 0x3f, 0, inpga_tlv),
341
342 SOC_SINGLE("Speaker ZC Switch", NAU8810_REG_SPKGAIN,
343 NAU8810_SPKZC_SFT, 1, 0),
344 SOC_SINGLE("Speaker Mute Switch", NAU8810_REG_SPKGAIN,
345 NAU8810_SPKMT_SFT, 1, 0),
346 SOC_SINGLE_TLV("Speaker Volume", NAU8810_REG_SPKGAIN,
347 NAU8810_SPKGAIN_SFT, 0x3f, 0, spk_tlv),
348
349 SOC_SINGLE("Capture Boost(+20dB)", NAU8810_REG_ADCBOOST,
350 NAU8810_PGABST_SFT, 1, 0),
351 SOC_SINGLE("Mono Mute Switch", NAU8810_REG_MONOMIX,
352 NAU8810_MOUTMXMT_SFT, 1, 0),
353
354 SOC_SINGLE("DAC Oversampling Rate(128x) Switch", NAU8810_REG_DAC,
355 NAU8810_DACOS_SFT, 1, 0),
356 SOC_SINGLE("ADC Oversampling Rate(128x) Switch", NAU8810_REG_ADC,
357 NAU8810_ADCOS_SFT, 1, 0),
358};
359
360/* Speaker Output Mixer */
361static const struct snd_kcontrol_new nau8810_speaker_mixer_controls[] = {
362 SOC_DAPM_SINGLE("Line Bypass Switch", NAU8810_REG_SPKMIX,
363 NAU8810_BYPSPK_SFT, 1, 0),
364 SOC_DAPM_SINGLE("PCM Playback Switch", NAU8810_REG_SPKMIX,
365 NAU8810_DACSPK_SFT, 1, 0),
366};
367
368/* Mono Output Mixer */
369static const struct snd_kcontrol_new nau8810_mono_mixer_controls[] = {
370 SOC_DAPM_SINGLE("Line Bypass Switch", NAU8810_REG_MONOMIX,
371 NAU8810_BYPMOUT_SFT, 1, 0),
372 SOC_DAPM_SINGLE("PCM Playback Switch", NAU8810_REG_MONOMIX,
373 NAU8810_DACMOUT_SFT, 1, 0),
374};
375
376/* PGA Mute */
377static const struct snd_kcontrol_new nau8810_pgaboost_mixer_controls[] = {
378 SOC_DAPM_SINGLE("PGA Mute Switch", NAU8810_REG_PGAGAIN,
379 NAU8810_PGAMT_SFT, 1, 1),
380 SOC_DAPM_SINGLE("PMIC PGA Switch", NAU8810_REG_ADCBOOST,
381 NAU8810_PMICBSTGAIN_SFT, 0x7, 0),
382};
383
384/* Input PGA */
385static const struct snd_kcontrol_new nau8810_inpga[] = {
386 SOC_DAPM_SINGLE("MicN Switch", NAU8810_REG_INPUT_SIGNAL,
387 NAU8810_NMICPGA_SFT, 1, 0),
388 SOC_DAPM_SINGLE("MicP Switch", NAU8810_REG_INPUT_SIGNAL,
389 NAU8810_PMICPGA_SFT, 1, 0),
390};
391
392/* Loopback Switch */
393static const struct snd_kcontrol_new nau8810_loopback =
394 SOC_DAPM_SINGLE("Switch", NAU8810_REG_COMP,
395 NAU8810_ADDAP_SFT, 1, 0);
396
397static int check_mclk_select_pll(struct snd_soc_dapm_widget *source,
398 struct snd_soc_dapm_widget *sink)
399{
400 struct snd_soc_component *component = snd_soc_dapm_to_component(source->dapm);
401 struct nau8810 *nau8810 = snd_soc_component_get_drvdata(component);
402 unsigned int value;
403
404 regmap_read(nau8810->regmap, NAU8810_REG_CLOCK, &value);
405 return (value & NAU8810_CLKM_MASK);
406}
407
408static const struct snd_soc_dapm_widget nau8810_dapm_widgets[] = {
409 SND_SOC_DAPM_MIXER("Speaker Mixer", NAU8810_REG_POWER3,
410 NAU8810_SPKMX_EN_SFT, 0, &nau8810_speaker_mixer_controls[0],
411 ARRAY_SIZE(nau8810_speaker_mixer_controls)),
412 SND_SOC_DAPM_MIXER("Mono Mixer", NAU8810_REG_POWER3,
413 NAU8810_MOUTMX_EN_SFT, 0, &nau8810_mono_mixer_controls[0],
414 ARRAY_SIZE(nau8810_mono_mixer_controls)),
415 SND_SOC_DAPM_DAC("DAC", "Playback", NAU8810_REG_POWER3,
416 NAU8810_DAC_EN_SFT, 0),
417 SND_SOC_DAPM_ADC("ADC", "Capture", NAU8810_REG_POWER2,
418 NAU8810_ADC_EN_SFT, 0),
419 SND_SOC_DAPM_PGA("SpkN Out", NAU8810_REG_POWER3,
420 NAU8810_NSPK_EN_SFT, 0, NULL, 0),
421 SND_SOC_DAPM_PGA("SpkP Out", NAU8810_REG_POWER3,
422 NAU8810_PSPK_EN_SFT, 0, NULL, 0),
423 SND_SOC_DAPM_PGA("Mono Out", NAU8810_REG_POWER3,
424 NAU8810_MOUT_EN_SFT, 0, NULL, 0),
425
426 SND_SOC_DAPM_MIXER("Input PGA", NAU8810_REG_POWER2,
427 NAU8810_PGA_EN_SFT, 0, nau8810_inpga,
428 ARRAY_SIZE(nau8810_inpga)),
429 SND_SOC_DAPM_MIXER("Input Boost Stage", NAU8810_REG_POWER2,
430 NAU8810_BST_EN_SFT, 0, nau8810_pgaboost_mixer_controls,
431 ARRAY_SIZE(nau8810_pgaboost_mixer_controls)),
432
433 SND_SOC_DAPM_SUPPLY("Mic Bias", NAU8810_REG_POWER1,
434 NAU8810_MICBIAS_EN_SFT, 0, NULL, 0),
435 SND_SOC_DAPM_SUPPLY("PLL", NAU8810_REG_POWER1,
436 NAU8810_PLL_EN_SFT, 0, NULL, 0),
437
438 SND_SOC_DAPM_SWITCH("Digital Loopback", SND_SOC_NOPM, 0, 0,
439 &nau8810_loopback),
440
441 SND_SOC_DAPM_INPUT("MICN"),
442 SND_SOC_DAPM_INPUT("MICP"),
443 SND_SOC_DAPM_OUTPUT("MONOOUT"),
444 SND_SOC_DAPM_OUTPUT("SPKOUTP"),
445 SND_SOC_DAPM_OUTPUT("SPKOUTN"),
446};
447
448static const struct snd_soc_dapm_route nau8810_dapm_routes[] = {
449 {"DAC", NULL, "PLL", check_mclk_select_pll},
450
451 /* Mono output mixer */
452 {"Mono Mixer", "PCM Playback Switch", "DAC"},
453 {"Mono Mixer", "Line Bypass Switch", "Input Boost Stage"},
454
455 /* Speaker output mixer */
456 {"Speaker Mixer", "PCM Playback Switch", "DAC"},
457 {"Speaker Mixer", "Line Bypass Switch", "Input Boost Stage"},
458
459 /* Outputs */
460 {"Mono Out", NULL, "Mono Mixer"},
461 {"MONOOUT", NULL, "Mono Out"},
462 {"SpkN Out", NULL, "Speaker Mixer"},
463 {"SpkP Out", NULL, "Speaker Mixer"},
464 {"SPKOUTN", NULL, "SpkN Out"},
465 {"SPKOUTP", NULL, "SpkP Out"},
466
467 /* Input Boost Stage */
468 {"ADC", NULL, "Input Boost Stage"},
469 {"ADC", NULL, "PLL", check_mclk_select_pll},
470 {"Input Boost Stage", "PGA Mute Switch", "Input PGA"},
471 {"Input Boost Stage", "PMIC PGA Switch", "MICP"},
472
473 /* Input PGA */
474 {"Input PGA", NULL, "Mic Bias"},
475 {"Input PGA", "MicN Switch", "MICN"},
476 {"Input PGA", "MicP Switch", "MICP"},
477
478 /* Digital Looptack */
479 {"Digital Loopback", "Switch", "ADC"},
480 {"DAC", NULL, "Digital Loopback"},
481};
482
483static int nau8810_set_sysclk(struct snd_soc_dai *dai,
484 int clk_id, unsigned int freq, int dir)
485{
486 struct snd_soc_component *component = dai->component;
487 struct nau8810 *nau8810 = snd_soc_component_get_drvdata(component);
488
489 nau8810->clk_id = clk_id;
490 nau8810->sysclk = freq;
491 dev_dbg(nau8810->dev, "master sysclk %dHz, source %s\n",
492 freq, clk_id == NAU8810_SCLK_PLL ? "PLL" : "MCLK");
493
494 return 0;
495}
496
497static int nau88l0_calc_pll(unsigned int pll_in,
498 unsigned int fs, struct nau8810_pll *pll_param)
499{
500 u64 f2, f2_max, pll_ratio;
501 int i, scal_sel;
502
503 if (pll_in > NAU_PLL_REF_MAX || pll_in < NAU_PLL_REF_MIN)
504 return -EINVAL;
505
506 f2_max = 0;
507 scal_sel = ARRAY_SIZE(nau8810_mclk_scaler);
508 for (i = 0; i < ARRAY_SIZE(nau8810_mclk_scaler); i++) {
509 f2 = 256 * fs * 4 * nau8810_mclk_scaler[i] / 10;
510 if (f2 > NAU_PLL_FREQ_MIN && f2 < NAU_PLL_FREQ_MAX &&
511 f2_max < f2) {
512 f2_max = f2;
513 scal_sel = i;
514 }
515 }
516 if (ARRAY_SIZE(nau8810_mclk_scaler) == scal_sel)
517 return -EINVAL;
518 pll_param->mclk_scaler = scal_sel;
519 f2 = f2_max;
520
521 /* Calculate the PLL 4-bit integer input and the PLL 24-bit fractional
522 * input; round up the 24+4bit.
523 */
524 pll_ratio = div_u64(f2 << 28, pll_in);
525 pll_param->pre_factor = 0;
526 if (((pll_ratio >> 28) & 0xF) < NAU_PLL_OPTOP_MIN) {
527 pll_ratio <<= 1;
528 pll_param->pre_factor = 1;
529 }
530 pll_param->pll_int = (pll_ratio >> 28) & 0xF;
531 pll_param->pll_frac = ((pll_ratio & 0xFFFFFFF) >> 4);
532
533 return 0;
534}
535
536static int nau8810_set_pll(struct snd_soc_dai *codec_dai, int pll_id,
537 int source, unsigned int freq_in, unsigned int freq_out)
538{
539 struct snd_soc_component *component = codec_dai->component;
540 struct nau8810 *nau8810 = snd_soc_component_get_drvdata(component);
541 struct regmap *map = nau8810->regmap;
542 struct nau8810_pll *pll_param = &nau8810->pll;
543 int ret, fs;
544
545 fs = freq_out / 256;
546 ret = nau88l0_calc_pll(freq_in, fs, pll_param);
547 if (ret < 0) {
548 dev_err(nau8810->dev, "Unsupported input clock %d\n", freq_in);
549 return ret;
550 }
551 dev_info(nau8810->dev, "pll_int=%x pll_frac=%x mclk_scaler=%x pre_factor=%x\n",
552 pll_param->pll_int, pll_param->pll_frac, pll_param->mclk_scaler,
553 pll_param->pre_factor);
554
555 regmap_update_bits(map, NAU8810_REG_PLLN,
556 NAU8810_PLLMCLK_DIV2 | NAU8810_PLLN_MASK,
557 (pll_param->pre_factor ? NAU8810_PLLMCLK_DIV2 : 0) |
558 pll_param->pll_int);
559 regmap_write(map, NAU8810_REG_PLLK1,
560 (pll_param->pll_frac >> NAU8810_PLLK1_SFT) &
561 NAU8810_PLLK1_MASK);
562 regmap_write(map, NAU8810_REG_PLLK2,
563 (pll_param->pll_frac >> NAU8810_PLLK2_SFT) &
564 NAU8810_PLLK2_MASK);
565 regmap_write(map, NAU8810_REG_PLLK3,
566 pll_param->pll_frac & NAU8810_PLLK3_MASK);
567 regmap_update_bits(map, NAU8810_REG_CLOCK, NAU8810_MCLKSEL_MASK,
568 pll_param->mclk_scaler << NAU8810_MCLKSEL_SFT);
569 regmap_update_bits(map, NAU8810_REG_CLOCK,
570 NAU8810_CLKM_MASK, NAU8810_CLKM_PLL);
571
572 return 0;
573}
574
575static int nau8810_set_dai_fmt(struct snd_soc_dai *codec_dai,
576 unsigned int fmt)
577{
578 struct snd_soc_component *component = codec_dai->component;
579 struct nau8810 *nau8810 = snd_soc_component_get_drvdata(component);
580 u16 ctrl1_val = 0, ctrl2_val = 0;
581
582 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
583 case SND_SOC_DAIFMT_CBM_CFM:
584 ctrl2_val |= NAU8810_CLKIO_MASTER;
585 break;
586 case SND_SOC_DAIFMT_CBS_CFS:
587 break;
588 default:
589 return -EINVAL;
590 }
591
592 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
593 case SND_SOC_DAIFMT_I2S:
594 ctrl1_val |= NAU8810_AIFMT_I2S;
595 break;
596 case SND_SOC_DAIFMT_RIGHT_J:
597 break;
598 case SND_SOC_DAIFMT_LEFT_J:
599 ctrl1_val |= NAU8810_AIFMT_LEFT;
600 break;
601 case SND_SOC_DAIFMT_DSP_A:
602 ctrl1_val |= NAU8810_AIFMT_PCM_A;
603 break;
604 default:
605 return -EINVAL;
606 }
607
608 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
609 case SND_SOC_DAIFMT_NB_NF:
610 break;
611 case SND_SOC_DAIFMT_IB_IF:
612 ctrl1_val |= NAU8810_BCLKP_IB | NAU8810_FSP_IF;
613 break;
614 case SND_SOC_DAIFMT_IB_NF:
615 ctrl1_val |= NAU8810_BCLKP_IB;
616 break;
617 case SND_SOC_DAIFMT_NB_IF:
618 ctrl1_val |= NAU8810_FSP_IF;
619 break;
620 default:
621 return -EINVAL;
622 }
623
624 regmap_update_bits(nau8810->regmap, NAU8810_REG_IFACE,
625 NAU8810_AIFMT_MASK | NAU8810_FSP_IF |
626 NAU8810_BCLKP_IB, ctrl1_val);
627 regmap_update_bits(nau8810->regmap, NAU8810_REG_CLOCK,
628 NAU8810_CLKIO_MASK, ctrl2_val);
629
630 return 0;
631}
632
633static int nau8810_mclk_clkdiv(struct nau8810 *nau8810, int rate)
634{
635 int i, sclk, imclk = rate * 256, div = 0;
636
637 if (!nau8810->sysclk) {
638 dev_err(nau8810->dev, "Make mclk div configuration fail because of invalid system clock\n");
639 return -EINVAL;
640 }
641
642 /* Configure the master clock prescaler div to make system
643 * clock to approximate the internal master clock (IMCLK);
644 * and large or equal to IMCLK.
645 */
646 for (i = 1; i < ARRAY_SIZE(nau8810_mclk_scaler); i++) {
647 sclk = (nau8810->sysclk * 10) /
648 nau8810_mclk_scaler[i];
649 if (sclk < imclk)
650 break;
651 div = i;
652 }
653 dev_dbg(nau8810->dev,
654 "master clock prescaler %x for fs %d\n", div, rate);
655
656 /* master clock from MCLK and disable PLL */
657 regmap_update_bits(nau8810->regmap, NAU8810_REG_CLOCK,
658 NAU8810_MCLKSEL_MASK, (div << NAU8810_MCLKSEL_SFT));
659 regmap_update_bits(nau8810->regmap, NAU8810_REG_CLOCK,
660 NAU8810_CLKM_MASK, NAU8810_CLKM_MCLK);
661
662 return 0;
663}
664
665static int nau8810_pcm_hw_params(struct snd_pcm_substream *substream,
666 struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
667{
668 struct snd_soc_component *component = dai->component;
669 struct nau8810 *nau8810 = snd_soc_component_get_drvdata(component);
670 int val_len = 0, val_rate = 0, ret = 0;
671
672 switch (params_width(params)) {
673 case 16:
674 break;
675 case 20:
676 val_len |= NAU8810_WLEN_20;
677 break;
678 case 24:
679 val_len |= NAU8810_WLEN_24;
680 break;
681 case 32:
682 val_len |= NAU8810_WLEN_32;
683 break;
684 }
685
686 switch (params_rate(params)) {
687 case 8000:
688 val_rate |= NAU8810_SMPLR_8K;
689 break;
690 case 11025:
691 val_rate |= NAU8810_SMPLR_12K;
692 break;
693 case 16000:
694 val_rate |= NAU8810_SMPLR_16K;
695 break;
696 case 22050:
697 val_rate |= NAU8810_SMPLR_24K;
698 break;
699 case 32000:
700 val_rate |= NAU8810_SMPLR_32K;
701 break;
702 case 44100:
703 case 48000:
704 break;
705 }
706
707 regmap_update_bits(nau8810->regmap, NAU8810_REG_IFACE,
708 NAU8810_WLEN_MASK, val_len);
709 regmap_update_bits(nau8810->regmap, NAU8810_REG_SMPLR,
710 NAU8810_SMPLR_MASK, val_rate);
711
712 /* If the master clock is from MCLK, provide the runtime FS for driver
713 * to get the master clock prescaler configuration.
714 */
715 if (nau8810->clk_id == NAU8810_SCLK_MCLK) {
716 ret = nau8810_mclk_clkdiv(nau8810, params_rate(params));
717 if (ret < 0)
718 dev_err(nau8810->dev, "MCLK div configuration fail\n");
719 }
720
721 return ret;
722}
723
724static int nau8810_set_bias_level(struct snd_soc_component *component,
725 enum snd_soc_bias_level level)
726{
727 struct nau8810 *nau8810 = snd_soc_component_get_drvdata(component);
728 struct regmap *map = nau8810->regmap;
729
730 switch (level) {
731 case SND_SOC_BIAS_ON:
732 case SND_SOC_BIAS_PREPARE:
733 regmap_update_bits(map, NAU8810_REG_POWER1,
734 NAU8810_REFIMP_MASK, NAU8810_REFIMP_80K);
735 break;
736
737 case SND_SOC_BIAS_STANDBY:
738 regmap_update_bits(map, NAU8810_REG_POWER1,
739 NAU8810_IOBUF_EN | NAU8810_ABIAS_EN,
740 NAU8810_IOBUF_EN | NAU8810_ABIAS_EN);
741
742 if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
743 regcache_sync(map);
744 regmap_update_bits(map, NAU8810_REG_POWER1,
745 NAU8810_REFIMP_MASK, NAU8810_REFIMP_3K);
746 mdelay(100);
747 }
748 regmap_update_bits(map, NAU8810_REG_POWER1,
749 NAU8810_REFIMP_MASK, NAU8810_REFIMP_300K);
750 break;
751
752 case SND_SOC_BIAS_OFF:
753 regmap_write(map, NAU8810_REG_POWER1, 0);
754 regmap_write(map, NAU8810_REG_POWER2, 0);
755 regmap_write(map, NAU8810_REG_POWER3, 0);
756 break;
757 }
758
759 return 0;
760}
761
762
763#define NAU8810_RATES (SNDRV_PCM_RATE_8000_48000)
764
765#define NAU8810_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
766 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
767
768static const struct snd_soc_dai_ops nau8810_ops = {
769 .hw_params = nau8810_pcm_hw_params,
770 .set_fmt = nau8810_set_dai_fmt,
771 .set_sysclk = nau8810_set_sysclk,
772 .set_pll = nau8810_set_pll,
773};
774
775static struct snd_soc_dai_driver nau8810_dai = {
776 .name = "nau8810-hifi",
777 .playback = {
778 .stream_name = "Playback",
779 .channels_min = 1,
780 .channels_max = 2, /* Only 1 channel of data */
781 .rates = NAU8810_RATES,
782 .formats = NAU8810_FORMATS,
783 },
784 .capture = {
785 .stream_name = "Capture",
786 .channels_min = 1,
787 .channels_max = 2, /* Only 1 channel of data */
788 .rates = NAU8810_RATES,
789 .formats = NAU8810_FORMATS,
790 },
791 .ops = &nau8810_ops,
792 .symmetric_rates = 1,
793};
794
795static const struct regmap_config nau8810_regmap_config = {
796 .reg_bits = 7,
797 .val_bits = 9,
798
799 .max_register = NAU8810_REG_MAX,
800 .readable_reg = nau8810_readable_reg,
801 .writeable_reg = nau8810_writeable_reg,
802 .volatile_reg = nau8810_volatile_reg,
803
804 .cache_type = REGCACHE_RBTREE,
805 .reg_defaults = nau8810_reg_defaults,
806 .num_reg_defaults = ARRAY_SIZE(nau8810_reg_defaults),
807};
808
809static const struct snd_soc_component_driver nau8810_component_driver = {
810 .set_bias_level = nau8810_set_bias_level,
811 .controls = nau8810_snd_controls,
812 .num_controls = ARRAY_SIZE(nau8810_snd_controls),
813 .dapm_widgets = nau8810_dapm_widgets,
814 .num_dapm_widgets = ARRAY_SIZE(nau8810_dapm_widgets),
815 .dapm_routes = nau8810_dapm_routes,
816 .num_dapm_routes = ARRAY_SIZE(nau8810_dapm_routes),
817 .suspend_bias_off = 1,
818 .idle_bias_on = 1,
819 .use_pmdown_time = 1,
820 .endianness = 1,
821 .non_legacy_dai_naming = 1,
822};
823
824//tianyan@2021.8.2 modify for compatible codec tlv320aic3104 and add loopback test start
825static struct regmap *nau8810_regmap = NULL;
826
827
828static void nau8810_set_nau8810_config(struct regmap *regmap)
829{
830 nau8810_regmap = regmap;
831}
832
833/*
834*Get nau8810 config status
835*@return,null is not configed
836*/
837struct regmap * nau8810_get_nau8810_config(void)
838{
839 return nau8810_regmap;
840}
841
842void nau8810_loopback_test(void)
843{
844 regmap_write(nau8810_regmap,NAU8810_REG_POWER1, 0x1d);
845 regmap_write(nau8810_regmap,NAU8810_REG_POWER2, 0x15);
846 regmap_write(nau8810_regmap,NAU8810_REG_POWER3, 0xed);
847 regmap_write(nau8810_regmap,NAU8810_REG_COMP, 0x01);
848 regmap_write(nau8810_regmap,NAU8810_REG_SPKMIX, 0x03);
849}
850//tianyan@2021.8.2 modify for compatible codec tlv320aic3104 and add loopback test end
851
852static int nau8810_i2c_probe(struct i2c_client *i2c,
853 const struct i2c_device_id *id)
854{
855 struct device *dev = &i2c->dev;
856 struct nau8810 *nau8810 = dev_get_platdata(dev);
857//tianyan@2021.8.24 modify for open nau8810 power start
858 int nau8810_power_gpio;
859
860 nau8810_power_gpio = of_get_named_gpio(i2c->dev.of_node, "nau8810-power-gpio", 0);
861 if(nau8810_power_gpio >0){
862 if(gpio_request(nau8810_power_gpio ,"nau8810 power gpio")){
863 printk("nau8810_power_gpio request err!\n");
864 }
865 gpio_direction_output(nau8810_power_gpio, 1);
866 gpio_set_value(nau8810_power_gpio, 1);
867 }
868//tianyan@2021.8.24 modify for open nau8810 power end
869
870 if (!nau8810) {
871 nau8810 = devm_kzalloc(dev, sizeof(*nau8810), GFP_KERNEL);
872 if (!nau8810)
873 return -ENOMEM;
874 }
875 i2c_set_clientdata(i2c, nau8810);
876
877 nau8810->regmap = devm_regmap_init_i2c(i2c, &nau8810_regmap_config);
878 if (IS_ERR(nau8810->regmap))
879 return PTR_ERR(nau8810->regmap);
880 nau8810->dev = dev;
881
882 regmap_write(nau8810->regmap, NAU8810_REG_RESET, 0x00);
883
884//tianyan@2021.8.2 modify for compatible codec tlv320aic3104 and add loopback test start
885 if(regmap_write(nau8810->regmap,NAU8810_REG_IFACE,0x0050))
886 {
887 printk("Not find nau8810 codec!\n");
xj112b9672022-01-25 16:13:48 +0800888 //return -ENXIO;
xjb04a4022021-11-25 15:01:52 +0800889 }
890 printk("Find nau8810 codec!\n");
891 nau8810_set_nau8810_config(nau8810->regmap);
892//tianyan@2021.8.2 modify for compatible codec tlv320aic3104 and add loopback test end
893
894 return devm_snd_soc_register_component(dev,
895 &nau8810_component_driver, &nau8810_dai, 1);
896}
897
898static const struct i2c_device_id nau8810_i2c_id[] = {
899 { "nau8810", 0 },
900 { }
901};
902MODULE_DEVICE_TABLE(i2c, nau8810_i2c_id);
903
904#ifdef CONFIG_OF
905static const struct of_device_id nau8810_of_match[] = {
906 { .compatible = "nuvoton,nau8810", },
907 { }
908};
909MODULE_DEVICE_TABLE(of, nau8810_of_match);
910#endif
911
912static struct i2c_driver nau8810_i2c_driver = {
913 .driver = {
914 .name = "nau8810",
915 .of_match_table = of_match_ptr(nau8810_of_match),
916 },
917 .probe = nau8810_i2c_probe,
918 .id_table = nau8810_i2c_id,
919};
920
921module_i2c_driver(nau8810_i2c_driver);
922
923MODULE_DESCRIPTION("ASoC NAU8810 driver");
924MODULE_AUTHOR("David Lin <ctlin0@nuvoton.com>");
925MODULE_LICENSE("GPL v2");