blob: 6a8c279a4b20b472a2c245b8d7c6aacc794c3d31 [file] [log] [blame]
xjb04a4022021-11-25 15:01:52 +08001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
21#include <linux/slab.h>
22#include <linux/delay.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/pm_runtime.h>
26#include <linux/of.h>
27#include <linux/of_platform.h>
28#include <linux/of_device.h>
29#include <linux/platform_data/davinci_asp.h>
30#include <linux/math64.h>
31
32#include <sound/asoundef.h>
33#include <sound/core.h>
34#include <sound/pcm.h>
35#include <sound/pcm_params.h>
36#include <sound/initval.h>
37#include <sound/soc.h>
38#include <sound/dmaengine_pcm.h>
39
40#include "edma-pcm.h"
41#include "../omap/sdma-pcm.h"
42#include "davinci-mcasp.h"
43
44#define MCASP_MAX_AFIFO_DEPTH 64
45
46#ifdef CONFIG_PM
47static u32 context_regs[] = {
48 DAVINCI_MCASP_TXFMCTL_REG,
49 DAVINCI_MCASP_RXFMCTL_REG,
50 DAVINCI_MCASP_TXFMT_REG,
51 DAVINCI_MCASP_RXFMT_REG,
52 DAVINCI_MCASP_ACLKXCTL_REG,
53 DAVINCI_MCASP_ACLKRCTL_REG,
54 DAVINCI_MCASP_AHCLKXCTL_REG,
55 DAVINCI_MCASP_AHCLKRCTL_REG,
56 DAVINCI_MCASP_PDIR_REG,
57 DAVINCI_MCASP_RXMASK_REG,
58 DAVINCI_MCASP_TXMASK_REG,
59 DAVINCI_MCASP_RXTDM_REG,
60 DAVINCI_MCASP_TXTDM_REG,
61};
62
63struct davinci_mcasp_context {
64 u32 config_regs[ARRAY_SIZE(context_regs)];
65 u32 afifo_regs[2]; /* for read/write fifo control registers */
66 u32 *xrsr_regs; /* for serializer configuration */
67 bool pm_state;
68};
69#endif
70
71struct davinci_mcasp_ruledata {
72 struct davinci_mcasp *mcasp;
73 int serializers;
74};
75
76struct davinci_mcasp {
77 struct snd_dmaengine_dai_dma_data dma_data[2];
78 void __iomem *base;
79 u32 fifo_base;
80 struct device *dev;
81 struct snd_pcm_substream *substreams[2];
82 unsigned int dai_fmt;
83
84 /* McASP specific data */
85 int tdm_slots;
86 u32 tdm_mask[2];
87 int slot_width;
88 u8 op_mode;
89 u8 num_serializer;
90 u8 *serial_dir;
91 u8 version;
92 u8 bclk_div;
93 int streams;
94 u32 irq_request[2];
95 int dma_request[2];
96
97 int sysclk_freq;
98 bool bclk_master;
99
100 /* McASP FIFO related */
101 u8 txnumevt;
102 u8 rxnumevt;
103
104 bool dat_port;
105
106 /* Used for comstraint setting on the second stream */
107 u32 channels;
108
109#ifdef CONFIG_PM_SLEEP
110 struct davinci_mcasp_context context;
111#endif
112
113 struct davinci_mcasp_ruledata ruledata[2];
114 struct snd_pcm_hw_constraint_list chconstr[2];
115};
116
117static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
118 u32 val)
119{
120 void __iomem *reg = mcasp->base + offset;
121 __raw_writel(__raw_readl(reg) | val, reg);
122}
123
124static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
125 u32 val)
126{
127 void __iomem *reg = mcasp->base + offset;
128 __raw_writel((__raw_readl(reg) & ~(val)), reg);
129}
130
131static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
132 u32 val, u32 mask)
133{
134 void __iomem *reg = mcasp->base + offset;
135 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
136}
137
138static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
139 u32 val)
140{
141 __raw_writel(val, mcasp->base + offset);
142}
143
144static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
145{
146 return (u32)__raw_readl(mcasp->base + offset);
147}
148
149static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
150{
151 int i = 0;
152
153 mcasp_set_bits(mcasp, ctl_reg, val);
154
155 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
156 /* loop count is to avoid the lock-up */
157 for (i = 0; i < 1000; i++) {
158 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
159 break;
160 }
161
162 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
163 printk(KERN_ERR "GBLCTL write error\n");
164}
165
166static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
167{
168 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
169 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
170
171 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
172}
173
174static void mcasp_start_rx(struct davinci_mcasp *mcasp)
175{
176 if (mcasp->rxnumevt) { /* enable FIFO */
177 u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
178
179 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
180 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
181 }
182
183 /* Start clocks */
184 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
185 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
186 /*
187 * When ASYNC == 0 the transmit and receive sections operate
188 * synchronously from the transmit clock and frame sync. We need to make
189 * sure that the TX signlas are enabled when starting reception.
190 */
191 if (mcasp_is_synchronous(mcasp)) {
192 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
193 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
194 }
195
196 /* Activate serializer(s) */
197 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
198 /* Release RX state machine */
199 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
200 /* Release Frame Sync generator */
201 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
202 if (mcasp_is_synchronous(mcasp))
203 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
204
205 /* enable receive IRQs */
206 mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
207 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
208}
209
210static void mcasp_start_tx(struct davinci_mcasp *mcasp)
211{
212 u32 cnt;
213
214 if (mcasp->txnumevt) { /* enable FIFO */
215 u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
216
217 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
218 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
219 }
220
221 /* Start clocks */
222 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
223 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
224 /* Activate serializer(s) */
225 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
226
227 /* wait for XDATA to be cleared */
228 cnt = 0;
229 while ((mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG) & XRDATA) &&
230 (cnt < 100000))
231 cnt++;
232
233 /* Release TX state machine */
234 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
235 /* Release Frame Sync generator */
236 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
237
238 /* enable transmit IRQs */
239 mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
240 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
241}
242
243static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
244{
245 mcasp->streams++;
246
247 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
248 mcasp_start_tx(mcasp);
249 else
250 mcasp_start_rx(mcasp);
251}
252
253static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
254{
255 /* disable IRQ sources */
256 mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
257 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
258
259 /*
260 * In synchronous mode stop the TX clocks if no other stream is
261 * running
262 */
263 if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
264 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
265
266 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
267 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
268
269 if (mcasp->rxnumevt) { /* disable FIFO */
270 u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
271
272 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
273 }
274}
275
276static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
277{
278 u32 val = 0;
279
280 /* disable IRQ sources */
281 mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
282 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
283
284 /*
285 * In synchronous mode keep TX clocks running if the capture stream is
286 * still running.
287 */
288 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
289 val = TXHCLKRST | TXCLKRST | TXFSRST;
290
291 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
292 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
293
294 if (mcasp->txnumevt) { /* disable FIFO */
295 u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
296
297 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
298 }
299}
300
301static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
302{
303 mcasp->streams--;
304
305 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
306 mcasp_stop_tx(mcasp);
307 else
308 mcasp_stop_rx(mcasp);
309}
310
311static irqreturn_t davinci_mcasp_tx_irq_handler(int irq, void *data)
312{
313 struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
314 struct snd_pcm_substream *substream;
315 u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK];
316 u32 handled_mask = 0;
317 u32 stat;
318
319 stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG);
320 if (stat & XUNDRN & irq_mask) {
321 dev_warn(mcasp->dev, "Transmit buffer underflow\n");
322 handled_mask |= XUNDRN;
323
324 substream = mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK];
325 if (substream)
326 snd_pcm_stop_xrun(substream);
327 }
328
329 if (!handled_mask)
330 dev_warn(mcasp->dev, "unhandled tx event. txstat: 0x%08x\n",
331 stat);
332
333 if (stat & XRERR)
334 handled_mask |= XRERR;
335
336 /* Ack the handled event only */
337 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, handled_mask);
338
339 return IRQ_RETVAL(handled_mask);
340}
341
342static irqreturn_t davinci_mcasp_rx_irq_handler(int irq, void *data)
343{
344 struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
345 struct snd_pcm_substream *substream;
346 u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE];
347 u32 handled_mask = 0;
348 u32 stat;
349
350 stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG);
351 if (stat & ROVRN & irq_mask) {
352 dev_warn(mcasp->dev, "Receive buffer overflow\n");
353 handled_mask |= ROVRN;
354
355 substream = mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE];
356 if (substream)
357 snd_pcm_stop_xrun(substream);
358 }
359
360 if (!handled_mask)
361 dev_warn(mcasp->dev, "unhandled rx event. rxstat: 0x%08x\n",
362 stat);
363
364 if (stat & XRERR)
365 handled_mask |= XRERR;
366
367 /* Ack the handled event only */
368 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, handled_mask);
369
370 return IRQ_RETVAL(handled_mask);
371}
372
373static irqreturn_t davinci_mcasp_common_irq_handler(int irq, void *data)
374{
375 struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
376 irqreturn_t ret = IRQ_NONE;
377
378 if (mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK])
379 ret = davinci_mcasp_tx_irq_handler(irq, data);
380
381 if (mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE])
382 ret |= davinci_mcasp_rx_irq_handler(irq, data);
383
384 return ret;
385}
386
387static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
388 unsigned int fmt)
389{
390 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
391 int ret = 0;
392 u32 data_delay;
393 bool fs_pol_rising;
394 bool inv_fs = false;
395
396 if (!fmt)
397 return 0;
398
399 pm_runtime_get_sync(mcasp->dev);
400 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
401 case SND_SOC_DAIFMT_DSP_A:
402 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
403 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
404 /* 1st data bit occur one ACLK cycle after the frame sync */
405 data_delay = 1;
406 break;
407 case SND_SOC_DAIFMT_DSP_B:
408 case SND_SOC_DAIFMT_AC97:
409 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
410 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
411 /* No delay after FS */
412 data_delay = 0;
413 break;
414 case SND_SOC_DAIFMT_I2S:
415 /* configure a full-word SYNC pulse (LRCLK) */
416 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
417 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
418 /* 1st data bit occur one ACLK cycle after the frame sync */
419 data_delay = 1;
420 /* FS need to be inverted */
421 inv_fs = true;
422 break;
423 case SND_SOC_DAIFMT_LEFT_J:
424 /* configure a full-word SYNC pulse (LRCLK) */
425 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
426 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
427 /* No delay after FS */
428 data_delay = 0;
429 break;
430 default:
431 ret = -EINVAL;
432 goto out;
433 }
434
435 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
436 FSXDLY(3));
437 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
438 FSRDLY(3));
439
440 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
441 case SND_SOC_DAIFMT_CBS_CFS:
442 /* codec is clock and frame slave */
443 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
444 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
445
446 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
447 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
448
449 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
450 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
451 mcasp->bclk_master = 1;
452 break;
453 case SND_SOC_DAIFMT_CBS_CFM:
454 /* codec is clock slave and frame master */
455 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
456 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
457
458 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
459 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
460
461 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
462 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
463 mcasp->bclk_master = 1;
464 break;
465 case SND_SOC_DAIFMT_CBM_CFS:
466 /* codec is clock master and frame slave */
467 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
468 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
469
470 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
471 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
472
473 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
474 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
475 mcasp->bclk_master = 0;
476 break;
477 case SND_SOC_DAIFMT_CBM_CFM:
478 /* codec is clock and frame master */
479 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
480 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
481
482 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
483 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
484
485 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
486 ACLKX | AFSX | ACLKR | AHCLKR | AFSR);
487 mcasp->bclk_master = 0;
488 break;
489 default:
490 ret = -EINVAL;
491 goto out;
492 }
493
494 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
495 case SND_SOC_DAIFMT_IB_NF:
496 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
497 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
498 fs_pol_rising = true;
499 break;
500 case SND_SOC_DAIFMT_NB_IF:
501 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
502 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
503 fs_pol_rising = false;
504 break;
505 case SND_SOC_DAIFMT_IB_IF:
506 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
507 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
508 fs_pol_rising = false;
509 break;
510 case SND_SOC_DAIFMT_NB_NF:
511 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
512 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
513 fs_pol_rising = true;
514 break;
515 default:
516 ret = -EINVAL;
517 goto out;
518 }
519
520 if (inv_fs)
521 fs_pol_rising = !fs_pol_rising;
522
523 if (fs_pol_rising) {
524 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
525 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
526 } else {
527 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
528 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
529 }
530
531 mcasp->dai_fmt = fmt;
532out:
533 pm_runtime_put(mcasp->dev);
534 return ret;
535}
536
537static int __davinci_mcasp_set_clkdiv(struct davinci_mcasp *mcasp, int div_id,
538 int div, bool explicit)
539{
540 pm_runtime_get_sync(mcasp->dev);
541 switch (div_id) {
542 case MCASP_CLKDIV_AUXCLK: /* MCLK divider */
543 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
544 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
545 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
546 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
547 break;
548
549 case MCASP_CLKDIV_BCLK: /* BCLK divider */
550 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
551 ACLKXDIV(div - 1), ACLKXDIV_MASK);
552 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
553 ACLKRDIV(div - 1), ACLKRDIV_MASK);
554 if (explicit)
555 mcasp->bclk_div = div;
556 break;
557
558 case MCASP_CLKDIV_BCLK_FS_RATIO:
559 /*
560 * BCLK/LRCLK ratio descries how many bit-clock cycles
561 * fit into one frame. The clock ratio is given for a
562 * full period of data (for I2S format both left and
563 * right channels), so it has to be divided by number
564 * of tdm-slots (for I2S - divided by 2).
565 * Instead of storing this ratio, we calculate a new
566 * tdm_slot width by dividing the the ratio by the
567 * number of configured tdm slots.
568 */
569 mcasp->slot_width = div / mcasp->tdm_slots;
570 if (div % mcasp->tdm_slots)
571 dev_warn(mcasp->dev,
572 "%s(): BCLK/LRCLK %d is not divisible by %d tdm slots",
573 __func__, div, mcasp->tdm_slots);
574 break;
575
576 default:
577 return -EINVAL;
578 }
579
580 pm_runtime_put(mcasp->dev);
581 return 0;
582}
583
584static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
585 int div)
586{
587 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
588
589 return __davinci_mcasp_set_clkdiv(mcasp, div_id, div, 1);
590}
591
592static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
593 unsigned int freq, int dir)
594{
595 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
596
597 pm_runtime_get_sync(mcasp->dev);
598 if (dir == SND_SOC_CLOCK_OUT) {
599 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
600 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
601 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
602 } else {
603 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
604 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
605 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
606 }
607
608 mcasp->sysclk_freq = freq;
609
610 pm_runtime_put(mcasp->dev);
611 return 0;
612}
613
614/* All serializers must have equal number of channels */
615static int davinci_mcasp_ch_constraint(struct davinci_mcasp *mcasp, int stream,
616 int serializers)
617{
618 struct snd_pcm_hw_constraint_list *cl = &mcasp->chconstr[stream];
619 unsigned int *list = (unsigned int *) cl->list;
620 int slots = mcasp->tdm_slots;
621 int i, count = 0;
622
623 if (mcasp->tdm_mask[stream])
624 slots = hweight32(mcasp->tdm_mask[stream]);
625
626 for (i = 1; i <= slots; i++)
627 list[count++] = i;
628
629 for (i = 2; i <= serializers; i++)
630 list[count++] = i*slots;
631
632 cl->count = count;
633
634 return 0;
635}
636
637static int davinci_mcasp_set_ch_constraints(struct davinci_mcasp *mcasp)
638{
639 int rx_serializers = 0, tx_serializers = 0, ret, i;
640
641 for (i = 0; i < mcasp->num_serializer; i++)
642 if (mcasp->serial_dir[i] == TX_MODE)
643 tx_serializers++;
644 else if (mcasp->serial_dir[i] == RX_MODE)
645 rx_serializers++;
646
647 ret = davinci_mcasp_ch_constraint(mcasp, SNDRV_PCM_STREAM_PLAYBACK,
648 tx_serializers);
649 if (ret)
650 return ret;
651
652 ret = davinci_mcasp_ch_constraint(mcasp, SNDRV_PCM_STREAM_CAPTURE,
653 rx_serializers);
654
655 return ret;
656}
657
658
659static int davinci_mcasp_set_tdm_slot(struct snd_soc_dai *dai,
660 unsigned int tx_mask,
661 unsigned int rx_mask,
662 int slots, int slot_width)
663{
664 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
665
666 dev_dbg(mcasp->dev,
667 "%s() tx_mask 0x%08x rx_mask 0x%08x slots %d width %d\n",
668 __func__, tx_mask, rx_mask, slots, slot_width);
669
670 if (tx_mask >= (1<<slots) || rx_mask >= (1<<slots)) {
671 dev_err(mcasp->dev,
672 "Bad tdm mask tx: 0x%08x rx: 0x%08x slots %d\n",
673 tx_mask, rx_mask, slots);
674 return -EINVAL;
675 }
676
677 if (slot_width &&
678 (slot_width < 8 || slot_width > 32 || slot_width % 4 != 0)) {
679 dev_err(mcasp->dev, "%s: Unsupported slot_width %d\n",
680 __func__, slot_width);
681 return -EINVAL;
682 }
683
684 mcasp->tdm_slots = slots;
685 mcasp->tdm_mask[SNDRV_PCM_STREAM_PLAYBACK] = tx_mask;
686 mcasp->tdm_mask[SNDRV_PCM_STREAM_CAPTURE] = rx_mask;
687 mcasp->slot_width = slot_width;
688
689 return davinci_mcasp_set_ch_constraints(mcasp);
690}
691
692static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
693 int sample_width)
694{
695 u32 fmt;
696 u32 tx_rotate = (sample_width / 4) & 0x7;
697 u32 mask = (1ULL << sample_width) - 1;
698 u32 slot_width = sample_width;
699
700 /*
701 * For captured data we should not rotate, inversion and masking is
702 * enoguh to get the data to the right position:
703 * Format data from bus after reverse (XRBUF)
704 * S16_LE: |LSB|MSB|xxx|xxx| |xxx|xxx|MSB|LSB|
705 * S24_3LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
706 * S24_LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
707 * S32_LE: |LSB|DAT|DAT|MSB| |MSB|DAT|DAT|LSB|
708 */
709 u32 rx_rotate = 0;
710
711 /*
712 * Setting the tdm slot width either with set_clkdiv() or
713 * set_tdm_slot() allows us to for example send 32 bits per
714 * channel to the codec, while only 16 of them carry audio
715 * payload.
716 */
717 if (mcasp->slot_width) {
718 /*
719 * When we have more bclk then it is needed for the
720 * data, we need to use the rotation to move the
721 * received samples to have correct alignment.
722 */
723 slot_width = mcasp->slot_width;
724 rx_rotate = (slot_width - sample_width) / 4;
725 }
726
727 /* mapping of the XSSZ bit-field as described in the datasheet */
728 fmt = (slot_width >> 1) - 1;
729
730 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
731 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
732 RXSSZ(0x0F));
733 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
734 TXSSZ(0x0F));
735 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
736 TXROT(7));
737 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
738 RXROT(7));
739 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
740 }
741
742 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
743
744 return 0;
745}
746
747static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
748 int period_words, int channels)
749{
750 struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
751 int i;
752 u8 tx_ser = 0;
753 u8 rx_ser = 0;
754 u8 slots = mcasp->tdm_slots;
755 u8 max_active_serializers = (channels + slots - 1) / slots;
756 int active_serializers, numevt;
757 u32 reg;
758 /* Default configuration */
759 if (mcasp->version < MCASP_VERSION_3)
760 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
761
762 /* All PINS as McASP */
763 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
764
765 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
766 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
767 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
768 } else {
769 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
770 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
771 }
772
773 for (i = 0; i < mcasp->num_serializer; i++) {
774 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
775 mcasp->serial_dir[i]);
776 if (mcasp->serial_dir[i] == TX_MODE &&
777 tx_ser < max_active_serializers) {
778 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
779 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
780 DISMOD_LOW, DISMOD_MASK);
781 tx_ser++;
782 } else if (mcasp->serial_dir[i] == RX_MODE &&
783 rx_ser < max_active_serializers) {
784 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
785 rx_ser++;
786 } else if (mcasp->serial_dir[i] == INACTIVE_MODE) {
787 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
788 SRMOD_INACTIVE, SRMOD_MASK);
789 }
790 }
791
792 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
793 active_serializers = tx_ser;
794 numevt = mcasp->txnumevt;
795 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
796 } else {
797 active_serializers = rx_ser;
798 numevt = mcasp->rxnumevt;
799 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
800 }
801
802 if (active_serializers < max_active_serializers) {
803 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
804 "enabled in mcasp (%d)\n", channels,
805 active_serializers * slots);
806 return -EINVAL;
807 }
808
809 /* AFIFO is not in use */
810 if (!numevt) {
811 /* Configure the burst size for platform drivers */
812 if (active_serializers > 1) {
813 /*
814 * If more than one serializers are in use we have one
815 * DMA request to provide data for all serializers.
816 * For example if three serializers are enabled the DMA
817 * need to transfer three words per DMA request.
818 */
819 dma_data->maxburst = active_serializers;
820 } else {
821 dma_data->maxburst = 0;
822 }
823 return 0;
824 }
825
826 if (period_words % active_serializers) {
827 dev_err(mcasp->dev, "Invalid combination of period words and "
828 "active serializers: %d, %d\n", period_words,
829 active_serializers);
830 return -EINVAL;
831 }
832
833 /*
834 * Calculate the optimal AFIFO depth for platform side:
835 * The number of words for numevt need to be in steps of active
836 * serializers.
837 */
838 numevt = (numevt / active_serializers) * active_serializers;
839
840 while (period_words % numevt && numevt > 0)
841 numevt -= active_serializers;
842 if (numevt <= 0)
843 numevt = active_serializers;
844
845 mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
846 mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
847
848 /* Configure the burst size for platform drivers */
849 if (numevt == 1)
850 numevt = 0;
851 dma_data->maxburst = numevt;
852
853 return 0;
854}
855
856static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream,
857 int channels)
858{
859 int i, active_slots;
860 int total_slots;
861 int active_serializers;
862 u32 mask = 0;
863 u32 busel = 0;
864
865 total_slots = mcasp->tdm_slots;
866
867 /*
868 * If more than one serializer is needed, then use them with
869 * all the specified tdm_slots. Otherwise, one serializer can
870 * cope with the transaction using just as many slots as there
871 * are channels in the stream.
872 */
873 if (mcasp->tdm_mask[stream]) {
874 active_slots = hweight32(mcasp->tdm_mask[stream]);
875 active_serializers = (channels + active_slots - 1) /
876 active_slots;
877 if (active_serializers == 1) {
878 active_slots = channels;
879 for (i = 0; i < total_slots; i++) {
880 if ((1 << i) & mcasp->tdm_mask[stream]) {
881 mask |= (1 << i);
882 if (--active_slots <= 0)
883 break;
884 }
885 }
886 }
887 } else {
888 active_serializers = (channels + total_slots - 1) / total_slots;
889 if (active_serializers == 1)
890 active_slots = channels;
891 else
892 active_slots = total_slots;
893
894 for (i = 0; i < active_slots; i++)
895 mask |= (1 << i);
896 }
897 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
898
899 if (!mcasp->dat_port)
900 busel = TXSEL;
901
902 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
903 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
904 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
905 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
906 FSXMOD(total_slots), FSXMOD(0x1FF));
907 } else if (stream == SNDRV_PCM_STREAM_CAPTURE) {
908 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
909 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
910 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
911 FSRMOD(total_slots), FSRMOD(0x1FF));
912 /*
913 * If McASP is set to be TX/RX synchronous and the playback is
914 * not running already we need to configure the TX slots in
915 * order to have correct FSX on the bus
916 */
917 if (mcasp_is_synchronous(mcasp) && !mcasp->channels)
918 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
919 FSXMOD(total_slots), FSXMOD(0x1FF));
920 }
921
922 return 0;
923}
924
925/* S/PDIF */
926static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
927 unsigned int rate)
928{
929 u32 cs_value = 0;
930 u8 *cs_bytes = (u8*) &cs_value;
931
932 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
933 and LSB first */
934 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
935
936 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
937 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
938
939 /* Set the TX tdm : for all the slots */
940 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
941
942 /* Set the TX clock controls : div = 1 and internal */
943 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
944
945 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
946
947 /* Only 44100 and 48000 are valid, both have the same setting */
948 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
949
950 /* Enable the DIT */
951 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
952
953 /* Set S/PDIF channel status bits */
954 cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
955 cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;
956
957 switch (rate) {
958 case 22050:
959 cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
960 break;
961 case 24000:
962 cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
963 break;
964 case 32000:
965 cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
966 break;
967 case 44100:
968 cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
969 break;
970 case 48000:
971 cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
972 break;
973 case 88200:
974 cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
975 break;
976 case 96000:
977 cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
978 break;
979 case 176400:
980 cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
981 break;
982 case 192000:
983 cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
984 break;
985 default:
986 printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
987 return -EINVAL;
988 }
989
990 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
991 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);
992
993 return 0;
994}
995
996static int davinci_mcasp_calc_clk_div(struct davinci_mcasp *mcasp,
997 unsigned int bclk_freq, bool set)
998{
999 int error_ppm;
1000 unsigned int sysclk_freq = mcasp->sysclk_freq;
1001 u32 reg = mcasp_get_reg(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG);
1002 int div = sysclk_freq / bclk_freq;
1003 int rem = sysclk_freq % bclk_freq;
1004 int aux_div = 1;
1005
1006 if (div > (ACLKXDIV_MASK + 1)) {
1007 if (reg & AHCLKXE) {
1008 aux_div = div / (ACLKXDIV_MASK + 1);
1009 if (div % (ACLKXDIV_MASK + 1))
1010 aux_div++;
1011
1012 sysclk_freq /= aux_div;
1013 div = sysclk_freq / bclk_freq;
1014 rem = sysclk_freq % bclk_freq;
1015 } else if (set) {
1016 dev_warn(mcasp->dev, "Too fast reference clock (%u)\n",
1017 sysclk_freq);
1018 }
1019 }
1020
1021 if (rem != 0) {
1022 if (div == 0 ||
1023 ((sysclk_freq / div) - bclk_freq) >
1024 (bclk_freq - (sysclk_freq / (div+1)))) {
1025 div++;
1026 rem = rem - bclk_freq;
1027 }
1028 }
1029 error_ppm = (div*1000000 + (int)div64_long(1000000LL*rem,
1030 (int)bclk_freq)) / div - 1000000;
1031
1032 if (set) {
1033 if (error_ppm)
1034 dev_info(mcasp->dev, "Sample-rate is off by %d PPM\n",
1035 error_ppm);
1036
1037 __davinci_mcasp_set_clkdiv(mcasp, MCASP_CLKDIV_BCLK, div, 0);
1038 if (reg & AHCLKXE)
1039 __davinci_mcasp_set_clkdiv(mcasp, MCASP_CLKDIV_AUXCLK,
1040 aux_div, 0);
1041 }
1042
1043 return error_ppm;
1044}
1045
1046static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
1047 struct snd_pcm_hw_params *params,
1048 struct snd_soc_dai *cpu_dai)
1049{
1050 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
1051 int word_length;
1052 int channels = params_channels(params);
1053 int period_size = params_period_size(params);
1054 int ret;
1055
1056 ret = davinci_mcasp_set_dai_fmt(cpu_dai, mcasp->dai_fmt);
1057 if (ret)
1058 return ret;
1059
1060 /*
1061 * If mcasp is BCLK master, and a BCLK divider was not provided by
1062 * the machine driver, we need to calculate the ratio.
1063 */
1064 if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
1065 int slots = mcasp->tdm_slots;
1066 int rate = params_rate(params);
1067 int sbits = params_width(params);
1068
1069 if (mcasp->slot_width)
1070 sbits = mcasp->slot_width;
1071
1072 davinci_mcasp_calc_clk_div(mcasp, rate * sbits * slots, true);
1073 }
1074
1075 ret = mcasp_common_hw_param(mcasp, substream->stream,
1076 period_size * channels, channels);
1077 if (ret)
1078 return ret;
1079
1080 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
1081 ret = mcasp_dit_hw_param(mcasp, params_rate(params));
1082 else
1083 ret = mcasp_i2s_hw_param(mcasp, substream->stream,
1084 channels);
1085
1086 if (ret)
1087 return ret;
1088
1089 switch (params_format(params)) {
1090 case SNDRV_PCM_FORMAT_U8:
1091 case SNDRV_PCM_FORMAT_S8:
1092 word_length = 8;
1093 break;
1094
1095 case SNDRV_PCM_FORMAT_U16_LE:
1096 case SNDRV_PCM_FORMAT_S16_LE:
1097 word_length = 16;
1098 break;
1099
1100 case SNDRV_PCM_FORMAT_U24_3LE:
1101 case SNDRV_PCM_FORMAT_S24_3LE:
1102 word_length = 24;
1103 break;
1104
1105 case SNDRV_PCM_FORMAT_U24_LE:
1106 case SNDRV_PCM_FORMAT_S24_LE:
1107 word_length = 24;
1108 break;
1109
1110 case SNDRV_PCM_FORMAT_U32_LE:
1111 case SNDRV_PCM_FORMAT_S32_LE:
1112 word_length = 32;
1113 break;
1114
1115 default:
1116 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
1117 return -EINVAL;
1118 }
1119
1120 davinci_config_channel_size(mcasp, word_length);
1121
1122 if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE)
1123 mcasp->channels = channels;
1124
1125 return 0;
1126}
1127
1128static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
1129 int cmd, struct snd_soc_dai *cpu_dai)
1130{
1131 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
1132 int ret = 0;
1133
1134 switch (cmd) {
1135 case SNDRV_PCM_TRIGGER_RESUME:
1136 case SNDRV_PCM_TRIGGER_START:
1137 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1138 davinci_mcasp_start(mcasp, substream->stream);
1139 break;
1140 case SNDRV_PCM_TRIGGER_SUSPEND:
1141 case SNDRV_PCM_TRIGGER_STOP:
1142 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
1143 davinci_mcasp_stop(mcasp, substream->stream);
1144 break;
1145
1146 default:
1147 ret = -EINVAL;
1148 }
1149
1150 return ret;
1151}
1152
1153static int davinci_mcasp_hw_rule_slot_width(struct snd_pcm_hw_params *params,
1154 struct snd_pcm_hw_rule *rule)
1155{
1156 struct davinci_mcasp_ruledata *rd = rule->private;
1157 struct snd_mask *fmt = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
1158 struct snd_mask nfmt;
1159 int i, slot_width;
1160
1161 snd_mask_none(&nfmt);
1162 slot_width = rd->mcasp->slot_width;
1163
1164 for (i = 0; i <= SNDRV_PCM_FORMAT_LAST; i++) {
1165 if (snd_mask_test(fmt, i)) {
1166 if (snd_pcm_format_width(i) <= slot_width) {
1167 snd_mask_set(&nfmt, i);
1168 }
1169 }
1170 }
1171
1172 return snd_mask_refine(fmt, &nfmt);
1173}
1174
1175static const unsigned int davinci_mcasp_dai_rates[] = {
1176 8000, 11025, 16000, 22050, 32000, 44100, 48000, 64000,
1177 88200, 96000, 176400, 192000,
1178};
1179
1180#define DAVINCI_MAX_RATE_ERROR_PPM 1000
1181
1182static int davinci_mcasp_hw_rule_rate(struct snd_pcm_hw_params *params,
1183 struct snd_pcm_hw_rule *rule)
1184{
1185 struct davinci_mcasp_ruledata *rd = rule->private;
1186 struct snd_interval *ri =
1187 hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
1188 int sbits = params_width(params);
1189 int slots = rd->mcasp->tdm_slots;
1190 struct snd_interval range;
1191 int i;
1192
1193 if (rd->mcasp->slot_width)
1194 sbits = rd->mcasp->slot_width;
1195
1196 snd_interval_any(&range);
1197 range.empty = 1;
1198
1199 for (i = 0; i < ARRAY_SIZE(davinci_mcasp_dai_rates); i++) {
1200 if (snd_interval_test(ri, davinci_mcasp_dai_rates[i])) {
1201 uint bclk_freq = sbits*slots*
1202 davinci_mcasp_dai_rates[i];
1203 int ppm;
1204
1205 ppm = davinci_mcasp_calc_clk_div(rd->mcasp, bclk_freq,
1206 false);
1207 if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
1208 if (range.empty) {
1209 range.min = davinci_mcasp_dai_rates[i];
1210 range.empty = 0;
1211 }
1212 range.max = davinci_mcasp_dai_rates[i];
1213 }
1214 }
1215 }
1216
1217 dev_dbg(rd->mcasp->dev,
1218 "Frequencies %d-%d -> %d-%d for %d sbits and %d tdm slots\n",
1219 ri->min, ri->max, range.min, range.max, sbits, slots);
1220
1221 return snd_interval_refine(hw_param_interval(params, rule->var),
1222 &range);
1223}
1224
1225static int davinci_mcasp_hw_rule_format(struct snd_pcm_hw_params *params,
1226 struct snd_pcm_hw_rule *rule)
1227{
1228 struct davinci_mcasp_ruledata *rd = rule->private;
1229 struct snd_mask *fmt = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
1230 struct snd_mask nfmt;
1231 int rate = params_rate(params);
1232 int slots = rd->mcasp->tdm_slots;
1233 int i, count = 0;
1234
1235 snd_mask_none(&nfmt);
1236
1237 for (i = 0; i <= SNDRV_PCM_FORMAT_LAST; i++) {
1238 if (snd_mask_test(fmt, i)) {
1239 uint sbits = snd_pcm_format_width(i);
1240 int ppm;
1241
1242 if (rd->mcasp->slot_width)
1243 sbits = rd->mcasp->slot_width;
1244
1245 ppm = davinci_mcasp_calc_clk_div(rd->mcasp,
1246 sbits * slots * rate,
1247 false);
1248 if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
1249 snd_mask_set(&nfmt, i);
1250 count++;
1251 }
1252 }
1253 }
1254 dev_dbg(rd->mcasp->dev,
1255 "%d possible sample format for %d Hz and %d tdm slots\n",
1256 count, rate, slots);
1257
1258 return snd_mask_refine(fmt, &nfmt);
1259}
1260
1261static int davinci_mcasp_hw_rule_min_periodsize(
1262 struct snd_pcm_hw_params *params, struct snd_pcm_hw_rule *rule)
1263{
1264 struct snd_interval *period_size = hw_param_interval(params,
1265 SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
1266 struct snd_interval frames;
1267
1268 snd_interval_any(&frames);
1269 frames.min = 64;
1270 frames.integer = 1;
1271
1272 return snd_interval_refine(period_size, &frames);
1273}
1274
1275static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
1276 struct snd_soc_dai *cpu_dai)
1277{
1278 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
1279 struct davinci_mcasp_ruledata *ruledata =
1280 &mcasp->ruledata[substream->stream];
1281 u32 max_channels = 0;
1282 int i, dir, ret;
1283 int tdm_slots = mcasp->tdm_slots;
1284
1285 /* Do not allow more then one stream per direction */
1286 if (mcasp->substreams[substream->stream])
1287 return -EBUSY;
1288
1289 mcasp->substreams[substream->stream] = substream;
1290
1291 if (mcasp->tdm_mask[substream->stream])
1292 tdm_slots = hweight32(mcasp->tdm_mask[substream->stream]);
1293
1294 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
1295 return 0;
1296
1297 /*
1298 * Limit the maximum allowed channels for the first stream:
1299 * number of serializers for the direction * tdm slots per serializer
1300 */
1301 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1302 dir = TX_MODE;
1303 else
1304 dir = RX_MODE;
1305
1306 for (i = 0; i < mcasp->num_serializer; i++) {
1307 if (mcasp->serial_dir[i] == dir)
1308 max_channels++;
1309 }
1310 ruledata->serializers = max_channels;
1311 ruledata->mcasp = mcasp;
1312 max_channels *= tdm_slots;
1313 /*
1314 * If the already active stream has less channels than the calculated
1315 * limnit based on the seirializers * tdm_slots, we need to use that as
1316 * a constraint for the second stream.
1317 * Otherwise (first stream or less allowed channels) we use the
1318 * calculated constraint.
1319 */
1320 if (mcasp->channels && mcasp->channels < max_channels)
1321 max_channels = mcasp->channels;
1322 /*
1323 * But we can always allow channels upto the amount of
1324 * the available tdm_slots.
1325 */
1326 if (max_channels < tdm_slots)
1327 max_channels = tdm_slots;
1328
1329 snd_pcm_hw_constraint_minmax(substream->runtime,
1330 SNDRV_PCM_HW_PARAM_CHANNELS,
1331 0, max_channels);
1332
1333 snd_pcm_hw_constraint_list(substream->runtime,
1334 0, SNDRV_PCM_HW_PARAM_CHANNELS,
1335 &mcasp->chconstr[substream->stream]);
1336
1337 if (mcasp->slot_width) {
1338 /* Only allow formats require <= slot_width bits on the bus */
1339 ret = snd_pcm_hw_rule_add(substream->runtime, 0,
1340 SNDRV_PCM_HW_PARAM_FORMAT,
1341 davinci_mcasp_hw_rule_slot_width,
1342 ruledata,
1343 SNDRV_PCM_HW_PARAM_FORMAT, -1);
1344 if (ret)
1345 return ret;
1346 }
1347
1348 /*
1349 * If we rely on implicit BCLK divider setting we should
1350 * set constraints based on what we can provide.
1351 */
1352 if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
1353 ret = snd_pcm_hw_rule_add(substream->runtime, 0,
1354 SNDRV_PCM_HW_PARAM_RATE,
1355 davinci_mcasp_hw_rule_rate,
1356 ruledata,
1357 SNDRV_PCM_HW_PARAM_FORMAT, -1);
1358 if (ret)
1359 return ret;
1360 ret = snd_pcm_hw_rule_add(substream->runtime, 0,
1361 SNDRV_PCM_HW_PARAM_FORMAT,
1362 davinci_mcasp_hw_rule_format,
1363 ruledata,
1364 SNDRV_PCM_HW_PARAM_RATE, -1);
1365 if (ret)
1366 return ret;
1367 }
1368
1369 snd_pcm_hw_rule_add(substream->runtime, 0,
1370 SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
1371 davinci_mcasp_hw_rule_min_periodsize, NULL,
1372 SNDRV_PCM_HW_PARAM_PERIOD_SIZE, -1);
1373
1374 return 0;
1375}
1376
1377static void davinci_mcasp_shutdown(struct snd_pcm_substream *substream,
1378 struct snd_soc_dai *cpu_dai)
1379{
1380 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
1381
1382 mcasp->substreams[substream->stream] = NULL;
1383
1384 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
1385 return;
1386
1387 if (!cpu_dai->active)
1388 mcasp->channels = 0;
1389}
1390
1391static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
1392 .startup = davinci_mcasp_startup,
1393 .shutdown = davinci_mcasp_shutdown,
1394 .trigger = davinci_mcasp_trigger,
1395 .hw_params = davinci_mcasp_hw_params,
1396 .set_fmt = davinci_mcasp_set_dai_fmt,
1397 .set_clkdiv = davinci_mcasp_set_clkdiv,
1398 .set_sysclk = davinci_mcasp_set_sysclk,
1399 .set_tdm_slot = davinci_mcasp_set_tdm_slot,
1400};
1401
1402static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
1403{
1404 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
1405
1406 dai->playback_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
1407 dai->capture_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
1408
1409 return 0;
1410}
1411
1412#ifdef CONFIG_PM_SLEEP
1413static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
1414{
1415 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
1416 struct davinci_mcasp_context *context = &mcasp->context;
1417 u32 reg;
1418 int i;
1419
1420 context->pm_state = pm_runtime_active(mcasp->dev);
1421 if (!context->pm_state)
1422 pm_runtime_get_sync(mcasp->dev);
1423
1424 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
1425 context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
1426
1427 if (mcasp->txnumevt) {
1428 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
1429 context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
1430 }
1431 if (mcasp->rxnumevt) {
1432 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
1433 context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
1434 }
1435
1436 for (i = 0; i < mcasp->num_serializer; i++)
1437 context->xrsr_regs[i] = mcasp_get_reg(mcasp,
1438 DAVINCI_MCASP_XRSRCTL_REG(i));
1439
1440 pm_runtime_put_sync(mcasp->dev);
1441
1442 return 0;
1443}
1444
1445static int davinci_mcasp_resume(struct snd_soc_dai *dai)
1446{
1447 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
1448 struct davinci_mcasp_context *context = &mcasp->context;
1449 u32 reg;
1450 int i;
1451
1452 pm_runtime_get_sync(mcasp->dev);
1453
1454 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
1455 mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
1456
1457 if (mcasp->txnumevt) {
1458 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
1459 mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
1460 }
1461 if (mcasp->rxnumevt) {
1462 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
1463 mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
1464 }
1465
1466 for (i = 0; i < mcasp->num_serializer; i++)
1467 mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
1468 context->xrsr_regs[i]);
1469
1470 if (!context->pm_state)
1471 pm_runtime_put_sync(mcasp->dev);
1472
1473 return 0;
1474}
1475#else
1476#define davinci_mcasp_suspend NULL
1477#define davinci_mcasp_resume NULL
1478#endif
1479
1480#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
1481
1482#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
1483 SNDRV_PCM_FMTBIT_U8 | \
1484 SNDRV_PCM_FMTBIT_S16_LE | \
1485 SNDRV_PCM_FMTBIT_U16_LE | \
1486 SNDRV_PCM_FMTBIT_S24_LE | \
1487 SNDRV_PCM_FMTBIT_U24_LE | \
1488 SNDRV_PCM_FMTBIT_S24_3LE | \
1489 SNDRV_PCM_FMTBIT_U24_3LE | \
1490 SNDRV_PCM_FMTBIT_S32_LE | \
1491 SNDRV_PCM_FMTBIT_U32_LE)
1492
1493static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
1494 {
1495 .name = "davinci-mcasp.0",
1496 .probe = davinci_mcasp_dai_probe,
1497 .suspend = davinci_mcasp_suspend,
1498 .resume = davinci_mcasp_resume,
1499 .playback = {
1500 .channels_min = 1,
1501 .channels_max = 32 * 16,
1502 .rates = DAVINCI_MCASP_RATES,
1503 .formats = DAVINCI_MCASP_PCM_FMTS,
1504 },
1505 .capture = {
1506 .channels_min = 1,
1507 .channels_max = 32 * 16,
1508 .rates = DAVINCI_MCASP_RATES,
1509 .formats = DAVINCI_MCASP_PCM_FMTS,
1510 },
1511 .ops = &davinci_mcasp_dai_ops,
1512
1513 .symmetric_samplebits = 1,
1514 .symmetric_rates = 1,
1515 },
1516 {
1517 .name = "davinci-mcasp.1",
1518 .probe = davinci_mcasp_dai_probe,
1519 .playback = {
1520 .channels_min = 1,
1521 .channels_max = 384,
1522 .rates = DAVINCI_MCASP_RATES,
1523 .formats = DAVINCI_MCASP_PCM_FMTS,
1524 },
1525 .ops = &davinci_mcasp_dai_ops,
1526 },
1527
1528};
1529
1530static const struct snd_soc_component_driver davinci_mcasp_component = {
1531 .name = "davinci-mcasp",
1532};
1533
1534/* Some HW specific values and defaults. The rest is filled in from DT. */
1535static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
1536 .tx_dma_offset = 0x400,
1537 .rx_dma_offset = 0x400,
1538 .version = MCASP_VERSION_1,
1539};
1540
1541static struct davinci_mcasp_pdata da830_mcasp_pdata = {
1542 .tx_dma_offset = 0x2000,
1543 .rx_dma_offset = 0x2000,
1544 .version = MCASP_VERSION_2,
1545};
1546
1547static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
1548 .tx_dma_offset = 0,
1549 .rx_dma_offset = 0,
1550 .version = MCASP_VERSION_3,
1551};
1552
1553static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
1554 /* The CFG port offset will be calculated if it is needed */
1555 .tx_dma_offset = 0,
1556 .rx_dma_offset = 0,
1557 .version = MCASP_VERSION_4,
1558};
1559
1560static const struct of_device_id mcasp_dt_ids[] = {
1561 {
1562 .compatible = "ti,dm646x-mcasp-audio",
1563 .data = &dm646x_mcasp_pdata,
1564 },
1565 {
1566 .compatible = "ti,da830-mcasp-audio",
1567 .data = &da830_mcasp_pdata,
1568 },
1569 {
1570 .compatible = "ti,am33xx-mcasp-audio",
1571 .data = &am33xx_mcasp_pdata,
1572 },
1573 {
1574 .compatible = "ti,dra7-mcasp-audio",
1575 .data = &dra7_mcasp_pdata,
1576 },
1577 { /* sentinel */ }
1578};
1579MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
1580
1581static int mcasp_reparent_fck(struct platform_device *pdev)
1582{
1583 struct device_node *node = pdev->dev.of_node;
1584 struct clk *gfclk, *parent_clk;
1585 const char *parent_name;
1586 int ret;
1587
1588 if (!node)
1589 return 0;
1590
1591 parent_name = of_get_property(node, "fck_parent", NULL);
1592 if (!parent_name)
1593 return 0;
1594
1595 dev_warn(&pdev->dev, "Update the bindings to use assigned-clocks!\n");
1596
1597 gfclk = clk_get(&pdev->dev, "fck");
1598 if (IS_ERR(gfclk)) {
1599 dev_err(&pdev->dev, "failed to get fck\n");
1600 return PTR_ERR(gfclk);
1601 }
1602
1603 parent_clk = clk_get(NULL, parent_name);
1604 if (IS_ERR(parent_clk)) {
1605 dev_err(&pdev->dev, "failed to get parent clock\n");
1606 ret = PTR_ERR(parent_clk);
1607 goto err1;
1608 }
1609
1610 ret = clk_set_parent(gfclk, parent_clk);
1611 if (ret) {
1612 dev_err(&pdev->dev, "failed to reparent fck\n");
1613 goto err2;
1614 }
1615
1616err2:
1617 clk_put(parent_clk);
1618err1:
1619 clk_put(gfclk);
1620 return ret;
1621}
1622
1623static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
1624 struct platform_device *pdev)
1625{
1626 struct device_node *np = pdev->dev.of_node;
1627 struct davinci_mcasp_pdata *pdata = NULL;
1628 const struct of_device_id *match =
1629 of_match_device(mcasp_dt_ids, &pdev->dev);
1630 struct of_phandle_args dma_spec;
1631
1632 const u32 *of_serial_dir32;
1633 u32 val;
1634 int i, ret = 0;
1635
1636 if (pdev->dev.platform_data) {
1637 pdata = pdev->dev.platform_data;
1638 return pdata;
1639 } else if (match) {
1640 pdata = devm_kmemdup(&pdev->dev, match->data, sizeof(*pdata),
1641 GFP_KERNEL);
1642 if (!pdata) {
1643 ret = -ENOMEM;
1644 return pdata;
1645 }
1646 } else {
1647 /* control shouldn't reach here. something is wrong */
1648 ret = -EINVAL;
1649 goto nodata;
1650 }
1651
1652 ret = of_property_read_u32(np, "op-mode", &val);
1653 if (ret >= 0)
1654 pdata->op_mode = val;
1655
1656 ret = of_property_read_u32(np, "tdm-slots", &val);
1657 if (ret >= 0) {
1658 if (val < 2 || val > 32) {
1659 dev_err(&pdev->dev,
1660 "tdm-slots must be in rage [2-32]\n");
1661 ret = -EINVAL;
1662 goto nodata;
1663 }
1664
1665 pdata->tdm_slots = val;
1666 }
1667
1668 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
1669 val /= sizeof(u32);
1670 if (of_serial_dir32) {
1671 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
1672 (sizeof(*of_serial_dir) * val),
1673 GFP_KERNEL);
1674 if (!of_serial_dir) {
1675 ret = -ENOMEM;
1676 goto nodata;
1677 }
1678
1679 for (i = 0; i < val; i++)
1680 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
1681
1682 pdata->num_serializer = val;
1683 pdata->serial_dir = of_serial_dir;
1684 }
1685
1686 ret = of_property_match_string(np, "dma-names", "tx");
1687 if (ret < 0)
1688 goto nodata;
1689
1690 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1691 &dma_spec);
1692 if (ret < 0)
1693 goto nodata;
1694
1695 pdata->tx_dma_channel = dma_spec.args[0];
1696
1697 /* RX is not valid in DIT mode */
1698 if (pdata->op_mode != DAVINCI_MCASP_DIT_MODE) {
1699 ret = of_property_match_string(np, "dma-names", "rx");
1700 if (ret < 0)
1701 goto nodata;
1702
1703 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1704 &dma_spec);
1705 if (ret < 0)
1706 goto nodata;
1707
1708 pdata->rx_dma_channel = dma_spec.args[0];
1709 }
1710
1711 ret = of_property_read_u32(np, "tx-num-evt", &val);
1712 if (ret >= 0)
1713 pdata->txnumevt = val;
1714
1715 ret = of_property_read_u32(np, "rx-num-evt", &val);
1716 if (ret >= 0)
1717 pdata->rxnumevt = val;
1718
1719 ret = of_property_read_u32(np, "sram-size-playback", &val);
1720 if (ret >= 0)
1721 pdata->sram_size_playback = val;
1722
1723 ret = of_property_read_u32(np, "sram-size-capture", &val);
1724 if (ret >= 0)
1725 pdata->sram_size_capture = val;
1726
1727 return pdata;
1728
1729nodata:
1730 if (ret < 0) {
1731 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1732 ret);
1733 pdata = NULL;
1734 }
1735 return pdata;
1736}
1737
1738enum {
1739 PCM_EDMA,
1740 PCM_SDMA,
1741};
1742static const char *sdma_prefix = "ti,omap";
1743
1744static int davinci_mcasp_get_dma_type(struct davinci_mcasp *mcasp)
1745{
1746 struct dma_chan *chan;
1747 const char *tmp;
1748 int ret = PCM_EDMA;
1749
1750 if (!mcasp->dev->of_node)
1751 return PCM_EDMA;
1752
1753 tmp = mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK].filter_data;
1754 chan = dma_request_slave_channel_reason(mcasp->dev, tmp);
1755 if (IS_ERR(chan)) {
1756 if (PTR_ERR(chan) != -EPROBE_DEFER)
1757 dev_err(mcasp->dev,
1758 "Can't verify DMA configuration (%ld)\n",
1759 PTR_ERR(chan));
1760 return PTR_ERR(chan);
1761 }
1762 if (WARN_ON(!chan->device || !chan->device->dev))
1763 return -EINVAL;
1764
1765 if (chan->device->dev->of_node)
1766 ret = of_property_read_string(chan->device->dev->of_node,
1767 "compatible", &tmp);
1768 else
1769 dev_dbg(mcasp->dev, "DMA controller has no of-node\n");
1770
1771 dma_release_channel(chan);
1772 if (ret)
1773 return ret;
1774
1775 dev_dbg(mcasp->dev, "DMA controller compatible = \"%s\"\n", tmp);
1776 if (!strncmp(tmp, sdma_prefix, strlen(sdma_prefix)))
1777 return PCM_SDMA;
1778
1779 return PCM_EDMA;
1780}
1781
1782static u32 davinci_mcasp_txdma_offset(struct davinci_mcasp_pdata *pdata)
1783{
1784 int i;
1785 u32 offset = 0;
1786
1787 if (pdata->version != MCASP_VERSION_4)
1788 return pdata->tx_dma_offset;
1789
1790 for (i = 0; i < pdata->num_serializer; i++) {
1791 if (pdata->serial_dir[i] == TX_MODE) {
1792 if (!offset) {
1793 offset = DAVINCI_MCASP_TXBUF_REG(i);
1794 } else {
1795 pr_err("%s: Only one serializer allowed!\n",
1796 __func__);
1797 break;
1798 }
1799 }
1800 }
1801
1802 return offset;
1803}
1804
1805static u32 davinci_mcasp_rxdma_offset(struct davinci_mcasp_pdata *pdata)
1806{
1807 int i;
1808 u32 offset = 0;
1809
1810 if (pdata->version != MCASP_VERSION_4)
1811 return pdata->rx_dma_offset;
1812
1813 for (i = 0; i < pdata->num_serializer; i++) {
1814 if (pdata->serial_dir[i] == RX_MODE) {
1815 if (!offset) {
1816 offset = DAVINCI_MCASP_RXBUF_REG(i);
1817 } else {
1818 pr_err("%s: Only one serializer allowed!\n",
1819 __func__);
1820 break;
1821 }
1822 }
1823 }
1824
1825 return offset;
1826}
1827
1828static int davinci_mcasp_probe(struct platform_device *pdev)
1829{
1830 struct snd_dmaengine_dai_dma_data *dma_data;
1831 struct resource *mem, *res, *dat;
1832 struct davinci_mcasp_pdata *pdata;
1833 struct davinci_mcasp *mcasp;
1834 char *irq_name;
1835 int *dma;
1836 int irq;
1837 int ret;
1838
1839 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
1840 dev_err(&pdev->dev, "No platform data supplied\n");
1841 return -EINVAL;
1842 }
1843
1844 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
1845 GFP_KERNEL);
1846 if (!mcasp)
1847 return -ENOMEM;
1848
1849 pdata = davinci_mcasp_set_pdata_from_of(pdev);
1850 if (!pdata) {
1851 dev_err(&pdev->dev, "no platform data\n");
1852 return -EINVAL;
1853 }
1854
1855 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
1856 if (!mem) {
1857 dev_warn(mcasp->dev,
1858 "\"mpu\" mem resource not found, using index 0\n");
1859 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1860 if (!mem) {
1861 dev_err(&pdev->dev, "no mem resource?\n");
1862 return -ENODEV;
1863 }
1864 }
1865
1866 mcasp->base = devm_ioremap_resource(&pdev->dev, mem);
1867 if (IS_ERR(mcasp->base))
1868 return PTR_ERR(mcasp->base);
1869
1870 pm_runtime_enable(&pdev->dev);
1871
1872 mcasp->op_mode = pdata->op_mode;
1873 /* sanity check for tdm slots parameter */
1874 if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE) {
1875 if (pdata->tdm_slots < 2) {
1876 dev_err(&pdev->dev, "invalid tdm slots: %d\n",
1877 pdata->tdm_slots);
1878 mcasp->tdm_slots = 2;
1879 } else if (pdata->tdm_slots > 32) {
1880 dev_err(&pdev->dev, "invalid tdm slots: %d\n",
1881 pdata->tdm_slots);
1882 mcasp->tdm_slots = 32;
1883 } else {
1884 mcasp->tdm_slots = pdata->tdm_slots;
1885 }
1886 }
1887
1888 mcasp->num_serializer = pdata->num_serializer;
1889#ifdef CONFIG_PM_SLEEP
1890 mcasp->context.xrsr_regs = devm_kcalloc(&pdev->dev,
1891 mcasp->num_serializer, sizeof(u32),
1892 GFP_KERNEL);
1893 if (!mcasp->context.xrsr_regs) {
1894 ret = -ENOMEM;
1895 goto err;
1896 }
1897#endif
1898 mcasp->serial_dir = pdata->serial_dir;
1899 mcasp->version = pdata->version;
1900 mcasp->txnumevt = pdata->txnumevt;
1901 mcasp->rxnumevt = pdata->rxnumevt;
1902
1903 mcasp->dev = &pdev->dev;
1904
1905 irq = platform_get_irq_byname(pdev, "common");
1906 if (irq >= 0) {
1907 irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_common",
1908 dev_name(&pdev->dev));
1909 if (!irq_name) {
1910 ret = -ENOMEM;
1911 goto err;
1912 }
1913 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
1914 davinci_mcasp_common_irq_handler,
1915 IRQF_ONESHOT | IRQF_SHARED,
1916 irq_name, mcasp);
1917 if (ret) {
1918 dev_err(&pdev->dev, "common IRQ request failed\n");
1919 goto err;
1920 }
1921
1922 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
1923 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
1924 }
1925
1926 irq = platform_get_irq_byname(pdev, "rx");
1927 if (irq >= 0) {
1928 irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_rx",
1929 dev_name(&pdev->dev));
1930 if (!irq_name) {
1931 ret = -ENOMEM;
1932 goto err;
1933 }
1934 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
1935 davinci_mcasp_rx_irq_handler,
1936 IRQF_ONESHOT, irq_name, mcasp);
1937 if (ret) {
1938 dev_err(&pdev->dev, "RX IRQ request failed\n");
1939 goto err;
1940 }
1941
1942 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
1943 }
1944
1945 irq = platform_get_irq_byname(pdev, "tx");
1946 if (irq >= 0) {
1947 irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_tx",
1948 dev_name(&pdev->dev));
1949 if (!irq_name) {
1950 ret = -ENOMEM;
1951 goto err;
1952 }
1953 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
1954 davinci_mcasp_tx_irq_handler,
1955 IRQF_ONESHOT, irq_name, mcasp);
1956 if (ret) {
1957 dev_err(&pdev->dev, "TX IRQ request failed\n");
1958 goto err;
1959 }
1960
1961 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
1962 }
1963
1964 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
1965 if (dat)
1966 mcasp->dat_port = true;
1967
1968 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
1969 if (dat)
1970 dma_data->addr = dat->start;
1971 else
1972 dma_data->addr = mem->start + davinci_mcasp_txdma_offset(pdata);
1973
1974 dma = &mcasp->dma_request[SNDRV_PCM_STREAM_PLAYBACK];
1975 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1976 if (res)
1977 *dma = res->start;
1978 else
1979 *dma = pdata->tx_dma_channel;
1980
1981 /* dmaengine filter data for DT and non-DT boot */
1982 if (pdev->dev.of_node)
1983 dma_data->filter_data = "tx";
1984 else
1985 dma_data->filter_data = dma;
1986
1987 /* RX is not valid in DIT mode */
1988 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
1989 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
1990 if (dat)
1991 dma_data->addr = dat->start;
1992 else
1993 dma_data->addr =
1994 mem->start + davinci_mcasp_rxdma_offset(pdata);
1995
1996 dma = &mcasp->dma_request[SNDRV_PCM_STREAM_CAPTURE];
1997 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1998 if (res)
1999 *dma = res->start;
2000 else
2001 *dma = pdata->rx_dma_channel;
2002
2003 /* dmaengine filter data for DT and non-DT boot */
2004 if (pdev->dev.of_node)
2005 dma_data->filter_data = "rx";
2006 else
2007 dma_data->filter_data = dma;
2008 }
2009
2010 if (mcasp->version < MCASP_VERSION_3) {
2011 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
2012 /* dma_params->dma_addr is pointing to the data port address */
2013 mcasp->dat_port = true;
2014 } else {
2015 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
2016 }
2017
2018 /* Allocate memory for long enough list for all possible
2019 * scenarios. Maximum number tdm slots is 32 and there cannot
2020 * be more serializers than given in the configuration. The
2021 * serializer directions could be taken into account, but it
2022 * would make code much more complex and save only couple of
2023 * bytes.
2024 */
2025 mcasp->chconstr[SNDRV_PCM_STREAM_PLAYBACK].list =
2026 devm_kcalloc(mcasp->dev,
2027 32 + mcasp->num_serializer - 1,
2028 sizeof(unsigned int),
2029 GFP_KERNEL);
2030
2031 mcasp->chconstr[SNDRV_PCM_STREAM_CAPTURE].list =
2032 devm_kcalloc(mcasp->dev,
2033 32 + mcasp->num_serializer - 1,
2034 sizeof(unsigned int),
2035 GFP_KERNEL);
2036
2037 if (!mcasp->chconstr[SNDRV_PCM_STREAM_PLAYBACK].list ||
2038 !mcasp->chconstr[SNDRV_PCM_STREAM_CAPTURE].list) {
2039 ret = -ENOMEM;
2040 goto err;
2041 }
2042
2043 ret = davinci_mcasp_set_ch_constraints(mcasp);
2044 if (ret)
2045 goto err;
2046
2047 dev_set_drvdata(&pdev->dev, mcasp);
2048
2049 mcasp_reparent_fck(pdev);
2050
2051 ret = devm_snd_soc_register_component(&pdev->dev,
2052 &davinci_mcasp_component,
2053 &davinci_mcasp_dai[pdata->op_mode], 1);
2054
2055 if (ret != 0)
2056 goto err;
2057
2058 ret = davinci_mcasp_get_dma_type(mcasp);
2059 switch (ret) {
2060 case PCM_EDMA:
2061#if IS_BUILTIN(CONFIG_SND_EDMA_SOC) || \
2062 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
2063 IS_MODULE(CONFIG_SND_EDMA_SOC))
2064 ret = edma_pcm_platform_register(&pdev->dev);
2065#else
2066 dev_err(&pdev->dev, "Missing SND_EDMA_SOC\n");
2067 ret = -EINVAL;
2068 goto err;
2069#endif
2070 break;
2071 case PCM_SDMA:
2072#if IS_BUILTIN(CONFIG_SND_SDMA_SOC) || \
2073 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
2074 IS_MODULE(CONFIG_SND_SDMA_SOC))
2075 ret = sdma_pcm_platform_register(&pdev->dev, NULL, NULL);
2076#else
2077 dev_err(&pdev->dev, "Missing SND_SDMA_SOC\n");
2078 ret = -EINVAL;
2079 goto err;
2080#endif
2081 break;
2082 default:
2083 dev_err(&pdev->dev, "No DMA controller found (%d)\n", ret);
2084 case -EPROBE_DEFER:
2085 goto err;
2086 break;
2087 }
2088
2089 if (ret) {
2090 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
2091 goto err;
2092 }
2093
2094 return 0;
2095
2096err:
2097 pm_runtime_disable(&pdev->dev);
2098 return ret;
2099}
2100
2101static int davinci_mcasp_remove(struct platform_device *pdev)
2102{
2103 pm_runtime_disable(&pdev->dev);
2104
2105 return 0;
2106}
2107
2108static struct platform_driver davinci_mcasp_driver = {
2109 .probe = davinci_mcasp_probe,
2110 .remove = davinci_mcasp_remove,
2111 .driver = {
2112 .name = "davinci-mcasp",
2113 .of_match_table = mcasp_dt_ids,
2114 },
2115};
2116
2117module_platform_driver(davinci_mcasp_driver);
2118
2119MODULE_AUTHOR("Steve Chen");
2120MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
2121MODULE_LICENSE("GPL");