blob: b039909e03cf855e53874f6d871744b1dc715377 [file] [log] [blame]
xjb04a4022021-11-25 15:01:52 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (c) 2016 AmLogic, Inc.
4 * Michael Turquette <mturquette@baylibre.com>
5 */
6
7#include <linux/clk.h>
8#include <linux/clk-provider.h>
9#include <linux/init.h>
10#include <linux/of_device.h>
11#include <linux/mfd/syscon.h>
12#include <linux/platform_device.h>
13#include <linux/regmap.h>
14
15#include "clkc.h"
16#include "gxbb.h"
17#include "clk-regmap.h"
18
19static DEFINE_SPINLOCK(meson_clk_lock);
20
21static const struct pll_rate_table gxbb_gp0_pll_rate_table[] = {
22 PLL_RATE(96000000, 32, 1, 3),
23 PLL_RATE(99000000, 33, 1, 3),
24 PLL_RATE(102000000, 34, 1, 3),
25 PLL_RATE(105000000, 35, 1, 3),
26 PLL_RATE(108000000, 36, 1, 3),
27 PLL_RATE(111000000, 37, 1, 3),
28 PLL_RATE(114000000, 38, 1, 3),
29 PLL_RATE(117000000, 39, 1, 3),
30 PLL_RATE(120000000, 40, 1, 3),
31 PLL_RATE(123000000, 41, 1, 3),
32 PLL_RATE(126000000, 42, 1, 3),
33 PLL_RATE(129000000, 43, 1, 3),
34 PLL_RATE(132000000, 44, 1, 3),
35 PLL_RATE(135000000, 45, 1, 3),
36 PLL_RATE(138000000, 46, 1, 3),
37 PLL_RATE(141000000, 47, 1, 3),
38 PLL_RATE(144000000, 48, 1, 3),
39 PLL_RATE(147000000, 49, 1, 3),
40 PLL_RATE(150000000, 50, 1, 3),
41 PLL_RATE(153000000, 51, 1, 3),
42 PLL_RATE(156000000, 52, 1, 3),
43 PLL_RATE(159000000, 53, 1, 3),
44 PLL_RATE(162000000, 54, 1, 3),
45 PLL_RATE(165000000, 55, 1, 3),
46 PLL_RATE(168000000, 56, 1, 3),
47 PLL_RATE(171000000, 57, 1, 3),
48 PLL_RATE(174000000, 58, 1, 3),
49 PLL_RATE(177000000, 59, 1, 3),
50 PLL_RATE(180000000, 60, 1, 3),
51 PLL_RATE(183000000, 61, 1, 3),
52 PLL_RATE(186000000, 62, 1, 3),
53 PLL_RATE(192000000, 32, 1, 2),
54 PLL_RATE(198000000, 33, 1, 2),
55 PLL_RATE(204000000, 34, 1, 2),
56 PLL_RATE(210000000, 35, 1, 2),
57 PLL_RATE(216000000, 36, 1, 2),
58 PLL_RATE(222000000, 37, 1, 2),
59 PLL_RATE(228000000, 38, 1, 2),
60 PLL_RATE(234000000, 39, 1, 2),
61 PLL_RATE(240000000, 40, 1, 2),
62 PLL_RATE(246000000, 41, 1, 2),
63 PLL_RATE(252000000, 42, 1, 2),
64 PLL_RATE(258000000, 43, 1, 2),
65 PLL_RATE(264000000, 44, 1, 2),
66 PLL_RATE(270000000, 45, 1, 2),
67 PLL_RATE(276000000, 46, 1, 2),
68 PLL_RATE(282000000, 47, 1, 2),
69 PLL_RATE(288000000, 48, 1, 2),
70 PLL_RATE(294000000, 49, 1, 2),
71 PLL_RATE(300000000, 50, 1, 2),
72 PLL_RATE(306000000, 51, 1, 2),
73 PLL_RATE(312000000, 52, 1, 2),
74 PLL_RATE(318000000, 53, 1, 2),
75 PLL_RATE(324000000, 54, 1, 2),
76 PLL_RATE(330000000, 55, 1, 2),
77 PLL_RATE(336000000, 56, 1, 2),
78 PLL_RATE(342000000, 57, 1, 2),
79 PLL_RATE(348000000, 58, 1, 2),
80 PLL_RATE(354000000, 59, 1, 2),
81 PLL_RATE(360000000, 60, 1, 2),
82 PLL_RATE(366000000, 61, 1, 2),
83 PLL_RATE(372000000, 62, 1, 2),
84 PLL_RATE(384000000, 32, 1, 1),
85 PLL_RATE(396000000, 33, 1, 1),
86 PLL_RATE(408000000, 34, 1, 1),
87 PLL_RATE(420000000, 35, 1, 1),
88 PLL_RATE(432000000, 36, 1, 1),
89 PLL_RATE(444000000, 37, 1, 1),
90 PLL_RATE(456000000, 38, 1, 1),
91 PLL_RATE(468000000, 39, 1, 1),
92 PLL_RATE(480000000, 40, 1, 1),
93 PLL_RATE(492000000, 41, 1, 1),
94 PLL_RATE(504000000, 42, 1, 1),
95 PLL_RATE(516000000, 43, 1, 1),
96 PLL_RATE(528000000, 44, 1, 1),
97 PLL_RATE(540000000, 45, 1, 1),
98 PLL_RATE(552000000, 46, 1, 1),
99 PLL_RATE(564000000, 47, 1, 1),
100 PLL_RATE(576000000, 48, 1, 1),
101 PLL_RATE(588000000, 49, 1, 1),
102 PLL_RATE(600000000, 50, 1, 1),
103 PLL_RATE(612000000, 51, 1, 1),
104 PLL_RATE(624000000, 52, 1, 1),
105 PLL_RATE(636000000, 53, 1, 1),
106 PLL_RATE(648000000, 54, 1, 1),
107 PLL_RATE(660000000, 55, 1, 1),
108 PLL_RATE(672000000, 56, 1, 1),
109 PLL_RATE(684000000, 57, 1, 1),
110 PLL_RATE(696000000, 58, 1, 1),
111 PLL_RATE(708000000, 59, 1, 1),
112 PLL_RATE(720000000, 60, 1, 1),
113 PLL_RATE(732000000, 61, 1, 1),
114 PLL_RATE(744000000, 62, 1, 1),
115 PLL_RATE(768000000, 32, 1, 0),
116 PLL_RATE(792000000, 33, 1, 0),
117 PLL_RATE(816000000, 34, 1, 0),
118 PLL_RATE(840000000, 35, 1, 0),
119 PLL_RATE(864000000, 36, 1, 0),
120 PLL_RATE(888000000, 37, 1, 0),
121 PLL_RATE(912000000, 38, 1, 0),
122 PLL_RATE(936000000, 39, 1, 0),
123 PLL_RATE(960000000, 40, 1, 0),
124 PLL_RATE(984000000, 41, 1, 0),
125 PLL_RATE(1008000000, 42, 1, 0),
126 PLL_RATE(1032000000, 43, 1, 0),
127 PLL_RATE(1056000000, 44, 1, 0),
128 PLL_RATE(1080000000, 45, 1, 0),
129 PLL_RATE(1104000000, 46, 1, 0),
130 PLL_RATE(1128000000, 47, 1, 0),
131 PLL_RATE(1152000000, 48, 1, 0),
132 PLL_RATE(1176000000, 49, 1, 0),
133 PLL_RATE(1200000000, 50, 1, 0),
134 PLL_RATE(1224000000, 51, 1, 0),
135 PLL_RATE(1248000000, 52, 1, 0),
136 PLL_RATE(1272000000, 53, 1, 0),
137 PLL_RATE(1296000000, 54, 1, 0),
138 PLL_RATE(1320000000, 55, 1, 0),
139 PLL_RATE(1344000000, 56, 1, 0),
140 PLL_RATE(1368000000, 57, 1, 0),
141 PLL_RATE(1392000000, 58, 1, 0),
142 PLL_RATE(1416000000, 59, 1, 0),
143 PLL_RATE(1440000000, 60, 1, 0),
144 PLL_RATE(1464000000, 61, 1, 0),
145 PLL_RATE(1488000000, 62, 1, 0),
146 { /* sentinel */ },
147};
148
149static const struct pll_rate_table gxl_gp0_pll_rate_table[] = {
150 PLL_RATE(504000000, 42, 1, 1),
151 PLL_RATE(516000000, 43, 1, 1),
152 PLL_RATE(528000000, 44, 1, 1),
153 PLL_RATE(540000000, 45, 1, 1),
154 PLL_RATE(552000000, 46, 1, 1),
155 PLL_RATE(564000000, 47, 1, 1),
156 PLL_RATE(576000000, 48, 1, 1),
157 PLL_RATE(588000000, 49, 1, 1),
158 PLL_RATE(600000000, 50, 1, 1),
159 PLL_RATE(612000000, 51, 1, 1),
160 PLL_RATE(624000000, 52, 1, 1),
161 PLL_RATE(636000000, 53, 1, 1),
162 PLL_RATE(648000000, 54, 1, 1),
163 PLL_RATE(660000000, 55, 1, 1),
164 PLL_RATE(672000000, 56, 1, 1),
165 PLL_RATE(684000000, 57, 1, 1),
166 PLL_RATE(696000000, 58, 1, 1),
167 PLL_RATE(708000000, 59, 1, 1),
168 PLL_RATE(720000000, 60, 1, 1),
169 PLL_RATE(732000000, 61, 1, 1),
170 PLL_RATE(744000000, 62, 1, 1),
171 PLL_RATE(756000000, 63, 1, 1),
172 PLL_RATE(768000000, 64, 1, 1),
173 PLL_RATE(780000000, 65, 1, 1),
174 PLL_RATE(792000000, 66, 1, 1),
175 { /* sentinel */ },
176};
177
178static struct clk_regmap gxbb_fixed_pll = {
179 .data = &(struct meson_clk_pll_data){
180 .m = {
181 .reg_off = HHI_MPLL_CNTL,
182 .shift = 0,
183 .width = 9,
184 },
185 .n = {
186 .reg_off = HHI_MPLL_CNTL,
187 .shift = 9,
188 .width = 5,
189 },
190 .od = {
191 .reg_off = HHI_MPLL_CNTL,
192 .shift = 16,
193 .width = 2,
194 },
195 .frac = {
196 .reg_off = HHI_MPLL_CNTL2,
197 .shift = 0,
198 .width = 12,
199 },
200 .l = {
201 .reg_off = HHI_MPLL_CNTL,
202 .shift = 31,
203 .width = 1,
204 },
205 .rst = {
206 .reg_off = HHI_MPLL_CNTL,
207 .shift = 29,
208 .width = 1,
209 },
210 },
211 .hw.init = &(struct clk_init_data){
212 .name = "fixed_pll",
213 .ops = &meson_clk_pll_ro_ops,
214 .parent_names = (const char *[]){ "xtal" },
215 .num_parents = 1,
216 },
217};
218
219static struct clk_fixed_factor gxbb_hdmi_pll_pre_mult = {
220 .mult = 2,
221 .div = 1,
222 .hw.init = &(struct clk_init_data){
223 .name = "hdmi_pll_pre_mult",
224 .ops = &clk_fixed_factor_ops,
225 .parent_names = (const char *[]){ "xtal" },
226 .num_parents = 1,
227 },
228};
229
230static struct clk_regmap gxbb_hdmi_pll = {
231 .data = &(struct meson_clk_pll_data){
232 .m = {
233 .reg_off = HHI_HDMI_PLL_CNTL,
234 .shift = 0,
235 .width = 9,
236 },
237 .n = {
238 .reg_off = HHI_HDMI_PLL_CNTL,
239 .shift = 9,
240 .width = 5,
241 },
242 .frac = {
243 .reg_off = HHI_HDMI_PLL_CNTL2,
244 .shift = 0,
245 .width = 12,
246 },
247 .od = {
248 .reg_off = HHI_HDMI_PLL_CNTL2,
249 .shift = 16,
250 .width = 2,
251 },
252 .od2 = {
253 .reg_off = HHI_HDMI_PLL_CNTL2,
254 .shift = 22,
255 .width = 2,
256 },
257 .od3 = {
258 .reg_off = HHI_HDMI_PLL_CNTL2,
259 .shift = 18,
260 .width = 2,
261 },
262 .l = {
263 .reg_off = HHI_HDMI_PLL_CNTL,
264 .shift = 31,
265 .width = 1,
266 },
267 .rst = {
268 .reg_off = HHI_HDMI_PLL_CNTL,
269 .shift = 28,
270 .width = 1,
271 },
272 },
273 .hw.init = &(struct clk_init_data){
274 .name = "hdmi_pll",
275 .ops = &meson_clk_pll_ro_ops,
276 .parent_names = (const char *[]){ "hdmi_pll_pre_mult" },
277 .num_parents = 1,
278 /*
279 * Display directly handle hdmi pll registers ATM, we need
280 * NOCACHE to keep our view of the clock as accurate as possible
281 */
282 .flags = CLK_GET_RATE_NOCACHE,
283 },
284};
285
286static struct clk_regmap gxl_hdmi_pll = {
287 .data = &(struct meson_clk_pll_data){
288 .m = {
289 .reg_off = HHI_HDMI_PLL_CNTL,
290 .shift = 0,
291 .width = 9,
292 },
293 .n = {
294 .reg_off = HHI_HDMI_PLL_CNTL,
295 .shift = 9,
296 .width = 5,
297 },
298 /*
299 * On gxl, there is a register shift due to
300 * HHI_HDMI_PLL_CNTL1 which does not exist on gxbb,
301 * so we use the HHI_HDMI_PLL_CNTL2 define from GXBB
302 * instead which is defined at the same offset.
303 */
304 .frac = {
305 /*
306 * On gxl, there is a register shift due to
307 * HHI_HDMI_PLL_CNTL1 which does not exist on gxbb,
308 * so we compute the register offset based on the PLL
309 * base to get it right
310 */
311 .reg_off = HHI_HDMI_PLL_CNTL + 4,
312 .shift = 0,
313 .width = 10,
314 },
315 .od = {
316 .reg_off = HHI_HDMI_PLL_CNTL + 8,
317 .shift = 21,
318 .width = 2,
319 },
320 .od2 = {
321 .reg_off = HHI_HDMI_PLL_CNTL + 8,
322 .shift = 23,
323 .width = 2,
324 },
325 .od3 = {
326 .reg_off = HHI_HDMI_PLL_CNTL + 8,
327 .shift = 19,
328 .width = 2,
329 },
330 .l = {
331 .reg_off = HHI_HDMI_PLL_CNTL,
332 .shift = 31,
333 .width = 1,
334 },
335 .rst = {
336 .reg_off = HHI_HDMI_PLL_CNTL,
337 .shift = 29,
338 .width = 1,
339 },
340 },
341 .hw.init = &(struct clk_init_data){
342 .name = "hdmi_pll",
343 .ops = &meson_clk_pll_ro_ops,
344 .parent_names = (const char *[]){ "xtal" },
345 .num_parents = 1,
346 /*
347 * Display directly handle hdmi pll registers ATM, we need
348 * NOCACHE to keep our view of the clock as accurate as possible
349 */
350 .flags = CLK_GET_RATE_NOCACHE,
351 },
352};
353
354static struct clk_regmap gxbb_sys_pll = {
355 .data = &(struct meson_clk_pll_data){
356 .m = {
357 .reg_off = HHI_SYS_PLL_CNTL,
358 .shift = 0,
359 .width = 9,
360 },
361 .n = {
362 .reg_off = HHI_SYS_PLL_CNTL,
363 .shift = 9,
364 .width = 5,
365 },
366 .od = {
367 .reg_off = HHI_SYS_PLL_CNTL,
368 .shift = 10,
369 .width = 2,
370 },
371 .l = {
372 .reg_off = HHI_SYS_PLL_CNTL,
373 .shift = 31,
374 .width = 1,
375 },
376 .rst = {
377 .reg_off = HHI_SYS_PLL_CNTL,
378 .shift = 29,
379 .width = 1,
380 },
381 },
382 .hw.init = &(struct clk_init_data){
383 .name = "sys_pll",
384 .ops = &meson_clk_pll_ro_ops,
385 .parent_names = (const char *[]){ "xtal" },
386 .num_parents = 1,
387 },
388};
389
390static const struct reg_sequence gxbb_gp0_init_regs[] = {
391 { .reg = HHI_GP0_PLL_CNTL2, .def = 0x69c80000 },
392 { .reg = HHI_GP0_PLL_CNTL3, .def = 0x0a5590c4 },
393 { .reg = HHI_GP0_PLL_CNTL4, .def = 0x0000500d },
394 { .reg = HHI_GP0_PLL_CNTL, .def = 0x4a000228 },
395};
396
397static struct clk_regmap gxbb_gp0_pll = {
398 .data = &(struct meson_clk_pll_data){
399 .m = {
400 .reg_off = HHI_GP0_PLL_CNTL,
401 .shift = 0,
402 .width = 9,
403 },
404 .n = {
405 .reg_off = HHI_GP0_PLL_CNTL,
406 .shift = 9,
407 .width = 5,
408 },
409 .od = {
410 .reg_off = HHI_GP0_PLL_CNTL,
411 .shift = 16,
412 .width = 2,
413 },
414 .l = {
415 .reg_off = HHI_GP0_PLL_CNTL,
416 .shift = 31,
417 .width = 1,
418 },
419 .rst = {
420 .reg_off = HHI_GP0_PLL_CNTL,
421 .shift = 29,
422 .width = 1,
423 },
424 .table = gxbb_gp0_pll_rate_table,
425 .init_regs = gxbb_gp0_init_regs,
426 .init_count = ARRAY_SIZE(gxbb_gp0_init_regs),
427 },
428 .hw.init = &(struct clk_init_data){
429 .name = "gp0_pll",
430 .ops = &meson_clk_pll_ops,
431 .parent_names = (const char *[]){ "xtal" },
432 .num_parents = 1,
433 },
434};
435
436static const struct reg_sequence gxl_gp0_init_regs[] = {
437 { .reg = HHI_GP0_PLL_CNTL1, .def = 0xc084b000 },
438 { .reg = HHI_GP0_PLL_CNTL2, .def = 0xb75020be },
439 { .reg = HHI_GP0_PLL_CNTL3, .def = 0x0a59a288 },
440 { .reg = HHI_GP0_PLL_CNTL4, .def = 0xc000004d },
441 { .reg = HHI_GP0_PLL_CNTL5, .def = 0x00078000 },
442 { .reg = HHI_GP0_PLL_CNTL, .def = 0x40010250 },
443};
444
445static struct clk_regmap gxl_gp0_pll = {
446 .data = &(struct meson_clk_pll_data){
447 .m = {
448 .reg_off = HHI_GP0_PLL_CNTL,
449 .shift = 0,
450 .width = 9,
451 },
452 .n = {
453 .reg_off = HHI_GP0_PLL_CNTL,
454 .shift = 9,
455 .width = 5,
456 },
457 .od = {
458 .reg_off = HHI_GP0_PLL_CNTL,
459 .shift = 16,
460 .width = 2,
461 },
462 .frac = {
463 .reg_off = HHI_GP0_PLL_CNTL1,
464 .shift = 0,
465 .width = 10,
466 },
467 .l = {
468 .reg_off = HHI_GP0_PLL_CNTL,
469 .shift = 31,
470 .width = 1,
471 },
472 .rst = {
473 .reg_off = HHI_GP0_PLL_CNTL,
474 .shift = 29,
475 .width = 1,
476 },
477 .table = gxl_gp0_pll_rate_table,
478 .init_regs = gxl_gp0_init_regs,
479 .init_count = ARRAY_SIZE(gxl_gp0_init_regs),
480 },
481 .hw.init = &(struct clk_init_data){
482 .name = "gp0_pll",
483 .ops = &meson_clk_pll_ops,
484 .parent_names = (const char *[]){ "xtal" },
485 .num_parents = 1,
486 },
487};
488
489static struct clk_fixed_factor gxbb_fclk_div2_div = {
490 .mult = 1,
491 .div = 2,
492 .hw.init = &(struct clk_init_data){
493 .name = "fclk_div2_div",
494 .ops = &clk_fixed_factor_ops,
495 .parent_names = (const char *[]){ "fixed_pll" },
496 .num_parents = 1,
497 },
498};
499
500static struct clk_regmap gxbb_fclk_div2 = {
501 .data = &(struct clk_regmap_gate_data){
502 .offset = HHI_MPLL_CNTL6,
503 .bit_idx = 27,
504 },
505 .hw.init = &(struct clk_init_data){
506 .name = "fclk_div2",
507 .ops = &clk_regmap_gate_ops,
508 .parent_names = (const char *[]){ "fclk_div2_div" },
509 .num_parents = 1,
510 .flags = CLK_IS_CRITICAL,
511 },
512};
513
514static struct clk_fixed_factor gxbb_fclk_div3_div = {
515 .mult = 1,
516 .div = 3,
517 .hw.init = &(struct clk_init_data){
518 .name = "fclk_div3_div",
519 .ops = &clk_fixed_factor_ops,
520 .parent_names = (const char *[]){ "fixed_pll" },
521 .num_parents = 1,
522 },
523};
524
525static struct clk_regmap gxbb_fclk_div3 = {
526 .data = &(struct clk_regmap_gate_data){
527 .offset = HHI_MPLL_CNTL6,
528 .bit_idx = 28,
529 },
530 .hw.init = &(struct clk_init_data){
531 .name = "fclk_div3",
532 .ops = &clk_regmap_gate_ops,
533 .parent_names = (const char *[]){ "fclk_div3_div" },
534 .num_parents = 1,
535 /*
536 * FIXME:
537 * This clock, as fdiv2, is used by the SCPI FW and is required
538 * by the platform to operate correctly.
539 * Until the following condition are met, we need this clock to
540 * be marked as critical:
541 * a) The SCPI generic driver claims and enable all the clocks
542 * it needs
543 * b) CCF has a clock hand-off mechanism to make the sure the
544 * clock stays on until the proper driver comes along
545 */
546 .flags = CLK_IS_CRITICAL,
547 },
548};
549
550static struct clk_fixed_factor gxbb_fclk_div4_div = {
551 .mult = 1,
552 .div = 4,
553 .hw.init = &(struct clk_init_data){
554 .name = "fclk_div4_div",
555 .ops = &clk_fixed_factor_ops,
556 .parent_names = (const char *[]){ "fixed_pll" },
557 .num_parents = 1,
558 },
559};
560
561static struct clk_regmap gxbb_fclk_div4 = {
562 .data = &(struct clk_regmap_gate_data){
563 .offset = HHI_MPLL_CNTL6,
564 .bit_idx = 29,
565 },
566 .hw.init = &(struct clk_init_data){
567 .name = "fclk_div4",
568 .ops = &clk_regmap_gate_ops,
569 .parent_names = (const char *[]){ "fclk_div4_div" },
570 .num_parents = 1,
571 },
572};
573
574static struct clk_fixed_factor gxbb_fclk_div5_div = {
575 .mult = 1,
576 .div = 5,
577 .hw.init = &(struct clk_init_data){
578 .name = "fclk_div5_div",
579 .ops = &clk_fixed_factor_ops,
580 .parent_names = (const char *[]){ "fixed_pll" },
581 .num_parents = 1,
582 },
583};
584
585static struct clk_regmap gxbb_fclk_div5 = {
586 .data = &(struct clk_regmap_gate_data){
587 .offset = HHI_MPLL_CNTL6,
588 .bit_idx = 30,
589 },
590 .hw.init = &(struct clk_init_data){
591 .name = "fclk_div5",
592 .ops = &clk_regmap_gate_ops,
593 .parent_names = (const char *[]){ "fclk_div5_div" },
594 .num_parents = 1,
595 },
596};
597
598static struct clk_fixed_factor gxbb_fclk_div7_div = {
599 .mult = 1,
600 .div = 7,
601 .hw.init = &(struct clk_init_data){
602 .name = "fclk_div7_div",
603 .ops = &clk_fixed_factor_ops,
604 .parent_names = (const char *[]){ "fixed_pll" },
605 .num_parents = 1,
606 },
607};
608
609static struct clk_regmap gxbb_fclk_div7 = {
610 .data = &(struct clk_regmap_gate_data){
611 .offset = HHI_MPLL_CNTL6,
612 .bit_idx = 31,
613 },
614 .hw.init = &(struct clk_init_data){
615 .name = "fclk_div7",
616 .ops = &clk_regmap_gate_ops,
617 .parent_names = (const char *[]){ "fclk_div7_div" },
618 .num_parents = 1,
619 },
620};
621
622static struct clk_regmap gxbb_mpll_prediv = {
623 .data = &(struct clk_regmap_div_data){
624 .offset = HHI_MPLL_CNTL5,
625 .shift = 12,
626 .width = 1,
627 },
628 .hw.init = &(struct clk_init_data){
629 .name = "mpll_prediv",
630 .ops = &clk_regmap_divider_ro_ops,
631 .parent_names = (const char *[]){ "fixed_pll" },
632 .num_parents = 1,
633 },
634};
635
636static struct clk_regmap gxbb_mpll0_div = {
637 .data = &(struct meson_clk_mpll_data){
638 .sdm = {
639 .reg_off = HHI_MPLL_CNTL7,
640 .shift = 0,
641 .width = 14,
642 },
643 .sdm_en = {
644 .reg_off = HHI_MPLL_CNTL7,
645 .shift = 15,
646 .width = 1,
647 },
648 .n2 = {
649 .reg_off = HHI_MPLL_CNTL7,
650 .shift = 16,
651 .width = 9,
652 },
653 .ssen = {
654 .reg_off = HHI_MPLL_CNTL,
655 .shift = 25,
656 .width = 1,
657 },
658 .lock = &meson_clk_lock,
659 },
660 .hw.init = &(struct clk_init_data){
661 .name = "mpll0_div",
662 .ops = &meson_clk_mpll_ops,
663 .parent_names = (const char *[]){ "mpll_prediv" },
664 .num_parents = 1,
665 },
666};
667
668static struct clk_regmap gxbb_mpll0 = {
669 .data = &(struct clk_regmap_gate_data){
670 .offset = HHI_MPLL_CNTL7,
671 .bit_idx = 14,
672 },
673 .hw.init = &(struct clk_init_data){
674 .name = "mpll0",
675 .ops = &clk_regmap_gate_ops,
676 .parent_names = (const char *[]){ "mpll0_div" },
677 .num_parents = 1,
678 .flags = CLK_SET_RATE_PARENT,
679 },
680};
681
682static struct clk_regmap gxbb_mpll1_div = {
683 .data = &(struct meson_clk_mpll_data){
684 .sdm = {
685 .reg_off = HHI_MPLL_CNTL8,
686 .shift = 0,
687 .width = 14,
688 },
689 .sdm_en = {
690 .reg_off = HHI_MPLL_CNTL8,
691 .shift = 15,
692 .width = 1,
693 },
694 .n2 = {
695 .reg_off = HHI_MPLL_CNTL8,
696 .shift = 16,
697 .width = 9,
698 },
699 .lock = &meson_clk_lock,
700 },
701 .hw.init = &(struct clk_init_data){
702 .name = "mpll1_div",
703 .ops = &meson_clk_mpll_ops,
704 .parent_names = (const char *[]){ "mpll_prediv" },
705 .num_parents = 1,
706 },
707};
708
709static struct clk_regmap gxbb_mpll1 = {
710 .data = &(struct clk_regmap_gate_data){
711 .offset = HHI_MPLL_CNTL8,
712 .bit_idx = 14,
713 },
714 .hw.init = &(struct clk_init_data){
715 .name = "mpll1",
716 .ops = &clk_regmap_gate_ops,
717 .parent_names = (const char *[]){ "mpll1_div" },
718 .num_parents = 1,
719 .flags = CLK_SET_RATE_PARENT,
720 },
721};
722
723static struct clk_regmap gxbb_mpll2_div = {
724 .data = &(struct meson_clk_mpll_data){
725 .sdm = {
726 .reg_off = HHI_MPLL_CNTL9,
727 .shift = 0,
728 .width = 14,
729 },
730 .sdm_en = {
731 .reg_off = HHI_MPLL_CNTL9,
732 .shift = 15,
733 .width = 1,
734 },
735 .n2 = {
736 .reg_off = HHI_MPLL_CNTL9,
737 .shift = 16,
738 .width = 9,
739 },
740 .lock = &meson_clk_lock,
741 },
742 .hw.init = &(struct clk_init_data){
743 .name = "mpll2_div",
744 .ops = &meson_clk_mpll_ops,
745 .parent_names = (const char *[]){ "mpll_prediv" },
746 .num_parents = 1,
747 },
748};
749
750static struct clk_regmap gxbb_mpll2 = {
751 .data = &(struct clk_regmap_gate_data){
752 .offset = HHI_MPLL_CNTL9,
753 .bit_idx = 14,
754 },
755 .hw.init = &(struct clk_init_data){
756 .name = "mpll2",
757 .ops = &clk_regmap_gate_ops,
758 .parent_names = (const char *[]){ "mpll2_div" },
759 .num_parents = 1,
760 .flags = CLK_SET_RATE_PARENT,
761 },
762};
763
764static u32 mux_table_clk81[] = { 0, 2, 3, 4, 5, 6, 7 };
765static const char * const clk81_parent_names[] = {
766 "xtal", "fclk_div7", "mpll1", "mpll2", "fclk_div4",
767 "fclk_div3", "fclk_div5"
768};
769
770static struct clk_regmap gxbb_mpeg_clk_sel = {
771 .data = &(struct clk_regmap_mux_data){
772 .offset = HHI_MPEG_CLK_CNTL,
773 .mask = 0x7,
774 .shift = 12,
775 .table = mux_table_clk81,
776 },
777 .hw.init = &(struct clk_init_data){
778 .name = "mpeg_clk_sel",
779 .ops = &clk_regmap_mux_ro_ops,
780 /*
781 * bits 14:12 selects from 8 possible parents:
782 * xtal, 1'b0 (wtf), fclk_div7, mpll_clkout1, mpll_clkout2,
783 * fclk_div4, fclk_div3, fclk_div5
784 */
785 .parent_names = clk81_parent_names,
786 .num_parents = ARRAY_SIZE(clk81_parent_names),
787 },
788};
789
790static struct clk_regmap gxbb_mpeg_clk_div = {
791 .data = &(struct clk_regmap_div_data){
792 .offset = HHI_MPEG_CLK_CNTL,
793 .shift = 0,
794 .width = 7,
795 },
796 .hw.init = &(struct clk_init_data){
797 .name = "mpeg_clk_div",
798 .ops = &clk_regmap_divider_ro_ops,
799 .parent_names = (const char *[]){ "mpeg_clk_sel" },
800 .num_parents = 1,
801 },
802};
803
804/* the mother of dragons gates */
805static struct clk_regmap gxbb_clk81 = {
806 .data = &(struct clk_regmap_gate_data){
807 .offset = HHI_MPEG_CLK_CNTL,
808 .bit_idx = 7,
809 },
810 .hw.init = &(struct clk_init_data){
811 .name = "clk81",
812 .ops = &clk_regmap_gate_ops,
813 .parent_names = (const char *[]){ "mpeg_clk_div" },
814 .num_parents = 1,
815 .flags = CLK_IS_CRITICAL,
816 },
817};
818
819static struct clk_regmap gxbb_sar_adc_clk_sel = {
820 .data = &(struct clk_regmap_mux_data){
821 .offset = HHI_SAR_CLK_CNTL,
822 .mask = 0x3,
823 .shift = 9,
824 },
825 .hw.init = &(struct clk_init_data){
826 .name = "sar_adc_clk_sel",
827 .ops = &clk_regmap_mux_ops,
828 /* NOTE: The datasheet doesn't list the parents for bit 10 */
829 .parent_names = (const char *[]){ "xtal", "clk81", },
830 .num_parents = 2,
831 },
832};
833
834static struct clk_regmap gxbb_sar_adc_clk_div = {
835 .data = &(struct clk_regmap_div_data){
836 .offset = HHI_SAR_CLK_CNTL,
837 .shift = 0,
838 .width = 8,
839 },
840 .hw.init = &(struct clk_init_data){
841 .name = "sar_adc_clk_div",
842 .ops = &clk_regmap_divider_ops,
843 .parent_names = (const char *[]){ "sar_adc_clk_sel" },
844 .num_parents = 1,
845 .flags = CLK_SET_RATE_PARENT,
846 },
847};
848
849static struct clk_regmap gxbb_sar_adc_clk = {
850 .data = &(struct clk_regmap_gate_data){
851 .offset = HHI_SAR_CLK_CNTL,
852 .bit_idx = 8,
853 },
854 .hw.init = &(struct clk_init_data){
855 .name = "sar_adc_clk",
856 .ops = &clk_regmap_gate_ops,
857 .parent_names = (const char *[]){ "sar_adc_clk_div" },
858 .num_parents = 1,
859 .flags = CLK_SET_RATE_PARENT,
860 },
861};
862
863/*
864 * The MALI IP is clocked by two identical clocks (mali_0 and mali_1)
865 * muxed by a glitch-free switch.
866 */
867
868static const char * const gxbb_mali_0_1_parent_names[] = {
869 "xtal", "gp0_pll", "mpll2", "mpll1", "fclk_div7",
870 "fclk_div4", "fclk_div3", "fclk_div5"
871};
872
873static struct clk_regmap gxbb_mali_0_sel = {
874 .data = &(struct clk_regmap_mux_data){
875 .offset = HHI_MALI_CLK_CNTL,
876 .mask = 0x7,
877 .shift = 9,
878 },
879 .hw.init = &(struct clk_init_data){
880 .name = "mali_0_sel",
881 .ops = &clk_regmap_mux_ops,
882 /*
883 * bits 10:9 selects from 8 possible parents:
884 * xtal, gp0_pll, mpll2, mpll1, fclk_div7,
885 * fclk_div4, fclk_div3, fclk_div5
886 */
887 .parent_names = gxbb_mali_0_1_parent_names,
888 .num_parents = 8,
889 .flags = CLK_SET_RATE_NO_REPARENT,
890 },
891};
892
893static struct clk_regmap gxbb_mali_0_div = {
894 .data = &(struct clk_regmap_div_data){
895 .offset = HHI_MALI_CLK_CNTL,
896 .shift = 0,
897 .width = 7,
898 },
899 .hw.init = &(struct clk_init_data){
900 .name = "mali_0_div",
901 .ops = &clk_regmap_divider_ops,
902 .parent_names = (const char *[]){ "mali_0_sel" },
903 .num_parents = 1,
904 .flags = CLK_SET_RATE_NO_REPARENT,
905 },
906};
907
908static struct clk_regmap gxbb_mali_0 = {
909 .data = &(struct clk_regmap_gate_data){
910 .offset = HHI_MALI_CLK_CNTL,
911 .bit_idx = 8,
912 },
913 .hw.init = &(struct clk_init_data){
914 .name = "mali_0",
915 .ops = &clk_regmap_gate_ops,
916 .parent_names = (const char *[]){ "mali_0_div" },
917 .num_parents = 1,
918 .flags = CLK_SET_RATE_PARENT,
919 },
920};
921
922static struct clk_regmap gxbb_mali_1_sel = {
923 .data = &(struct clk_regmap_mux_data){
924 .offset = HHI_MALI_CLK_CNTL,
925 .mask = 0x7,
926 .shift = 25,
927 },
928 .hw.init = &(struct clk_init_data){
929 .name = "mali_1_sel",
930 .ops = &clk_regmap_mux_ops,
931 /*
932 * bits 10:9 selects from 8 possible parents:
933 * xtal, gp0_pll, mpll2, mpll1, fclk_div7,
934 * fclk_div4, fclk_div3, fclk_div5
935 */
936 .parent_names = gxbb_mali_0_1_parent_names,
937 .num_parents = 8,
938 .flags = CLK_SET_RATE_NO_REPARENT,
939 },
940};
941
942static struct clk_regmap gxbb_mali_1_div = {
943 .data = &(struct clk_regmap_div_data){
944 .offset = HHI_MALI_CLK_CNTL,
945 .shift = 16,
946 .width = 7,
947 },
948 .hw.init = &(struct clk_init_data){
949 .name = "mali_1_div",
950 .ops = &clk_regmap_divider_ops,
951 .parent_names = (const char *[]){ "mali_1_sel" },
952 .num_parents = 1,
953 .flags = CLK_SET_RATE_NO_REPARENT,
954 },
955};
956
957static struct clk_regmap gxbb_mali_1 = {
958 .data = &(struct clk_regmap_gate_data){
959 .offset = HHI_MALI_CLK_CNTL,
960 .bit_idx = 24,
961 },
962 .hw.init = &(struct clk_init_data){
963 .name = "mali_1",
964 .ops = &clk_regmap_gate_ops,
965 .parent_names = (const char *[]){ "mali_1_div" },
966 .num_parents = 1,
967 .flags = CLK_SET_RATE_PARENT,
968 },
969};
970
971static const char * const gxbb_mali_parent_names[] = {
972 "mali_0", "mali_1"
973};
974
975static struct clk_regmap gxbb_mali = {
976 .data = &(struct clk_regmap_mux_data){
977 .offset = HHI_MALI_CLK_CNTL,
978 .mask = 1,
979 .shift = 31,
980 },
981 .hw.init = &(struct clk_init_data){
982 .name = "mali",
983 .ops = &clk_regmap_mux_ops,
984 .parent_names = gxbb_mali_parent_names,
985 .num_parents = 2,
986 .flags = CLK_SET_RATE_NO_REPARENT,
987 },
988};
989
990static struct clk_regmap gxbb_cts_amclk_sel = {
991 .data = &(struct clk_regmap_mux_data){
992 .offset = HHI_AUD_CLK_CNTL,
993 .mask = 0x3,
994 .shift = 9,
995 .table = (u32[]){ 1, 2, 3 },
996 .flags = CLK_MUX_ROUND_CLOSEST,
997 },
998 .hw.init = &(struct clk_init_data){
999 .name = "cts_amclk_sel",
1000 .ops = &clk_regmap_mux_ops,
1001 .parent_names = (const char *[]){ "mpll0", "mpll1", "mpll2" },
1002 .num_parents = 3,
1003 },
1004};
1005
1006static struct clk_regmap gxbb_cts_amclk_div = {
1007 .data = &(struct clk_regmap_div_data) {
1008 .offset = HHI_AUD_CLK_CNTL,
1009 .shift = 0,
1010 .width = 8,
1011 .flags = CLK_DIVIDER_ROUND_CLOSEST,
1012 },
1013 .hw.init = &(struct clk_init_data){
1014 .name = "cts_amclk_div",
1015 .ops = &clk_regmap_divider_ops,
1016 .parent_names = (const char *[]){ "cts_amclk_sel" },
1017 .num_parents = 1,
1018 .flags = CLK_SET_RATE_PARENT,
1019 },
1020};
1021
1022static struct clk_regmap gxbb_cts_amclk = {
1023 .data = &(struct clk_regmap_gate_data){
1024 .offset = HHI_AUD_CLK_CNTL,
1025 .bit_idx = 8,
1026 },
1027 .hw.init = &(struct clk_init_data){
1028 .name = "cts_amclk",
1029 .ops = &clk_regmap_gate_ops,
1030 .parent_names = (const char *[]){ "cts_amclk_div" },
1031 .num_parents = 1,
1032 .flags = CLK_SET_RATE_PARENT,
1033 },
1034};
1035
1036static struct clk_regmap gxbb_cts_mclk_i958_sel = {
1037 .data = &(struct clk_regmap_mux_data){
1038 .offset = HHI_AUD_CLK_CNTL2,
1039 .mask = 0x3,
1040 .shift = 25,
1041 .table = (u32[]){ 1, 2, 3 },
1042 .flags = CLK_MUX_ROUND_CLOSEST,
1043 },
1044 .hw.init = &(struct clk_init_data) {
1045 .name = "cts_mclk_i958_sel",
1046 .ops = &clk_regmap_mux_ops,
1047 .parent_names = (const char *[]){ "mpll0", "mpll1", "mpll2" },
1048 .num_parents = 3,
1049 },
1050};
1051
1052static struct clk_regmap gxbb_cts_mclk_i958_div = {
1053 .data = &(struct clk_regmap_div_data){
1054 .offset = HHI_AUD_CLK_CNTL2,
1055 .shift = 16,
1056 .width = 8,
1057 .flags = CLK_DIVIDER_ROUND_CLOSEST,
1058 },
1059 .hw.init = &(struct clk_init_data) {
1060 .name = "cts_mclk_i958_div",
1061 .ops = &clk_regmap_divider_ops,
1062 .parent_names = (const char *[]){ "cts_mclk_i958_sel" },
1063 .num_parents = 1,
1064 .flags = CLK_SET_RATE_PARENT,
1065 },
1066};
1067
1068static struct clk_regmap gxbb_cts_mclk_i958 = {
1069 .data = &(struct clk_regmap_gate_data){
1070 .offset = HHI_AUD_CLK_CNTL2,
1071 .bit_idx = 24,
1072 },
1073 .hw.init = &(struct clk_init_data){
1074 .name = "cts_mclk_i958",
1075 .ops = &clk_regmap_gate_ops,
1076 .parent_names = (const char *[]){ "cts_mclk_i958_div" },
1077 .num_parents = 1,
1078 .flags = CLK_SET_RATE_PARENT,
1079 },
1080};
1081
1082static struct clk_regmap gxbb_cts_i958 = {
1083 .data = &(struct clk_regmap_mux_data){
1084 .offset = HHI_AUD_CLK_CNTL2,
1085 .mask = 0x1,
1086 .shift = 27,
1087 },
1088 .hw.init = &(struct clk_init_data){
1089 .name = "cts_i958",
1090 .ops = &clk_regmap_mux_ops,
1091 .parent_names = (const char *[]){ "cts_amclk", "cts_mclk_i958" },
1092 .num_parents = 2,
1093 /*
1094 *The parent is specific to origin of the audio data. Let the
1095 * consumer choose the appropriate parent
1096 */
1097 .flags = CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
1098 },
1099};
1100
1101static struct clk_regmap gxbb_32k_clk_div = {
1102 .data = &(struct clk_regmap_div_data){
1103 .offset = HHI_32K_CLK_CNTL,
1104 .shift = 0,
1105 .width = 14,
1106 },
1107 .hw.init = &(struct clk_init_data){
1108 .name = "32k_clk_div",
1109 .ops = &clk_regmap_divider_ops,
1110 .parent_names = (const char *[]){ "32k_clk_sel" },
1111 .num_parents = 1,
1112 .flags = CLK_SET_RATE_PARENT | CLK_DIVIDER_ROUND_CLOSEST,
1113 },
1114};
1115
1116static struct clk_regmap gxbb_32k_clk = {
1117 .data = &(struct clk_regmap_gate_data){
1118 .offset = HHI_32K_CLK_CNTL,
1119 .bit_idx = 15,
1120 },
1121 .hw.init = &(struct clk_init_data){
1122 .name = "32k_clk",
1123 .ops = &clk_regmap_gate_ops,
1124 .parent_names = (const char *[]){ "32k_clk_div" },
1125 .num_parents = 1,
1126 .flags = CLK_SET_RATE_PARENT,
1127 },
1128};
1129
1130static const char * const gxbb_32k_clk_parent_names[] = {
1131 "xtal", "cts_slow_oscin", "fclk_div3", "fclk_div5"
1132};
1133
1134static struct clk_regmap gxbb_32k_clk_sel = {
1135 .data = &(struct clk_regmap_mux_data){
1136 .offset = HHI_32K_CLK_CNTL,
1137 .mask = 0x3,
1138 .shift = 16,
1139 },
1140 .hw.init = &(struct clk_init_data){
1141 .name = "32k_clk_sel",
1142 .ops = &clk_regmap_mux_ops,
1143 .parent_names = gxbb_32k_clk_parent_names,
1144 .num_parents = 4,
1145 .flags = CLK_SET_RATE_PARENT,
1146 },
1147};
1148
1149static const char * const gxbb_sd_emmc_clk0_parent_names[] = {
1150 "xtal", "fclk_div2", "fclk_div3", "fclk_div5", "fclk_div7",
1151
1152 /*
1153 * Following these parent clocks, we should also have had mpll2, mpll3
1154 * and gp0_pll but these clocks are too precious to be used here. All
1155 * the necessary rates for MMC and NAND operation can be acheived using
1156 * xtal or fclk_div clocks
1157 */
1158};
1159
1160/* SDIO clock */
1161static struct clk_regmap gxbb_sd_emmc_a_clk0_sel = {
1162 .data = &(struct clk_regmap_mux_data){
1163 .offset = HHI_SD_EMMC_CLK_CNTL,
1164 .mask = 0x7,
1165 .shift = 9,
1166 },
1167 .hw.init = &(struct clk_init_data) {
1168 .name = "sd_emmc_a_clk0_sel",
1169 .ops = &clk_regmap_mux_ops,
1170 .parent_names = gxbb_sd_emmc_clk0_parent_names,
1171 .num_parents = ARRAY_SIZE(gxbb_sd_emmc_clk0_parent_names),
1172 .flags = CLK_SET_RATE_PARENT,
1173 },
1174};
1175
1176static struct clk_regmap gxbb_sd_emmc_a_clk0_div = {
1177 .data = &(struct clk_regmap_div_data){
1178 .offset = HHI_SD_EMMC_CLK_CNTL,
1179 .shift = 0,
1180 .width = 7,
1181 .flags = CLK_DIVIDER_ROUND_CLOSEST,
1182 },
1183 .hw.init = &(struct clk_init_data) {
1184 .name = "sd_emmc_a_clk0_div",
1185 .ops = &clk_regmap_divider_ops,
1186 .parent_names = (const char *[]){ "sd_emmc_a_clk0_sel" },
1187 .num_parents = 1,
1188 .flags = CLK_SET_RATE_PARENT,
1189 },
1190};
1191
1192static struct clk_regmap gxbb_sd_emmc_a_clk0 = {
1193 .data = &(struct clk_regmap_gate_data){
1194 .offset = HHI_SD_EMMC_CLK_CNTL,
1195 .bit_idx = 7,
1196 },
1197 .hw.init = &(struct clk_init_data){
1198 .name = "sd_emmc_a_clk0",
1199 .ops = &clk_regmap_gate_ops,
1200 .parent_names = (const char *[]){ "sd_emmc_a_clk0_div" },
1201 .num_parents = 1,
1202 .flags = CLK_SET_RATE_PARENT,
1203 },
1204};
1205
1206/* SDcard clock */
1207static struct clk_regmap gxbb_sd_emmc_b_clk0_sel = {
1208 .data = &(struct clk_regmap_mux_data){
1209 .offset = HHI_SD_EMMC_CLK_CNTL,
1210 .mask = 0x7,
1211 .shift = 25,
1212 },
1213 .hw.init = &(struct clk_init_data) {
1214 .name = "sd_emmc_b_clk0_sel",
1215 .ops = &clk_regmap_mux_ops,
1216 .parent_names = gxbb_sd_emmc_clk0_parent_names,
1217 .num_parents = ARRAY_SIZE(gxbb_sd_emmc_clk0_parent_names),
1218 .flags = CLK_SET_RATE_PARENT,
1219 },
1220};
1221
1222static struct clk_regmap gxbb_sd_emmc_b_clk0_div = {
1223 .data = &(struct clk_regmap_div_data){
1224 .offset = HHI_SD_EMMC_CLK_CNTL,
1225 .shift = 16,
1226 .width = 7,
1227 .flags = CLK_DIVIDER_ROUND_CLOSEST,
1228 },
1229 .hw.init = &(struct clk_init_data) {
1230 .name = "sd_emmc_b_clk0_div",
1231 .ops = &clk_regmap_divider_ops,
1232 .parent_names = (const char *[]){ "sd_emmc_b_clk0_sel" },
1233 .num_parents = 1,
1234 .flags = CLK_SET_RATE_PARENT,
1235 },
1236};
1237
1238static struct clk_regmap gxbb_sd_emmc_b_clk0 = {
1239 .data = &(struct clk_regmap_gate_data){
1240 .offset = HHI_SD_EMMC_CLK_CNTL,
1241 .bit_idx = 23,
1242 },
1243 .hw.init = &(struct clk_init_data){
1244 .name = "sd_emmc_b_clk0",
1245 .ops = &clk_regmap_gate_ops,
1246 .parent_names = (const char *[]){ "sd_emmc_b_clk0_div" },
1247 .num_parents = 1,
1248 .flags = CLK_SET_RATE_PARENT,
1249 },
1250};
1251
1252/* EMMC/NAND clock */
1253static struct clk_regmap gxbb_sd_emmc_c_clk0_sel = {
1254 .data = &(struct clk_regmap_mux_data){
1255 .offset = HHI_NAND_CLK_CNTL,
1256 .mask = 0x7,
1257 .shift = 9,
1258 },
1259 .hw.init = &(struct clk_init_data) {
1260 .name = "sd_emmc_c_clk0_sel",
1261 .ops = &clk_regmap_mux_ops,
1262 .parent_names = gxbb_sd_emmc_clk0_parent_names,
1263 .num_parents = ARRAY_SIZE(gxbb_sd_emmc_clk0_parent_names),
1264 .flags = CLK_SET_RATE_PARENT,
1265 },
1266};
1267
1268static struct clk_regmap gxbb_sd_emmc_c_clk0_div = {
1269 .data = &(struct clk_regmap_div_data){
1270 .offset = HHI_NAND_CLK_CNTL,
1271 .shift = 0,
1272 .width = 7,
1273 .flags = CLK_DIVIDER_ROUND_CLOSEST,
1274 },
1275 .hw.init = &(struct clk_init_data) {
1276 .name = "sd_emmc_c_clk0_div",
1277 .ops = &clk_regmap_divider_ops,
1278 .parent_names = (const char *[]){ "sd_emmc_c_clk0_sel" },
1279 .num_parents = 1,
1280 .flags = CLK_SET_RATE_PARENT,
1281 },
1282};
1283
1284static struct clk_regmap gxbb_sd_emmc_c_clk0 = {
1285 .data = &(struct clk_regmap_gate_data){
1286 .offset = HHI_NAND_CLK_CNTL,
1287 .bit_idx = 7,
1288 },
1289 .hw.init = &(struct clk_init_data){
1290 .name = "sd_emmc_c_clk0",
1291 .ops = &clk_regmap_gate_ops,
1292 .parent_names = (const char *[]){ "sd_emmc_c_clk0_div" },
1293 .num_parents = 1,
1294 .flags = CLK_SET_RATE_PARENT,
1295 },
1296};
1297
1298/* VPU Clock */
1299
1300static const char * const gxbb_vpu_parent_names[] = {
1301 "fclk_div4", "fclk_div3", "fclk_div5", "fclk_div7"
1302};
1303
1304static struct clk_regmap gxbb_vpu_0_sel = {
1305 .data = &(struct clk_regmap_mux_data){
1306 .offset = HHI_VPU_CLK_CNTL,
1307 .mask = 0x3,
1308 .shift = 9,
1309 },
1310 .hw.init = &(struct clk_init_data){
1311 .name = "vpu_0_sel",
1312 .ops = &clk_regmap_mux_ops,
1313 /*
1314 * bits 9:10 selects from 4 possible parents:
1315 * fclk_div4, fclk_div3, fclk_div5, fclk_div7,
1316 */
1317 .parent_names = gxbb_vpu_parent_names,
1318 .num_parents = ARRAY_SIZE(gxbb_vpu_parent_names),
1319 .flags = CLK_SET_RATE_NO_REPARENT,
1320 },
1321};
1322
1323static struct clk_regmap gxbb_vpu_0_div = {
1324 .data = &(struct clk_regmap_div_data){
1325 .offset = HHI_VPU_CLK_CNTL,
1326 .shift = 0,
1327 .width = 7,
1328 },
1329 .hw.init = &(struct clk_init_data){
1330 .name = "vpu_0_div",
1331 .ops = &clk_regmap_divider_ops,
1332 .parent_names = (const char *[]){ "vpu_0_sel" },
1333 .num_parents = 1,
1334 .flags = CLK_SET_RATE_PARENT,
1335 },
1336};
1337
1338static struct clk_regmap gxbb_vpu_0 = {
1339 .data = &(struct clk_regmap_gate_data){
1340 .offset = HHI_VPU_CLK_CNTL,
1341 .bit_idx = 8,
1342 },
1343 .hw.init = &(struct clk_init_data) {
1344 .name = "vpu_0",
1345 .ops = &clk_regmap_gate_ops,
1346 .parent_names = (const char *[]){ "vpu_0_div" },
1347 .num_parents = 1,
1348 .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
1349 },
1350};
1351
1352static struct clk_regmap gxbb_vpu_1_sel = {
1353 .data = &(struct clk_regmap_mux_data){
1354 .offset = HHI_VPU_CLK_CNTL,
1355 .mask = 0x3,
1356 .shift = 25,
1357 },
1358 .hw.init = &(struct clk_init_data){
1359 .name = "vpu_1_sel",
1360 .ops = &clk_regmap_mux_ops,
1361 /*
1362 * bits 25:26 selects from 4 possible parents:
1363 * fclk_div4, fclk_div3, fclk_div5, fclk_div7,
1364 */
1365 .parent_names = gxbb_vpu_parent_names,
1366 .num_parents = ARRAY_SIZE(gxbb_vpu_parent_names),
1367 .flags = CLK_SET_RATE_NO_REPARENT,
1368 },
1369};
1370
1371static struct clk_regmap gxbb_vpu_1_div = {
1372 .data = &(struct clk_regmap_div_data){
1373 .offset = HHI_VPU_CLK_CNTL,
1374 .shift = 16,
1375 .width = 7,
1376 },
1377 .hw.init = &(struct clk_init_data){
1378 .name = "vpu_1_div",
1379 .ops = &clk_regmap_divider_ops,
1380 .parent_names = (const char *[]){ "vpu_1_sel" },
1381 .num_parents = 1,
1382 .flags = CLK_SET_RATE_PARENT,
1383 },
1384};
1385
1386static struct clk_regmap gxbb_vpu_1 = {
1387 .data = &(struct clk_regmap_gate_data){
1388 .offset = HHI_VPU_CLK_CNTL,
1389 .bit_idx = 24,
1390 },
1391 .hw.init = &(struct clk_init_data) {
1392 .name = "vpu_1",
1393 .ops = &clk_regmap_gate_ops,
1394 .parent_names = (const char *[]){ "vpu_1_div" },
1395 .num_parents = 1,
1396 .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
1397 },
1398};
1399
1400static struct clk_regmap gxbb_vpu = {
1401 .data = &(struct clk_regmap_mux_data){
1402 .offset = HHI_VPU_CLK_CNTL,
1403 .mask = 1,
1404 .shift = 31,
1405 },
1406 .hw.init = &(struct clk_init_data){
1407 .name = "vpu",
1408 .ops = &clk_regmap_mux_ops,
1409 /*
1410 * bit 31 selects from 2 possible parents:
1411 * vpu_0 or vpu_1
1412 */
1413 .parent_names = (const char *[]){ "vpu_0", "vpu_1" },
1414 .num_parents = 2,
1415 .flags = CLK_SET_RATE_NO_REPARENT,
1416 },
1417};
1418
1419/* VAPB Clock */
1420
1421static const char * const gxbb_vapb_parent_names[] = {
1422 "fclk_div4", "fclk_div3", "fclk_div5", "fclk_div7"
1423};
1424
1425static struct clk_regmap gxbb_vapb_0_sel = {
1426 .data = &(struct clk_regmap_mux_data){
1427 .offset = HHI_VAPBCLK_CNTL,
1428 .mask = 0x3,
1429 .shift = 9,
1430 },
1431 .hw.init = &(struct clk_init_data){
1432 .name = "vapb_0_sel",
1433 .ops = &clk_regmap_mux_ops,
1434 /*
1435 * bits 9:10 selects from 4 possible parents:
1436 * fclk_div4, fclk_div3, fclk_div5, fclk_div7,
1437 */
1438 .parent_names = gxbb_vapb_parent_names,
1439 .num_parents = ARRAY_SIZE(gxbb_vapb_parent_names),
1440 .flags = CLK_SET_RATE_NO_REPARENT,
1441 },
1442};
1443
1444static struct clk_regmap gxbb_vapb_0_div = {
1445 .data = &(struct clk_regmap_div_data){
1446 .offset = HHI_VAPBCLK_CNTL,
1447 .shift = 0,
1448 .width = 7,
1449 },
1450 .hw.init = &(struct clk_init_data){
1451 .name = "vapb_0_div",
1452 .ops = &clk_regmap_divider_ops,
1453 .parent_names = (const char *[]){ "vapb_0_sel" },
1454 .num_parents = 1,
1455 .flags = CLK_SET_RATE_PARENT,
1456 },
1457};
1458
1459static struct clk_regmap gxbb_vapb_0 = {
1460 .data = &(struct clk_regmap_gate_data){
1461 .offset = HHI_VAPBCLK_CNTL,
1462 .bit_idx = 8,
1463 },
1464 .hw.init = &(struct clk_init_data) {
1465 .name = "vapb_0",
1466 .ops = &clk_regmap_gate_ops,
1467 .parent_names = (const char *[]){ "vapb_0_div" },
1468 .num_parents = 1,
1469 .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
1470 },
1471};
1472
1473static struct clk_regmap gxbb_vapb_1_sel = {
1474 .data = &(struct clk_regmap_mux_data){
1475 .offset = HHI_VAPBCLK_CNTL,
1476 .mask = 0x3,
1477 .shift = 25,
1478 },
1479 .hw.init = &(struct clk_init_data){
1480 .name = "vapb_1_sel",
1481 .ops = &clk_regmap_mux_ops,
1482 /*
1483 * bits 25:26 selects from 4 possible parents:
1484 * fclk_div4, fclk_div3, fclk_div5, fclk_div7,
1485 */
1486 .parent_names = gxbb_vapb_parent_names,
1487 .num_parents = ARRAY_SIZE(gxbb_vapb_parent_names),
1488 .flags = CLK_SET_RATE_NO_REPARENT,
1489 },
1490};
1491
1492static struct clk_regmap gxbb_vapb_1_div = {
1493 .data = &(struct clk_regmap_div_data){
1494 .offset = HHI_VAPBCLK_CNTL,
1495 .shift = 16,
1496 .width = 7,
1497 },
1498 .hw.init = &(struct clk_init_data){
1499 .name = "vapb_1_div",
1500 .ops = &clk_regmap_divider_ops,
1501 .parent_names = (const char *[]){ "vapb_1_sel" },
1502 .num_parents = 1,
1503 .flags = CLK_SET_RATE_PARENT,
1504 },
1505};
1506
1507static struct clk_regmap gxbb_vapb_1 = {
1508 .data = &(struct clk_regmap_gate_data){
1509 .offset = HHI_VAPBCLK_CNTL,
1510 .bit_idx = 24,
1511 },
1512 .hw.init = &(struct clk_init_data) {
1513 .name = "vapb_1",
1514 .ops = &clk_regmap_gate_ops,
1515 .parent_names = (const char *[]){ "vapb_1_div" },
1516 .num_parents = 1,
1517 .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
1518 },
1519};
1520
1521static struct clk_regmap gxbb_vapb_sel = {
1522 .data = &(struct clk_regmap_mux_data){
1523 .offset = HHI_VAPBCLK_CNTL,
1524 .mask = 1,
1525 .shift = 31,
1526 },
1527 .hw.init = &(struct clk_init_data){
1528 .name = "vapb_sel",
1529 .ops = &clk_regmap_mux_ops,
1530 /*
1531 * bit 31 selects from 2 possible parents:
1532 * vapb_0 or vapb_1
1533 */
1534 .parent_names = (const char *[]){ "vapb_0", "vapb_1" },
1535 .num_parents = 2,
1536 .flags = CLK_SET_RATE_NO_REPARENT,
1537 },
1538};
1539
1540static struct clk_regmap gxbb_vapb = {
1541 .data = &(struct clk_regmap_gate_data){
1542 .offset = HHI_VAPBCLK_CNTL,
1543 .bit_idx = 30,
1544 },
1545 .hw.init = &(struct clk_init_data) {
1546 .name = "vapb",
1547 .ops = &clk_regmap_gate_ops,
1548 .parent_names = (const char *[]){ "vapb_sel" },
1549 .num_parents = 1,
1550 .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
1551 },
1552};
1553
1554/* VDEC clocks */
1555
1556static const char * const gxbb_vdec_parent_names[] = {
1557 "fclk_div4", "fclk_div3", "fclk_div5", "fclk_div7"
1558};
1559
1560static struct clk_regmap gxbb_vdec_1_sel = {
1561 .data = &(struct clk_regmap_mux_data){
1562 .offset = HHI_VDEC_CLK_CNTL,
1563 .mask = 0x3,
1564 .shift = 9,
1565 .flags = CLK_MUX_ROUND_CLOSEST,
1566 },
1567 .hw.init = &(struct clk_init_data){
1568 .name = "vdec_1_sel",
1569 .ops = &clk_regmap_mux_ops,
1570 .parent_names = gxbb_vdec_parent_names,
1571 .num_parents = ARRAY_SIZE(gxbb_vdec_parent_names),
1572 .flags = CLK_SET_RATE_PARENT,
1573 },
1574};
1575
1576static struct clk_regmap gxbb_vdec_1_div = {
1577 .data = &(struct clk_regmap_div_data){
1578 .offset = HHI_VDEC_CLK_CNTL,
1579 .shift = 0,
1580 .width = 7,
1581 .flags = CLK_DIVIDER_ROUND_CLOSEST,
1582 },
1583 .hw.init = &(struct clk_init_data){
1584 .name = "vdec_1_div",
1585 .ops = &clk_regmap_divider_ops,
1586 .parent_names = (const char *[]){ "vdec_1_sel" },
1587 .num_parents = 1,
1588 .flags = CLK_SET_RATE_PARENT,
1589 },
1590};
1591
1592static struct clk_regmap gxbb_vdec_1 = {
1593 .data = &(struct clk_regmap_gate_data){
1594 .offset = HHI_VDEC_CLK_CNTL,
1595 .bit_idx = 8,
1596 },
1597 .hw.init = &(struct clk_init_data) {
1598 .name = "vdec_1",
1599 .ops = &clk_regmap_gate_ops,
1600 .parent_names = (const char *[]){ "vdec_1_div" },
1601 .num_parents = 1,
1602 .flags = CLK_SET_RATE_PARENT,
1603 },
1604};
1605
1606static struct clk_regmap gxbb_vdec_hevc_sel = {
1607 .data = &(struct clk_regmap_mux_data){
1608 .offset = HHI_VDEC2_CLK_CNTL,
1609 .mask = 0x3,
1610 .shift = 25,
1611 .flags = CLK_MUX_ROUND_CLOSEST,
1612 },
1613 .hw.init = &(struct clk_init_data){
1614 .name = "vdec_hevc_sel",
1615 .ops = &clk_regmap_mux_ops,
1616 .parent_names = gxbb_vdec_parent_names,
1617 .num_parents = ARRAY_SIZE(gxbb_vdec_parent_names),
1618 .flags = CLK_SET_RATE_PARENT,
1619 },
1620};
1621
1622static struct clk_regmap gxbb_vdec_hevc_div = {
1623 .data = &(struct clk_regmap_div_data){
1624 .offset = HHI_VDEC2_CLK_CNTL,
1625 .shift = 16,
1626 .width = 7,
1627 .flags = CLK_DIVIDER_ROUND_CLOSEST,
1628 },
1629 .hw.init = &(struct clk_init_data){
1630 .name = "vdec_hevc_div",
1631 .ops = &clk_regmap_divider_ops,
1632 .parent_names = (const char *[]){ "vdec_hevc_sel" },
1633 .num_parents = 1,
1634 .flags = CLK_SET_RATE_PARENT,
1635 },
1636};
1637
1638static struct clk_regmap gxbb_vdec_hevc = {
1639 .data = &(struct clk_regmap_gate_data){
1640 .offset = HHI_VDEC2_CLK_CNTL,
1641 .bit_idx = 24,
1642 },
1643 .hw.init = &(struct clk_init_data) {
1644 .name = "vdec_hevc",
1645 .ops = &clk_regmap_gate_ops,
1646 .parent_names = (const char *[]){ "vdec_hevc_div" },
1647 .num_parents = 1,
1648 .flags = CLK_SET_RATE_PARENT,
1649 },
1650};
1651
1652static u32 mux_table_gen_clk[] = { 0, 4, 5, 6, 7, 8,
1653 9, 10, 11, 13, 14, };
1654static const char * const gen_clk_parent_names[] = {
1655 "xtal", "vdec_1", "vdec_hevc", "mpll0", "mpll1", "mpll2",
1656 "fclk_div4", "fclk_div3", "fclk_div5", "fclk_div7", "gp0_pll",
1657};
1658
1659static struct clk_regmap gxbb_gen_clk_sel = {
1660 .data = &(struct clk_regmap_mux_data){
1661 .offset = HHI_GEN_CLK_CNTL,
1662 .mask = 0xf,
1663 .shift = 12,
1664 .table = mux_table_gen_clk,
1665 },
1666 .hw.init = &(struct clk_init_data){
1667 .name = "gen_clk_sel",
1668 .ops = &clk_regmap_mux_ops,
1669 /*
1670 * bits 15:12 selects from 14 possible parents:
1671 * xtal, [rtc_oscin_i], [sys_cpu_div16], [ddr_dpll_pt],
1672 * vid_pll, vid2_pll (hevc), mpll0, mpll1, mpll2, fdiv4,
1673 * fdiv3, fdiv5, [cts_msr_clk], fdiv7, gp0_pll
1674 */
1675 .parent_names = gen_clk_parent_names,
1676 .num_parents = ARRAY_SIZE(gen_clk_parent_names),
1677 },
1678};
1679
1680static struct clk_regmap gxbb_gen_clk_div = {
1681 .data = &(struct clk_regmap_div_data){
1682 .offset = HHI_GEN_CLK_CNTL,
1683 .shift = 0,
1684 .width = 11,
1685 },
1686 .hw.init = &(struct clk_init_data){
1687 .name = "gen_clk_div",
1688 .ops = &clk_regmap_divider_ops,
1689 .parent_names = (const char *[]){ "gen_clk_sel" },
1690 .num_parents = 1,
1691 .flags = CLK_SET_RATE_PARENT,
1692 },
1693};
1694
1695static struct clk_regmap gxbb_gen_clk = {
1696 .data = &(struct clk_regmap_gate_data){
1697 .offset = HHI_GEN_CLK_CNTL,
1698 .bit_idx = 7,
1699 },
1700 .hw.init = &(struct clk_init_data){
1701 .name = "gen_clk",
1702 .ops = &clk_regmap_gate_ops,
1703 .parent_names = (const char *[]){ "gen_clk_div" },
1704 .num_parents = 1,
1705 .flags = CLK_SET_RATE_PARENT,
1706 },
1707};
1708
1709/* Everything Else (EE) domain gates */
1710static MESON_GATE(gxbb_ddr, HHI_GCLK_MPEG0, 0);
1711static MESON_GATE(gxbb_dos, HHI_GCLK_MPEG0, 1);
1712static MESON_GATE(gxbb_isa, HHI_GCLK_MPEG0, 5);
1713static MESON_GATE(gxbb_pl301, HHI_GCLK_MPEG0, 6);
1714static MESON_GATE(gxbb_periphs, HHI_GCLK_MPEG0, 7);
1715static MESON_GATE(gxbb_spicc, HHI_GCLK_MPEG0, 8);
1716static MESON_GATE(gxbb_i2c, HHI_GCLK_MPEG0, 9);
1717static MESON_GATE(gxbb_sana, HHI_GCLK_MPEG0, 10);
1718static MESON_GATE(gxbb_smart_card, HHI_GCLK_MPEG0, 11);
1719static MESON_GATE(gxbb_rng0, HHI_GCLK_MPEG0, 12);
1720static MESON_GATE(gxbb_uart0, HHI_GCLK_MPEG0, 13);
1721static MESON_GATE(gxbb_sdhc, HHI_GCLK_MPEG0, 14);
1722static MESON_GATE(gxbb_stream, HHI_GCLK_MPEG0, 15);
1723static MESON_GATE(gxbb_async_fifo, HHI_GCLK_MPEG0, 16);
1724static MESON_GATE(gxbb_sdio, HHI_GCLK_MPEG0, 17);
1725static MESON_GATE(gxbb_abuf, HHI_GCLK_MPEG0, 18);
1726static MESON_GATE(gxbb_hiu_iface, HHI_GCLK_MPEG0, 19);
1727static MESON_GATE(gxbb_assist_misc, HHI_GCLK_MPEG0, 23);
1728static MESON_GATE(gxbb_emmc_a, HHI_GCLK_MPEG0, 24);
1729static MESON_GATE(gxbb_emmc_b, HHI_GCLK_MPEG0, 25);
1730static MESON_GATE(gxbb_emmc_c, HHI_GCLK_MPEG0, 26);
1731static MESON_GATE(gxbb_spi, HHI_GCLK_MPEG0, 30);
1732
1733static MESON_GATE(gxbb_i2s_spdif, HHI_GCLK_MPEG1, 2);
1734static MESON_GATE(gxbb_eth, HHI_GCLK_MPEG1, 3);
1735static MESON_GATE(gxbb_demux, HHI_GCLK_MPEG1, 4);
1736static MESON_GATE(gxbb_aiu_glue, HHI_GCLK_MPEG1, 6);
1737static MESON_GATE(gxbb_iec958, HHI_GCLK_MPEG1, 7);
1738static MESON_GATE(gxbb_i2s_out, HHI_GCLK_MPEG1, 8);
1739static MESON_GATE(gxbb_amclk, HHI_GCLK_MPEG1, 9);
1740static MESON_GATE(gxbb_aififo2, HHI_GCLK_MPEG1, 10);
1741static MESON_GATE(gxbb_mixer, HHI_GCLK_MPEG1, 11);
1742static MESON_GATE(gxbb_mixer_iface, HHI_GCLK_MPEG1, 12);
1743static MESON_GATE(gxbb_adc, HHI_GCLK_MPEG1, 13);
1744static MESON_GATE(gxbb_blkmv, HHI_GCLK_MPEG1, 14);
1745static MESON_GATE(gxbb_aiu, HHI_GCLK_MPEG1, 15);
1746static MESON_GATE(gxbb_uart1, HHI_GCLK_MPEG1, 16);
1747static MESON_GATE(gxbb_g2d, HHI_GCLK_MPEG1, 20);
1748static MESON_GATE(gxbb_usb0, HHI_GCLK_MPEG1, 21);
1749static MESON_GATE(gxbb_usb1, HHI_GCLK_MPEG1, 22);
1750static MESON_GATE(gxbb_reset, HHI_GCLK_MPEG1, 23);
1751static MESON_GATE(gxbb_nand, HHI_GCLK_MPEG1, 24);
1752static MESON_GATE(gxbb_dos_parser, HHI_GCLK_MPEG1, 25);
1753static MESON_GATE(gxbb_usb, HHI_GCLK_MPEG1, 26);
1754static MESON_GATE(gxbb_vdin1, HHI_GCLK_MPEG1, 28);
1755static MESON_GATE(gxbb_ahb_arb0, HHI_GCLK_MPEG1, 29);
1756static MESON_GATE(gxbb_efuse, HHI_GCLK_MPEG1, 30);
1757static MESON_GATE(gxbb_boot_rom, HHI_GCLK_MPEG1, 31);
1758
1759static MESON_GATE(gxbb_ahb_data_bus, HHI_GCLK_MPEG2, 1);
1760static MESON_GATE(gxbb_ahb_ctrl_bus, HHI_GCLK_MPEG2, 2);
1761static MESON_GATE(gxbb_hdmi_intr_sync, HHI_GCLK_MPEG2, 3);
1762static MESON_GATE(gxbb_hdmi_pclk, HHI_GCLK_MPEG2, 4);
1763static MESON_GATE(gxbb_usb1_ddr_bridge, HHI_GCLK_MPEG2, 8);
1764static MESON_GATE(gxbb_usb0_ddr_bridge, HHI_GCLK_MPEG2, 9);
1765static MESON_GATE(gxbb_mmc_pclk, HHI_GCLK_MPEG2, 11);
1766static MESON_GATE(gxbb_dvin, HHI_GCLK_MPEG2, 12);
1767static MESON_GATE(gxbb_uart2, HHI_GCLK_MPEG2, 15);
1768static MESON_GATE(gxbb_sar_adc, HHI_GCLK_MPEG2, 22);
1769static MESON_GATE(gxbb_vpu_intr, HHI_GCLK_MPEG2, 25);
1770static MESON_GATE(gxbb_sec_ahb_ahb3_bridge, HHI_GCLK_MPEG2, 26);
1771static MESON_GATE(gxbb_clk81_a53, HHI_GCLK_MPEG2, 29);
1772
1773static MESON_GATE(gxbb_vclk2_venci0, HHI_GCLK_OTHER, 1);
1774static MESON_GATE(gxbb_vclk2_venci1, HHI_GCLK_OTHER, 2);
1775static MESON_GATE(gxbb_vclk2_vencp0, HHI_GCLK_OTHER, 3);
1776static MESON_GATE(gxbb_vclk2_vencp1, HHI_GCLK_OTHER, 4);
1777static MESON_GATE(gxbb_gclk_venci_int0, HHI_GCLK_OTHER, 8);
1778static MESON_GATE(gxbb_gclk_vencp_int, HHI_GCLK_OTHER, 9);
1779static MESON_GATE(gxbb_dac_clk, HHI_GCLK_OTHER, 10);
1780static MESON_GATE(gxbb_aoclk_gate, HHI_GCLK_OTHER, 14);
1781static MESON_GATE(gxbb_iec958_gate, HHI_GCLK_OTHER, 16);
1782static MESON_GATE(gxbb_enc480p, HHI_GCLK_OTHER, 20);
1783static MESON_GATE(gxbb_rng1, HHI_GCLK_OTHER, 21);
1784static MESON_GATE(gxbb_gclk_venci_int1, HHI_GCLK_OTHER, 22);
1785static MESON_GATE(gxbb_vclk2_venclmcc, HHI_GCLK_OTHER, 24);
1786static MESON_GATE(gxbb_vclk2_vencl, HHI_GCLK_OTHER, 25);
1787static MESON_GATE(gxbb_vclk_other, HHI_GCLK_OTHER, 26);
1788static MESON_GATE(gxbb_edp, HHI_GCLK_OTHER, 31);
1789
1790/* Always On (AO) domain gates */
1791
1792static MESON_GATE(gxbb_ao_media_cpu, HHI_GCLK_AO, 0);
1793static MESON_GATE(gxbb_ao_ahb_sram, HHI_GCLK_AO, 1);
1794static MESON_GATE(gxbb_ao_ahb_bus, HHI_GCLK_AO, 2);
1795static MESON_GATE(gxbb_ao_iface, HHI_GCLK_AO, 3);
1796static MESON_GATE(gxbb_ao_i2c, HHI_GCLK_AO, 4);
1797
1798/* Array of all clocks provided by this provider */
1799
1800static struct clk_hw_onecell_data gxbb_hw_onecell_data = {
1801 .hws = {
1802 [CLKID_SYS_PLL] = &gxbb_sys_pll.hw,
1803 [CLKID_HDMI_PLL] = &gxbb_hdmi_pll.hw,
1804 [CLKID_FIXED_PLL] = &gxbb_fixed_pll.hw,
1805 [CLKID_FCLK_DIV2] = &gxbb_fclk_div2.hw,
1806 [CLKID_FCLK_DIV3] = &gxbb_fclk_div3.hw,
1807 [CLKID_FCLK_DIV4] = &gxbb_fclk_div4.hw,
1808 [CLKID_FCLK_DIV5] = &gxbb_fclk_div5.hw,
1809 [CLKID_FCLK_DIV7] = &gxbb_fclk_div7.hw,
1810 [CLKID_GP0_PLL] = &gxbb_gp0_pll.hw,
1811 [CLKID_MPEG_SEL] = &gxbb_mpeg_clk_sel.hw,
1812 [CLKID_MPEG_DIV] = &gxbb_mpeg_clk_div.hw,
1813 [CLKID_CLK81] = &gxbb_clk81.hw,
1814 [CLKID_MPLL0] = &gxbb_mpll0.hw,
1815 [CLKID_MPLL1] = &gxbb_mpll1.hw,
1816 [CLKID_MPLL2] = &gxbb_mpll2.hw,
1817 [CLKID_DDR] = &gxbb_ddr.hw,
1818 [CLKID_DOS] = &gxbb_dos.hw,
1819 [CLKID_ISA] = &gxbb_isa.hw,
1820 [CLKID_PL301] = &gxbb_pl301.hw,
1821 [CLKID_PERIPHS] = &gxbb_periphs.hw,
1822 [CLKID_SPICC] = &gxbb_spicc.hw,
1823 [CLKID_I2C] = &gxbb_i2c.hw,
1824 [CLKID_SAR_ADC] = &gxbb_sar_adc.hw,
1825 [CLKID_SMART_CARD] = &gxbb_smart_card.hw,
1826 [CLKID_RNG0] = &gxbb_rng0.hw,
1827 [CLKID_UART0] = &gxbb_uart0.hw,
1828 [CLKID_SDHC] = &gxbb_sdhc.hw,
1829 [CLKID_STREAM] = &gxbb_stream.hw,
1830 [CLKID_ASYNC_FIFO] = &gxbb_async_fifo.hw,
1831 [CLKID_SDIO] = &gxbb_sdio.hw,
1832 [CLKID_ABUF] = &gxbb_abuf.hw,
1833 [CLKID_HIU_IFACE] = &gxbb_hiu_iface.hw,
1834 [CLKID_ASSIST_MISC] = &gxbb_assist_misc.hw,
1835 [CLKID_SPI] = &gxbb_spi.hw,
1836 [CLKID_I2S_SPDIF] = &gxbb_i2s_spdif.hw,
1837 [CLKID_ETH] = &gxbb_eth.hw,
1838 [CLKID_DEMUX] = &gxbb_demux.hw,
1839 [CLKID_AIU_GLUE] = &gxbb_aiu_glue.hw,
1840 [CLKID_IEC958] = &gxbb_iec958.hw,
1841 [CLKID_I2S_OUT] = &gxbb_i2s_out.hw,
1842 [CLKID_AMCLK] = &gxbb_amclk.hw,
1843 [CLKID_AIFIFO2] = &gxbb_aififo2.hw,
1844 [CLKID_MIXER] = &gxbb_mixer.hw,
1845 [CLKID_MIXER_IFACE] = &gxbb_mixer_iface.hw,
1846 [CLKID_ADC] = &gxbb_adc.hw,
1847 [CLKID_BLKMV] = &gxbb_blkmv.hw,
1848 [CLKID_AIU] = &gxbb_aiu.hw,
1849 [CLKID_UART1] = &gxbb_uart1.hw,
1850 [CLKID_G2D] = &gxbb_g2d.hw,
1851 [CLKID_USB0] = &gxbb_usb0.hw,
1852 [CLKID_USB1] = &gxbb_usb1.hw,
1853 [CLKID_RESET] = &gxbb_reset.hw,
1854 [CLKID_NAND] = &gxbb_nand.hw,
1855 [CLKID_DOS_PARSER] = &gxbb_dos_parser.hw,
1856 [CLKID_USB] = &gxbb_usb.hw,
1857 [CLKID_VDIN1] = &gxbb_vdin1.hw,
1858 [CLKID_AHB_ARB0] = &gxbb_ahb_arb0.hw,
1859 [CLKID_EFUSE] = &gxbb_efuse.hw,
1860 [CLKID_BOOT_ROM] = &gxbb_boot_rom.hw,
1861 [CLKID_AHB_DATA_BUS] = &gxbb_ahb_data_bus.hw,
1862 [CLKID_AHB_CTRL_BUS] = &gxbb_ahb_ctrl_bus.hw,
1863 [CLKID_HDMI_INTR_SYNC] = &gxbb_hdmi_intr_sync.hw,
1864 [CLKID_HDMI_PCLK] = &gxbb_hdmi_pclk.hw,
1865 [CLKID_USB1_DDR_BRIDGE] = &gxbb_usb1_ddr_bridge.hw,
1866 [CLKID_USB0_DDR_BRIDGE] = &gxbb_usb0_ddr_bridge.hw,
1867 [CLKID_MMC_PCLK] = &gxbb_mmc_pclk.hw,
1868 [CLKID_DVIN] = &gxbb_dvin.hw,
1869 [CLKID_UART2] = &gxbb_uart2.hw,
1870 [CLKID_SANA] = &gxbb_sana.hw,
1871 [CLKID_VPU_INTR] = &gxbb_vpu_intr.hw,
1872 [CLKID_SEC_AHB_AHB3_BRIDGE] = &gxbb_sec_ahb_ahb3_bridge.hw,
1873 [CLKID_CLK81_A53] = &gxbb_clk81_a53.hw,
1874 [CLKID_VCLK2_VENCI0] = &gxbb_vclk2_venci0.hw,
1875 [CLKID_VCLK2_VENCI1] = &gxbb_vclk2_venci1.hw,
1876 [CLKID_VCLK2_VENCP0] = &gxbb_vclk2_vencp0.hw,
1877 [CLKID_VCLK2_VENCP1] = &gxbb_vclk2_vencp1.hw,
1878 [CLKID_GCLK_VENCI_INT0] = &gxbb_gclk_venci_int0.hw,
1879 [CLKID_GCLK_VENCI_INT] = &gxbb_gclk_vencp_int.hw,
1880 [CLKID_DAC_CLK] = &gxbb_dac_clk.hw,
1881 [CLKID_AOCLK_GATE] = &gxbb_aoclk_gate.hw,
1882 [CLKID_IEC958_GATE] = &gxbb_iec958_gate.hw,
1883 [CLKID_ENC480P] = &gxbb_enc480p.hw,
1884 [CLKID_RNG1] = &gxbb_rng1.hw,
1885 [CLKID_GCLK_VENCI_INT1] = &gxbb_gclk_venci_int1.hw,
1886 [CLKID_VCLK2_VENCLMCC] = &gxbb_vclk2_venclmcc.hw,
1887 [CLKID_VCLK2_VENCL] = &gxbb_vclk2_vencl.hw,
1888 [CLKID_VCLK_OTHER] = &gxbb_vclk_other.hw,
1889 [CLKID_EDP] = &gxbb_edp.hw,
1890 [CLKID_AO_MEDIA_CPU] = &gxbb_ao_media_cpu.hw,
1891 [CLKID_AO_AHB_SRAM] = &gxbb_ao_ahb_sram.hw,
1892 [CLKID_AO_AHB_BUS] = &gxbb_ao_ahb_bus.hw,
1893 [CLKID_AO_IFACE] = &gxbb_ao_iface.hw,
1894 [CLKID_AO_I2C] = &gxbb_ao_i2c.hw,
1895 [CLKID_SD_EMMC_A] = &gxbb_emmc_a.hw,
1896 [CLKID_SD_EMMC_B] = &gxbb_emmc_b.hw,
1897 [CLKID_SD_EMMC_C] = &gxbb_emmc_c.hw,
1898 [CLKID_SAR_ADC_CLK] = &gxbb_sar_adc_clk.hw,
1899 [CLKID_SAR_ADC_SEL] = &gxbb_sar_adc_clk_sel.hw,
1900 [CLKID_SAR_ADC_DIV] = &gxbb_sar_adc_clk_div.hw,
1901 [CLKID_MALI_0_SEL] = &gxbb_mali_0_sel.hw,
1902 [CLKID_MALI_0_DIV] = &gxbb_mali_0_div.hw,
1903 [CLKID_MALI_0] = &gxbb_mali_0.hw,
1904 [CLKID_MALI_1_SEL] = &gxbb_mali_1_sel.hw,
1905 [CLKID_MALI_1_DIV] = &gxbb_mali_1_div.hw,
1906 [CLKID_MALI_1] = &gxbb_mali_1.hw,
1907 [CLKID_MALI] = &gxbb_mali.hw,
1908 [CLKID_CTS_AMCLK] = &gxbb_cts_amclk.hw,
1909 [CLKID_CTS_AMCLK_SEL] = &gxbb_cts_amclk_sel.hw,
1910 [CLKID_CTS_AMCLK_DIV] = &gxbb_cts_amclk_div.hw,
1911 [CLKID_CTS_MCLK_I958] = &gxbb_cts_mclk_i958.hw,
1912 [CLKID_CTS_MCLK_I958_SEL] = &gxbb_cts_mclk_i958_sel.hw,
1913 [CLKID_CTS_MCLK_I958_DIV] = &gxbb_cts_mclk_i958_div.hw,
1914 [CLKID_CTS_I958] = &gxbb_cts_i958.hw,
1915 [CLKID_32K_CLK] = &gxbb_32k_clk.hw,
1916 [CLKID_32K_CLK_SEL] = &gxbb_32k_clk_sel.hw,
1917 [CLKID_32K_CLK_DIV] = &gxbb_32k_clk_div.hw,
1918 [CLKID_SD_EMMC_A_CLK0_SEL] = &gxbb_sd_emmc_a_clk0_sel.hw,
1919 [CLKID_SD_EMMC_A_CLK0_DIV] = &gxbb_sd_emmc_a_clk0_div.hw,
1920 [CLKID_SD_EMMC_A_CLK0] = &gxbb_sd_emmc_a_clk0.hw,
1921 [CLKID_SD_EMMC_B_CLK0_SEL] = &gxbb_sd_emmc_b_clk0_sel.hw,
1922 [CLKID_SD_EMMC_B_CLK0_DIV] = &gxbb_sd_emmc_b_clk0_div.hw,
1923 [CLKID_SD_EMMC_B_CLK0] = &gxbb_sd_emmc_b_clk0.hw,
1924 [CLKID_SD_EMMC_C_CLK0_SEL] = &gxbb_sd_emmc_c_clk0_sel.hw,
1925 [CLKID_SD_EMMC_C_CLK0_DIV] = &gxbb_sd_emmc_c_clk0_div.hw,
1926 [CLKID_SD_EMMC_C_CLK0] = &gxbb_sd_emmc_c_clk0.hw,
1927 [CLKID_VPU_0_SEL] = &gxbb_vpu_0_sel.hw,
1928 [CLKID_VPU_0_DIV] = &gxbb_vpu_0_div.hw,
1929 [CLKID_VPU_0] = &gxbb_vpu_0.hw,
1930 [CLKID_VPU_1_SEL] = &gxbb_vpu_1_sel.hw,
1931 [CLKID_VPU_1_DIV] = &gxbb_vpu_1_div.hw,
1932 [CLKID_VPU_1] = &gxbb_vpu_1.hw,
1933 [CLKID_VPU] = &gxbb_vpu.hw,
1934 [CLKID_VAPB_0_SEL] = &gxbb_vapb_0_sel.hw,
1935 [CLKID_VAPB_0_DIV] = &gxbb_vapb_0_div.hw,
1936 [CLKID_VAPB_0] = &gxbb_vapb_0.hw,
1937 [CLKID_VAPB_1_SEL] = &gxbb_vapb_1_sel.hw,
1938 [CLKID_VAPB_1_DIV] = &gxbb_vapb_1_div.hw,
1939 [CLKID_VAPB_1] = &gxbb_vapb_1.hw,
1940 [CLKID_VAPB_SEL] = &gxbb_vapb_sel.hw,
1941 [CLKID_VAPB] = &gxbb_vapb.hw,
1942 [CLKID_HDMI_PLL_PRE_MULT] = &gxbb_hdmi_pll_pre_mult.hw,
1943 [CLKID_MPLL0_DIV] = &gxbb_mpll0_div.hw,
1944 [CLKID_MPLL1_DIV] = &gxbb_mpll1_div.hw,
1945 [CLKID_MPLL2_DIV] = &gxbb_mpll2_div.hw,
1946 [CLKID_MPLL_PREDIV] = &gxbb_mpll_prediv.hw,
1947 [CLKID_FCLK_DIV2_DIV] = &gxbb_fclk_div2_div.hw,
1948 [CLKID_FCLK_DIV3_DIV] = &gxbb_fclk_div3_div.hw,
1949 [CLKID_FCLK_DIV4_DIV] = &gxbb_fclk_div4_div.hw,
1950 [CLKID_FCLK_DIV5_DIV] = &gxbb_fclk_div5_div.hw,
1951 [CLKID_FCLK_DIV7_DIV] = &gxbb_fclk_div7_div.hw,
1952 [CLKID_VDEC_1_SEL] = &gxbb_vdec_1_sel.hw,
1953 [CLKID_VDEC_1_DIV] = &gxbb_vdec_1_div.hw,
1954 [CLKID_VDEC_1] = &gxbb_vdec_1.hw,
1955 [CLKID_VDEC_HEVC_SEL] = &gxbb_vdec_hevc_sel.hw,
1956 [CLKID_VDEC_HEVC_DIV] = &gxbb_vdec_hevc_div.hw,
1957 [CLKID_VDEC_HEVC] = &gxbb_vdec_hevc.hw,
1958 [CLKID_GEN_CLK_SEL] = &gxbb_gen_clk_sel.hw,
1959 [CLKID_GEN_CLK_DIV] = &gxbb_gen_clk_div.hw,
1960 [CLKID_GEN_CLK] = &gxbb_gen_clk.hw,
1961 [NR_CLKS] = NULL,
1962 },
1963 .num = NR_CLKS,
1964};
1965
1966static struct clk_hw_onecell_data gxl_hw_onecell_data = {
1967 .hws = {
1968 [CLKID_SYS_PLL] = &gxbb_sys_pll.hw,
1969 [CLKID_HDMI_PLL] = &gxl_hdmi_pll.hw,
1970 [CLKID_FIXED_PLL] = &gxbb_fixed_pll.hw,
1971 [CLKID_FCLK_DIV2] = &gxbb_fclk_div2.hw,
1972 [CLKID_FCLK_DIV3] = &gxbb_fclk_div3.hw,
1973 [CLKID_FCLK_DIV4] = &gxbb_fclk_div4.hw,
1974 [CLKID_FCLK_DIV5] = &gxbb_fclk_div5.hw,
1975 [CLKID_FCLK_DIV7] = &gxbb_fclk_div7.hw,
1976 [CLKID_GP0_PLL] = &gxl_gp0_pll.hw,
1977 [CLKID_MPEG_SEL] = &gxbb_mpeg_clk_sel.hw,
1978 [CLKID_MPEG_DIV] = &gxbb_mpeg_clk_div.hw,
1979 [CLKID_CLK81] = &gxbb_clk81.hw,
1980 [CLKID_MPLL0] = &gxbb_mpll0.hw,
1981 [CLKID_MPLL1] = &gxbb_mpll1.hw,
1982 [CLKID_MPLL2] = &gxbb_mpll2.hw,
1983 [CLKID_DDR] = &gxbb_ddr.hw,
1984 [CLKID_DOS] = &gxbb_dos.hw,
1985 [CLKID_ISA] = &gxbb_isa.hw,
1986 [CLKID_PL301] = &gxbb_pl301.hw,
1987 [CLKID_PERIPHS] = &gxbb_periphs.hw,
1988 [CLKID_SPICC] = &gxbb_spicc.hw,
1989 [CLKID_I2C] = &gxbb_i2c.hw,
1990 [CLKID_SAR_ADC] = &gxbb_sar_adc.hw,
1991 [CLKID_SMART_CARD] = &gxbb_smart_card.hw,
1992 [CLKID_RNG0] = &gxbb_rng0.hw,
1993 [CLKID_UART0] = &gxbb_uart0.hw,
1994 [CLKID_SDHC] = &gxbb_sdhc.hw,
1995 [CLKID_STREAM] = &gxbb_stream.hw,
1996 [CLKID_ASYNC_FIFO] = &gxbb_async_fifo.hw,
1997 [CLKID_SDIO] = &gxbb_sdio.hw,
1998 [CLKID_ABUF] = &gxbb_abuf.hw,
1999 [CLKID_HIU_IFACE] = &gxbb_hiu_iface.hw,
2000 [CLKID_ASSIST_MISC] = &gxbb_assist_misc.hw,
2001 [CLKID_SPI] = &gxbb_spi.hw,
2002 [CLKID_I2S_SPDIF] = &gxbb_i2s_spdif.hw,
2003 [CLKID_ETH] = &gxbb_eth.hw,
2004 [CLKID_DEMUX] = &gxbb_demux.hw,
2005 [CLKID_AIU_GLUE] = &gxbb_aiu_glue.hw,
2006 [CLKID_IEC958] = &gxbb_iec958.hw,
2007 [CLKID_I2S_OUT] = &gxbb_i2s_out.hw,
2008 [CLKID_AMCLK] = &gxbb_amclk.hw,
2009 [CLKID_AIFIFO2] = &gxbb_aififo2.hw,
2010 [CLKID_MIXER] = &gxbb_mixer.hw,
2011 [CLKID_MIXER_IFACE] = &gxbb_mixer_iface.hw,
2012 [CLKID_ADC] = &gxbb_adc.hw,
2013 [CLKID_BLKMV] = &gxbb_blkmv.hw,
2014 [CLKID_AIU] = &gxbb_aiu.hw,
2015 [CLKID_UART1] = &gxbb_uart1.hw,
2016 [CLKID_G2D] = &gxbb_g2d.hw,
2017 [CLKID_USB0] = &gxbb_usb0.hw,
2018 [CLKID_USB1] = &gxbb_usb1.hw,
2019 [CLKID_RESET] = &gxbb_reset.hw,
2020 [CLKID_NAND] = &gxbb_nand.hw,
2021 [CLKID_DOS_PARSER] = &gxbb_dos_parser.hw,
2022 [CLKID_USB] = &gxbb_usb.hw,
2023 [CLKID_VDIN1] = &gxbb_vdin1.hw,
2024 [CLKID_AHB_ARB0] = &gxbb_ahb_arb0.hw,
2025 [CLKID_EFUSE] = &gxbb_efuse.hw,
2026 [CLKID_BOOT_ROM] = &gxbb_boot_rom.hw,
2027 [CLKID_AHB_DATA_BUS] = &gxbb_ahb_data_bus.hw,
2028 [CLKID_AHB_CTRL_BUS] = &gxbb_ahb_ctrl_bus.hw,
2029 [CLKID_HDMI_INTR_SYNC] = &gxbb_hdmi_intr_sync.hw,
2030 [CLKID_HDMI_PCLK] = &gxbb_hdmi_pclk.hw,
2031 [CLKID_USB1_DDR_BRIDGE] = &gxbb_usb1_ddr_bridge.hw,
2032 [CLKID_USB0_DDR_BRIDGE] = &gxbb_usb0_ddr_bridge.hw,
2033 [CLKID_MMC_PCLK] = &gxbb_mmc_pclk.hw,
2034 [CLKID_DVIN] = &gxbb_dvin.hw,
2035 [CLKID_UART2] = &gxbb_uart2.hw,
2036 [CLKID_SANA] = &gxbb_sana.hw,
2037 [CLKID_VPU_INTR] = &gxbb_vpu_intr.hw,
2038 [CLKID_SEC_AHB_AHB3_BRIDGE] = &gxbb_sec_ahb_ahb3_bridge.hw,
2039 [CLKID_CLK81_A53] = &gxbb_clk81_a53.hw,
2040 [CLKID_VCLK2_VENCI0] = &gxbb_vclk2_venci0.hw,
2041 [CLKID_VCLK2_VENCI1] = &gxbb_vclk2_venci1.hw,
2042 [CLKID_VCLK2_VENCP0] = &gxbb_vclk2_vencp0.hw,
2043 [CLKID_VCLK2_VENCP1] = &gxbb_vclk2_vencp1.hw,
2044 [CLKID_GCLK_VENCI_INT0] = &gxbb_gclk_venci_int0.hw,
2045 [CLKID_GCLK_VENCI_INT] = &gxbb_gclk_vencp_int.hw,
2046 [CLKID_DAC_CLK] = &gxbb_dac_clk.hw,
2047 [CLKID_AOCLK_GATE] = &gxbb_aoclk_gate.hw,
2048 [CLKID_IEC958_GATE] = &gxbb_iec958_gate.hw,
2049 [CLKID_ENC480P] = &gxbb_enc480p.hw,
2050 [CLKID_RNG1] = &gxbb_rng1.hw,
2051 [CLKID_GCLK_VENCI_INT1] = &gxbb_gclk_venci_int1.hw,
2052 [CLKID_VCLK2_VENCLMCC] = &gxbb_vclk2_venclmcc.hw,
2053 [CLKID_VCLK2_VENCL] = &gxbb_vclk2_vencl.hw,
2054 [CLKID_VCLK_OTHER] = &gxbb_vclk_other.hw,
2055 [CLKID_EDP] = &gxbb_edp.hw,
2056 [CLKID_AO_MEDIA_CPU] = &gxbb_ao_media_cpu.hw,
2057 [CLKID_AO_AHB_SRAM] = &gxbb_ao_ahb_sram.hw,
2058 [CLKID_AO_AHB_BUS] = &gxbb_ao_ahb_bus.hw,
2059 [CLKID_AO_IFACE] = &gxbb_ao_iface.hw,
2060 [CLKID_AO_I2C] = &gxbb_ao_i2c.hw,
2061 [CLKID_SD_EMMC_A] = &gxbb_emmc_a.hw,
2062 [CLKID_SD_EMMC_B] = &gxbb_emmc_b.hw,
2063 [CLKID_SD_EMMC_C] = &gxbb_emmc_c.hw,
2064 [CLKID_SAR_ADC_CLK] = &gxbb_sar_adc_clk.hw,
2065 [CLKID_SAR_ADC_SEL] = &gxbb_sar_adc_clk_sel.hw,
2066 [CLKID_SAR_ADC_DIV] = &gxbb_sar_adc_clk_div.hw,
2067 [CLKID_MALI_0_SEL] = &gxbb_mali_0_sel.hw,
2068 [CLKID_MALI_0_DIV] = &gxbb_mali_0_div.hw,
2069 [CLKID_MALI_0] = &gxbb_mali_0.hw,
2070 [CLKID_MALI_1_SEL] = &gxbb_mali_1_sel.hw,
2071 [CLKID_MALI_1_DIV] = &gxbb_mali_1_div.hw,
2072 [CLKID_MALI_1] = &gxbb_mali_1.hw,
2073 [CLKID_MALI] = &gxbb_mali.hw,
2074 [CLKID_CTS_AMCLK] = &gxbb_cts_amclk.hw,
2075 [CLKID_CTS_AMCLK_SEL] = &gxbb_cts_amclk_sel.hw,
2076 [CLKID_CTS_AMCLK_DIV] = &gxbb_cts_amclk_div.hw,
2077 [CLKID_CTS_MCLK_I958] = &gxbb_cts_mclk_i958.hw,
2078 [CLKID_CTS_MCLK_I958_SEL] = &gxbb_cts_mclk_i958_sel.hw,
2079 [CLKID_CTS_MCLK_I958_DIV] = &gxbb_cts_mclk_i958_div.hw,
2080 [CLKID_CTS_I958] = &gxbb_cts_i958.hw,
2081 [CLKID_32K_CLK] = &gxbb_32k_clk.hw,
2082 [CLKID_32K_CLK_SEL] = &gxbb_32k_clk_sel.hw,
2083 [CLKID_32K_CLK_DIV] = &gxbb_32k_clk_div.hw,
2084 [CLKID_SD_EMMC_A_CLK0_SEL] = &gxbb_sd_emmc_a_clk0_sel.hw,
2085 [CLKID_SD_EMMC_A_CLK0_DIV] = &gxbb_sd_emmc_a_clk0_div.hw,
2086 [CLKID_SD_EMMC_A_CLK0] = &gxbb_sd_emmc_a_clk0.hw,
2087 [CLKID_SD_EMMC_B_CLK0_SEL] = &gxbb_sd_emmc_b_clk0_sel.hw,
2088 [CLKID_SD_EMMC_B_CLK0_DIV] = &gxbb_sd_emmc_b_clk0_div.hw,
2089 [CLKID_SD_EMMC_B_CLK0] = &gxbb_sd_emmc_b_clk0.hw,
2090 [CLKID_SD_EMMC_C_CLK0_SEL] = &gxbb_sd_emmc_c_clk0_sel.hw,
2091 [CLKID_SD_EMMC_C_CLK0_DIV] = &gxbb_sd_emmc_c_clk0_div.hw,
2092 [CLKID_SD_EMMC_C_CLK0] = &gxbb_sd_emmc_c_clk0.hw,
2093 [CLKID_VPU_0_SEL] = &gxbb_vpu_0_sel.hw,
2094 [CLKID_VPU_0_DIV] = &gxbb_vpu_0_div.hw,
2095 [CLKID_VPU_0] = &gxbb_vpu_0.hw,
2096 [CLKID_VPU_1_SEL] = &gxbb_vpu_1_sel.hw,
2097 [CLKID_VPU_1_DIV] = &gxbb_vpu_1_div.hw,
2098 [CLKID_VPU_1] = &gxbb_vpu_1.hw,
2099 [CLKID_VPU] = &gxbb_vpu.hw,
2100 [CLKID_VAPB_0_SEL] = &gxbb_vapb_0_sel.hw,
2101 [CLKID_VAPB_0_DIV] = &gxbb_vapb_0_div.hw,
2102 [CLKID_VAPB_0] = &gxbb_vapb_0.hw,
2103 [CLKID_VAPB_1_SEL] = &gxbb_vapb_1_sel.hw,
2104 [CLKID_VAPB_1_DIV] = &gxbb_vapb_1_div.hw,
2105 [CLKID_VAPB_1] = &gxbb_vapb_1.hw,
2106 [CLKID_VAPB_SEL] = &gxbb_vapb_sel.hw,
2107 [CLKID_VAPB] = &gxbb_vapb.hw,
2108 [CLKID_MPLL0_DIV] = &gxbb_mpll0_div.hw,
2109 [CLKID_MPLL1_DIV] = &gxbb_mpll1_div.hw,
2110 [CLKID_MPLL2_DIV] = &gxbb_mpll2_div.hw,
2111 [CLKID_MPLL_PREDIV] = &gxbb_mpll_prediv.hw,
2112 [CLKID_FCLK_DIV2_DIV] = &gxbb_fclk_div2_div.hw,
2113 [CLKID_FCLK_DIV3_DIV] = &gxbb_fclk_div3_div.hw,
2114 [CLKID_FCLK_DIV4_DIV] = &gxbb_fclk_div4_div.hw,
2115 [CLKID_FCLK_DIV5_DIV] = &gxbb_fclk_div5_div.hw,
2116 [CLKID_FCLK_DIV7_DIV] = &gxbb_fclk_div7_div.hw,
2117 [CLKID_VDEC_1_SEL] = &gxbb_vdec_1_sel.hw,
2118 [CLKID_VDEC_1_DIV] = &gxbb_vdec_1_div.hw,
2119 [CLKID_VDEC_1] = &gxbb_vdec_1.hw,
2120 [CLKID_VDEC_HEVC_SEL] = &gxbb_vdec_hevc_sel.hw,
2121 [CLKID_VDEC_HEVC_DIV] = &gxbb_vdec_hevc_div.hw,
2122 [CLKID_VDEC_HEVC] = &gxbb_vdec_hevc.hw,
2123 [CLKID_GEN_CLK_SEL] = &gxbb_gen_clk_sel.hw,
2124 [CLKID_GEN_CLK_DIV] = &gxbb_gen_clk_div.hw,
2125 [CLKID_GEN_CLK] = &gxbb_gen_clk.hw,
2126 [NR_CLKS] = NULL,
2127 },
2128 .num = NR_CLKS,
2129};
2130
2131static struct clk_regmap *const gxbb_clk_regmaps[] = {
2132 &gxbb_gp0_pll,
2133 &gxbb_hdmi_pll,
2134};
2135
2136static struct clk_regmap *const gxl_clk_regmaps[] = {
2137 &gxl_gp0_pll,
2138 &gxl_hdmi_pll,
2139};
2140
2141static struct clk_regmap *const gx_clk_regmaps[] = {
2142 &gxbb_clk81,
2143 &gxbb_ddr,
2144 &gxbb_dos,
2145 &gxbb_isa,
2146 &gxbb_pl301,
2147 &gxbb_periphs,
2148 &gxbb_spicc,
2149 &gxbb_i2c,
2150 &gxbb_sar_adc,
2151 &gxbb_smart_card,
2152 &gxbb_rng0,
2153 &gxbb_uart0,
2154 &gxbb_sdhc,
2155 &gxbb_stream,
2156 &gxbb_async_fifo,
2157 &gxbb_sdio,
2158 &gxbb_abuf,
2159 &gxbb_hiu_iface,
2160 &gxbb_assist_misc,
2161 &gxbb_spi,
2162 &gxbb_i2s_spdif,
2163 &gxbb_eth,
2164 &gxbb_demux,
2165 &gxbb_aiu_glue,
2166 &gxbb_iec958,
2167 &gxbb_i2s_out,
2168 &gxbb_amclk,
2169 &gxbb_aififo2,
2170 &gxbb_mixer,
2171 &gxbb_mixer_iface,
2172 &gxbb_adc,
2173 &gxbb_blkmv,
2174 &gxbb_aiu,
2175 &gxbb_uart1,
2176 &gxbb_g2d,
2177 &gxbb_usb0,
2178 &gxbb_usb1,
2179 &gxbb_reset,
2180 &gxbb_nand,
2181 &gxbb_dos_parser,
2182 &gxbb_usb,
2183 &gxbb_vdin1,
2184 &gxbb_ahb_arb0,
2185 &gxbb_efuse,
2186 &gxbb_boot_rom,
2187 &gxbb_ahb_data_bus,
2188 &gxbb_ahb_ctrl_bus,
2189 &gxbb_hdmi_intr_sync,
2190 &gxbb_hdmi_pclk,
2191 &gxbb_usb1_ddr_bridge,
2192 &gxbb_usb0_ddr_bridge,
2193 &gxbb_mmc_pclk,
2194 &gxbb_dvin,
2195 &gxbb_uart2,
2196 &gxbb_sana,
2197 &gxbb_vpu_intr,
2198 &gxbb_sec_ahb_ahb3_bridge,
2199 &gxbb_clk81_a53,
2200 &gxbb_vclk2_venci0,
2201 &gxbb_vclk2_venci1,
2202 &gxbb_vclk2_vencp0,
2203 &gxbb_vclk2_vencp1,
2204 &gxbb_gclk_venci_int0,
2205 &gxbb_gclk_vencp_int,
2206 &gxbb_dac_clk,
2207 &gxbb_aoclk_gate,
2208 &gxbb_iec958_gate,
2209 &gxbb_enc480p,
2210 &gxbb_rng1,
2211 &gxbb_gclk_venci_int1,
2212 &gxbb_vclk2_venclmcc,
2213 &gxbb_vclk2_vencl,
2214 &gxbb_vclk_other,
2215 &gxbb_edp,
2216 &gxbb_ao_media_cpu,
2217 &gxbb_ao_ahb_sram,
2218 &gxbb_ao_ahb_bus,
2219 &gxbb_ao_iface,
2220 &gxbb_ao_i2c,
2221 &gxbb_emmc_a,
2222 &gxbb_emmc_b,
2223 &gxbb_emmc_c,
2224 &gxbb_sar_adc_clk,
2225 &gxbb_mali_0,
2226 &gxbb_mali_1,
2227 &gxbb_cts_amclk,
2228 &gxbb_cts_mclk_i958,
2229 &gxbb_32k_clk,
2230 &gxbb_sd_emmc_a_clk0,
2231 &gxbb_sd_emmc_b_clk0,
2232 &gxbb_sd_emmc_c_clk0,
2233 &gxbb_vpu_0,
2234 &gxbb_vpu_1,
2235 &gxbb_vapb_0,
2236 &gxbb_vapb_1,
2237 &gxbb_vapb,
2238 &gxbb_mpeg_clk_div,
2239 &gxbb_sar_adc_clk_div,
2240 &gxbb_mali_0_div,
2241 &gxbb_mali_1_div,
2242 &gxbb_cts_mclk_i958_div,
2243 &gxbb_32k_clk_div,
2244 &gxbb_sd_emmc_a_clk0_div,
2245 &gxbb_sd_emmc_b_clk0_div,
2246 &gxbb_sd_emmc_c_clk0_div,
2247 &gxbb_vpu_0_div,
2248 &gxbb_vpu_1_div,
2249 &gxbb_vapb_0_div,
2250 &gxbb_vapb_1_div,
2251 &gxbb_mpeg_clk_sel,
2252 &gxbb_sar_adc_clk_sel,
2253 &gxbb_mali_0_sel,
2254 &gxbb_mali_1_sel,
2255 &gxbb_mali,
2256 &gxbb_cts_amclk_sel,
2257 &gxbb_cts_mclk_i958_sel,
2258 &gxbb_cts_i958,
2259 &gxbb_32k_clk_sel,
2260 &gxbb_sd_emmc_a_clk0_sel,
2261 &gxbb_sd_emmc_b_clk0_sel,
2262 &gxbb_sd_emmc_c_clk0_sel,
2263 &gxbb_vpu_0_sel,
2264 &gxbb_vpu_1_sel,
2265 &gxbb_vpu,
2266 &gxbb_vapb_0_sel,
2267 &gxbb_vapb_1_sel,
2268 &gxbb_vapb_sel,
2269 &gxbb_mpll0,
2270 &gxbb_mpll1,
2271 &gxbb_mpll2,
2272 &gxbb_mpll0_div,
2273 &gxbb_mpll1_div,
2274 &gxbb_mpll2_div,
2275 &gxbb_cts_amclk_div,
2276 &gxbb_fixed_pll,
2277 &gxbb_sys_pll,
2278 &gxbb_mpll_prediv,
2279 &gxbb_fclk_div2,
2280 &gxbb_fclk_div3,
2281 &gxbb_fclk_div4,
2282 &gxbb_fclk_div5,
2283 &gxbb_fclk_div7,
2284 &gxbb_vdec_1_sel,
2285 &gxbb_vdec_1_div,
2286 &gxbb_vdec_1,
2287 &gxbb_vdec_hevc_sel,
2288 &gxbb_vdec_hevc_div,
2289 &gxbb_vdec_hevc,
2290 &gxbb_gen_clk_sel,
2291 &gxbb_gen_clk_div,
2292 &gxbb_gen_clk,
2293};
2294
2295struct clkc_data {
2296 struct clk_regmap *const *regmap_clks;
2297 unsigned int regmap_clks_count;
2298 struct clk_hw_onecell_data *hw_onecell_data;
2299};
2300
2301static const struct clkc_data gxbb_clkc_data = {
2302 .regmap_clks = gxbb_clk_regmaps,
2303 .regmap_clks_count = ARRAY_SIZE(gxbb_clk_regmaps),
2304 .hw_onecell_data = &gxbb_hw_onecell_data,
2305};
2306
2307static const struct clkc_data gxl_clkc_data = {
2308 .regmap_clks = gxl_clk_regmaps,
2309 .regmap_clks_count = ARRAY_SIZE(gxl_clk_regmaps),
2310 .hw_onecell_data = &gxl_hw_onecell_data,
2311};
2312
2313static const struct of_device_id clkc_match_table[] = {
2314 { .compatible = "amlogic,gxbb-clkc", .data = &gxbb_clkc_data },
2315 { .compatible = "amlogic,gxl-clkc", .data = &gxl_clkc_data },
2316 {},
2317};
2318
2319static int gxbb_clkc_probe(struct platform_device *pdev)
2320{
2321 const struct clkc_data *clkc_data;
2322 struct regmap *map;
2323 int ret, i;
2324 struct device *dev = &pdev->dev;
2325
2326 clkc_data = of_device_get_match_data(dev);
2327 if (!clkc_data)
2328 return -EINVAL;
2329
2330 /* Get the hhi system controller node if available */
2331 map = syscon_node_to_regmap(of_get_parent(dev->of_node));
2332 if (IS_ERR(map)) {
2333 dev_err(dev, "failed to get HHI regmap\n");
2334 return PTR_ERR(map);
2335 }
2336
2337 /* Populate regmap for the common regmap backed clocks */
2338 for (i = 0; i < ARRAY_SIZE(gx_clk_regmaps); i++)
2339 gx_clk_regmaps[i]->map = map;
2340
2341 /* Populate regmap for soc specific clocks */
2342 for (i = 0; i < clkc_data->regmap_clks_count; i++)
2343 clkc_data->regmap_clks[i]->map = map;
2344
2345 /* Register all clks */
2346 for (i = 0; i < clkc_data->hw_onecell_data->num; i++) {
2347 /* array might be sparse */
2348 if (!clkc_data->hw_onecell_data->hws[i])
2349 continue;
2350
2351 ret = devm_clk_hw_register(dev,
2352 clkc_data->hw_onecell_data->hws[i]);
2353 if (ret) {
2354 dev_err(dev, "Clock registration failed\n");
2355 return ret;
2356 }
2357 }
2358
2359 return devm_of_clk_add_hw_provider(dev, of_clk_hw_onecell_get,
2360 clkc_data->hw_onecell_data);
2361}
2362
2363static struct platform_driver gxbb_driver = {
2364 .probe = gxbb_clkc_probe,
2365 .driver = {
2366 .name = "gxbb-clkc",
2367 .of_match_table = clkc_match_table,
2368 },
2369};
2370
2371builtin_platform_driver(gxbb_driver);