| xj | b04a402 | 2021-11-25 15:01:52 +0800 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0 */ | 
|  | 2 | /* | 
|  | 3 | * Meson8b clock tree IDs | 
|  | 4 | */ | 
|  | 5 |  | 
|  | 6 | #ifndef __MESON8B_CLKC_H | 
|  | 7 | #define __MESON8B_CLKC_H | 
|  | 8 |  | 
|  | 9 | #define CLKID_UNUSED		0 | 
|  | 10 | #define CLKID_XTAL		1 | 
|  | 11 | #define CLKID_PLL_FIXED		2 | 
|  | 12 | #define CLKID_PLL_VID		3 | 
|  | 13 | #define CLKID_PLL_SYS		4 | 
|  | 14 | #define CLKID_FCLK_DIV2		5 | 
|  | 15 | #define CLKID_FCLK_DIV3		6 | 
|  | 16 | #define CLKID_FCLK_DIV4		7 | 
|  | 17 | #define CLKID_FCLK_DIV5		8 | 
|  | 18 | #define CLKID_FCLK_DIV7		9 | 
|  | 19 | #define CLKID_CLK81		10 | 
|  | 20 | #define CLKID_MALI		11 | 
|  | 21 | #define CLKID_CPUCLK		12 | 
|  | 22 | #define CLKID_ZERO		13 | 
|  | 23 | #define CLKID_MPEG_SEL		14 | 
|  | 24 | #define CLKID_MPEG_DIV		15 | 
|  | 25 | #define CLKID_DDR		16 | 
|  | 26 | #define CLKID_DOS		17 | 
|  | 27 | #define CLKID_ISA		18 | 
|  | 28 | #define CLKID_PL301		19 | 
|  | 29 | #define CLKID_PERIPHS		20 | 
|  | 30 | #define CLKID_SPICC		21 | 
|  | 31 | #define CLKID_I2C		22 | 
|  | 32 | #define CLKID_SAR_ADC		23 | 
|  | 33 | #define CLKID_SMART_CARD	24 | 
|  | 34 | #define CLKID_RNG0		25 | 
|  | 35 | #define CLKID_UART0		26 | 
|  | 36 | #define CLKID_SDHC		27 | 
|  | 37 | #define CLKID_STREAM		28 | 
|  | 38 | #define CLKID_ASYNC_FIFO	29 | 
|  | 39 | #define CLKID_SDIO		30 | 
|  | 40 | #define CLKID_ABUF		31 | 
|  | 41 | #define CLKID_HIU_IFACE		32 | 
|  | 42 | #define CLKID_ASSIST_MISC	33 | 
|  | 43 | #define CLKID_SPI		34 | 
|  | 44 | #define CLKID_I2S_SPDIF		35 | 
|  | 45 | #define CLKID_ETH		36 | 
|  | 46 | #define CLKID_DEMUX		37 | 
|  | 47 | #define CLKID_AIU_GLUE		38 | 
|  | 48 | #define CLKID_IEC958		39 | 
|  | 49 | #define CLKID_I2S_OUT		40 | 
|  | 50 | #define CLKID_AMCLK		41 | 
|  | 51 | #define CLKID_AIFIFO2		42 | 
|  | 52 | #define CLKID_MIXER		43 | 
|  | 53 | #define CLKID_MIXER_IFACE	44 | 
|  | 54 | #define CLKID_ADC		45 | 
|  | 55 | #define CLKID_BLKMV		46 | 
|  | 56 | #define CLKID_AIU		47 | 
|  | 57 | #define CLKID_UART1		48 | 
|  | 58 | #define CLKID_G2D		49 | 
|  | 59 | #define CLKID_USB0		50 | 
|  | 60 | #define CLKID_USB1		51 | 
|  | 61 | #define CLKID_RESET		52 | 
|  | 62 | #define CLKID_NAND		53 | 
|  | 63 | #define CLKID_DOS_PARSER	54 | 
|  | 64 | #define CLKID_USB		55 | 
|  | 65 | #define CLKID_VDIN1		56 | 
|  | 66 | #define CLKID_AHB_ARB0		57 | 
|  | 67 | #define CLKID_EFUSE		58 | 
|  | 68 | #define CLKID_BOOT_ROM		59 | 
|  | 69 | #define CLKID_AHB_DATA_BUS	60 | 
|  | 70 | #define CLKID_AHB_CTRL_BUS	61 | 
|  | 71 | #define CLKID_HDMI_INTR_SYNC	62 | 
|  | 72 | #define CLKID_HDMI_PCLK		63 | 
|  | 73 | #define CLKID_USB1_DDR_BRIDGE	64 | 
|  | 74 | #define CLKID_USB0_DDR_BRIDGE	65 | 
|  | 75 | #define CLKID_MMC_PCLK		66 | 
|  | 76 | #define CLKID_DVIN		67 | 
|  | 77 | #define CLKID_UART2		68 | 
|  | 78 | #define CLKID_SANA		69 | 
|  | 79 | #define CLKID_VPU_INTR		70 | 
|  | 80 | #define CLKID_SEC_AHB_AHB3_BRIDGE	71 | 
|  | 81 | #define CLKID_CLK81_A9		72 | 
|  | 82 | #define CLKID_VCLK2_VENCI0	73 | 
|  | 83 | #define CLKID_VCLK2_VENCI1	74 | 
|  | 84 | #define CLKID_VCLK2_VENCP0	75 | 
|  | 85 | #define CLKID_VCLK2_VENCP1	76 | 
|  | 86 | #define CLKID_GCLK_VENCI_INT	77 | 
|  | 87 | #define CLKID_GCLK_VENCP_INT	78 | 
|  | 88 | #define CLKID_DAC_CLK		79 | 
|  | 89 | #define CLKID_AOCLK_GATE	80 | 
|  | 90 | #define CLKID_IEC958_GATE	81 | 
|  | 91 | #define CLKID_ENC480P		82 | 
|  | 92 | #define CLKID_RNG1		83 | 
|  | 93 | #define CLKID_GCLK_VENCL_INT	84 | 
|  | 94 | #define CLKID_VCLK2_VENCLMCC	85 | 
|  | 95 | #define CLKID_VCLK2_VENCL	86 | 
|  | 96 | #define CLKID_VCLK2_OTHER	87 | 
|  | 97 | #define CLKID_EDP		88 | 
|  | 98 | #define CLKID_AO_MEDIA_CPU	89 | 
|  | 99 | #define CLKID_AO_AHB_SRAM	90 | 
|  | 100 | #define CLKID_AO_AHB_BUS	91 | 
|  | 101 | #define CLKID_AO_IFACE		92 | 
|  | 102 | #define CLKID_MPLL0		93 | 
|  | 103 | #define CLKID_MPLL1		94 | 
|  | 104 | #define CLKID_MPLL2		95 | 
|  | 105 | #define CLKID_NAND_CLK		112 | 
|  | 106 |  | 
|  | 107 | #endif /* __MESON8B_CLKC_H */ |