blob: 3944c49eee0c4c2ebb77e62a686e05efd3e37399 [file] [log] [blame]
xjb04a4022021-11-25 15:01:52 +08001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Synthesize TLB refill handlers at runtime.
7 *
8 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
9 * Copyright (C) 2005, 2007, 2008, 2009 Maciej W. Rozycki
10 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
11 * Copyright (C) 2008, 2009 Cavium Networks, Inc.
12 * Copyright (C) 2011 MIPS Technologies, Inc.
13 *
14 * ... and the days got worse and worse and now you see
15 * I've gone completely out of my mind.
16 *
17 * They're coming to take me a away haha
18 * they're coming to take me a away hoho hihi haha
19 * to the funny farm where code is beautiful all the time ...
20 *
21 * (Condolences to Napoleon XIV)
22 */
23
24#include <linux/bug.h>
25#include <linux/export.h>
26#include <linux/kernel.h>
27#include <linux/types.h>
28#include <linux/smp.h>
29#include <linux/string.h>
30#include <linux/cache.h>
31
32#include <asm/cacheflush.h>
33#include <asm/cpu-type.h>
34#include <asm/mmu_context.h>
35#include <asm/pgtable.h>
36#include <asm/war.h>
37#include <asm/uasm.h>
38#include <asm/setup.h>
39#include <asm/tlbex.h>
40
41static int mips_xpa_disabled;
42
43static int __init xpa_disable(char *s)
44{
45 mips_xpa_disabled = 1;
46
47 return 1;
48}
49
50__setup("noxpa", xpa_disable);
51
52/*
53 * TLB load/store/modify handlers.
54 *
55 * Only the fastpath gets synthesized at runtime, the slowpath for
56 * do_page_fault remains normal asm.
57 */
58extern void tlb_do_page_fault_0(void);
59extern void tlb_do_page_fault_1(void);
60
61struct work_registers {
62 int r1;
63 int r2;
64 int r3;
65};
66
67struct tlb_reg_save {
68 unsigned long a;
69 unsigned long b;
70} ____cacheline_aligned_in_smp;
71
72static struct tlb_reg_save handler_reg_save[NR_CPUS];
73
74static inline int r45k_bvahwbug(void)
75{
76 /* XXX: We should probe for the presence of this bug, but we don't. */
77 return 0;
78}
79
80static inline int r4k_250MHZhwbug(void)
81{
82 /* XXX: We should probe for the presence of this bug, but we don't. */
83 return 0;
84}
85
86static inline int __maybe_unused bcm1250_m3_war(void)
87{
88 return BCM1250_M3_WAR;
89}
90
91static inline int __maybe_unused r10000_llsc_war(void)
92{
93 return R10000_LLSC_WAR;
94}
95
96static int use_bbit_insns(void)
97{
98 switch (current_cpu_type()) {
99 case CPU_CAVIUM_OCTEON:
100 case CPU_CAVIUM_OCTEON_PLUS:
101 case CPU_CAVIUM_OCTEON2:
102 case CPU_CAVIUM_OCTEON3:
103 return 1;
104 default:
105 return 0;
106 }
107}
108
109static int use_lwx_insns(void)
110{
111 switch (current_cpu_type()) {
112 case CPU_CAVIUM_OCTEON2:
113 case CPU_CAVIUM_OCTEON3:
114 return 1;
115 default:
116 return 0;
117 }
118}
119#if defined(CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE) && \
120 CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
121static bool scratchpad_available(void)
122{
123 return true;
124}
125static int scratchpad_offset(int i)
126{
127 /*
128 * CVMSEG starts at address -32768 and extends for
129 * CAVIUM_OCTEON_CVMSEG_SIZE 128 byte cache lines.
130 */
131 i += 1; /* Kernel use starts at the top and works down. */
132 return CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE * 128 - (8 * i) - 32768;
133}
134#else
135static bool scratchpad_available(void)
136{
137 return false;
138}
139static int scratchpad_offset(int i)
140{
141 BUG();
142 /* Really unreachable, but evidently some GCC want this. */
143 return 0;
144}
145#endif
146/*
147 * Found by experiment: At least some revisions of the 4kc throw under
148 * some circumstances a machine check exception, triggered by invalid
149 * values in the index register. Delaying the tlbp instruction until
150 * after the next branch, plus adding an additional nop in front of
151 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
152 * why; it's not an issue caused by the core RTL.
153 *
154 */
155static int m4kc_tlbp_war(void)
156{
157 return current_cpu_type() == CPU_4KC;
158}
159
160/* Handle labels (which must be positive integers). */
161enum label_id {
162 label_second_part = 1,
163 label_leave,
164 label_vmalloc,
165 label_vmalloc_done,
166 label_tlbw_hazard_0,
167 label_split = label_tlbw_hazard_0 + 8,
168 label_tlbl_goaround1,
169 label_tlbl_goaround2,
170 label_nopage_tlbl,
171 label_nopage_tlbs,
172 label_nopage_tlbm,
173 label_smp_pgtable_change,
174 label_r3000_write_probe_fail,
175 label_large_segbits_fault,
176#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
177 label_tlb_huge_update,
178#endif
179};
180
181UASM_L_LA(_second_part)
182UASM_L_LA(_leave)
183UASM_L_LA(_vmalloc)
184UASM_L_LA(_vmalloc_done)
185/* _tlbw_hazard_x is handled differently. */
186UASM_L_LA(_split)
187UASM_L_LA(_tlbl_goaround1)
188UASM_L_LA(_tlbl_goaround2)
189UASM_L_LA(_nopage_tlbl)
190UASM_L_LA(_nopage_tlbs)
191UASM_L_LA(_nopage_tlbm)
192UASM_L_LA(_smp_pgtable_change)
193UASM_L_LA(_r3000_write_probe_fail)
194UASM_L_LA(_large_segbits_fault)
195#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
196UASM_L_LA(_tlb_huge_update)
197#endif
198
199static int hazard_instance;
200
201static void uasm_bgezl_hazard(u32 **p, struct uasm_reloc **r, int instance)
202{
203 switch (instance) {
204 case 0 ... 7:
205 uasm_il_bgezl(p, r, 0, label_tlbw_hazard_0 + instance);
206 return;
207 default:
208 BUG();
209 }
210}
211
212static void uasm_bgezl_label(struct uasm_label **l, u32 **p, int instance)
213{
214 switch (instance) {
215 case 0 ... 7:
216 uasm_build_label(l, *p, label_tlbw_hazard_0 + instance);
217 break;
218 default:
219 BUG();
220 }
221}
222
223/*
224 * pgtable bits are assigned dynamically depending on processor feature
225 * and statically based on kernel configuration. This spits out the actual
226 * values the kernel is using. Required to make sense from disassembled
227 * TLB exception handlers.
228 */
229static void output_pgtable_bits_defines(void)
230{
231#define pr_define(fmt, ...) \
232 pr_debug("#define " fmt, ##__VA_ARGS__)
233
234 pr_debug("#include <asm/asm.h>\n");
235 pr_debug("#include <asm/regdef.h>\n");
236 pr_debug("\n");
237
238 pr_define("_PAGE_PRESENT_SHIFT %d\n", _PAGE_PRESENT_SHIFT);
239 pr_define("_PAGE_NO_READ_SHIFT %d\n", _PAGE_NO_READ_SHIFT);
240 pr_define("_PAGE_WRITE_SHIFT %d\n", _PAGE_WRITE_SHIFT);
241 pr_define("_PAGE_ACCESSED_SHIFT %d\n", _PAGE_ACCESSED_SHIFT);
242 pr_define("_PAGE_MODIFIED_SHIFT %d\n", _PAGE_MODIFIED_SHIFT);
243#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
244 pr_define("_PAGE_HUGE_SHIFT %d\n", _PAGE_HUGE_SHIFT);
245#endif
246#ifdef _PAGE_NO_EXEC_SHIFT
247 if (cpu_has_rixi)
248 pr_define("_PAGE_NO_EXEC_SHIFT %d\n", _PAGE_NO_EXEC_SHIFT);
249#endif
250 pr_define("_PAGE_GLOBAL_SHIFT %d\n", _PAGE_GLOBAL_SHIFT);
251 pr_define("_PAGE_VALID_SHIFT %d\n", _PAGE_VALID_SHIFT);
252 pr_define("_PAGE_DIRTY_SHIFT %d\n", _PAGE_DIRTY_SHIFT);
253 pr_define("_PFN_SHIFT %d\n", _PFN_SHIFT);
254 pr_debug("\n");
255}
256
257static inline void dump_handler(const char *symbol, const void *start, const void *end)
258{
259 unsigned int count = (end - start) / sizeof(u32);
260 const u32 *handler = start;
261 int i;
262
263 pr_debug("LEAF(%s)\n", symbol);
264
265 pr_debug("\t.set push\n");
266 pr_debug("\t.set noreorder\n");
267
268 for (i = 0; i < count; i++)
269 pr_debug("\t.word\t0x%08x\t\t# %p\n", handler[i], &handler[i]);
270
271 pr_debug("\t.set\tpop\n");
272
273 pr_debug("\tEND(%s)\n", symbol);
274}
275
276/* The only general purpose registers allowed in TLB handlers. */
277#define K0 26
278#define K1 27
279
280/* Some CP0 registers */
281#define C0_INDEX 0, 0
282#define C0_ENTRYLO0 2, 0
283#define C0_TCBIND 2, 2
284#define C0_ENTRYLO1 3, 0
285#define C0_CONTEXT 4, 0
286#define C0_PAGEMASK 5, 0
287#define C0_PWBASE 5, 5
288#define C0_PWFIELD 5, 6
289#define C0_PWSIZE 5, 7
290#define C0_PWCTL 6, 6
291#define C0_BADVADDR 8, 0
292#define C0_PGD 9, 7
293#define C0_ENTRYHI 10, 0
294#define C0_EPC 14, 0
295#define C0_XCONTEXT 20, 0
296
297#ifdef CONFIG_64BIT
298# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
299#else
300# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
301#endif
302
303/* The worst case length of the handler is around 18 instructions for
304 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
305 * Maximum space available is 32 instructions for R3000 and 64
306 * instructions for R4000.
307 *
308 * We deliberately chose a buffer size of 128, so we won't scribble
309 * over anything important on overflow before we panic.
310 */
311static u32 tlb_handler[128];
312
313/* simply assume worst case size for labels and relocs */
314static struct uasm_label labels[128];
315static struct uasm_reloc relocs[128];
316
317static int check_for_high_segbits;
318static bool fill_includes_sw_bits;
319
320static unsigned int kscratch_used_mask;
321
322static inline int __maybe_unused c0_kscratch(void)
323{
324 switch (current_cpu_type()) {
325 case CPU_XLP:
326 case CPU_XLR:
327 return 22;
328 default:
329 return 31;
330 }
331}
332
333static int allocate_kscratch(void)
334{
335 int r;
336 unsigned int a = cpu_data[0].kscratch_mask & ~kscratch_used_mask;
337
338 r = ffs(a);
339
340 if (r == 0)
341 return -1;
342
343 r--; /* make it zero based */
344
345 kscratch_used_mask |= (1 << r);
346
347 return r;
348}
349
350static int scratch_reg;
351int pgd_reg;
352EXPORT_SYMBOL_GPL(pgd_reg);
353enum vmalloc64_mode {not_refill, refill_scratch, refill_noscratch};
354
355static struct work_registers build_get_work_registers(u32 **p)
356{
357 struct work_registers r;
358
359 if (scratch_reg >= 0) {
360 /* Save in CPU local C0_KScratch? */
361 UASM_i_MTC0(p, 1, c0_kscratch(), scratch_reg);
362 r.r1 = K0;
363 r.r2 = K1;
364 r.r3 = 1;
365 return r;
366 }
367
368 if (num_possible_cpus() > 1) {
369 /* Get smp_processor_id */
370 UASM_i_CPUID_MFC0(p, K0, SMP_CPUID_REG);
371 UASM_i_SRL_SAFE(p, K0, K0, SMP_CPUID_REGSHIFT);
372
373 /* handler_reg_save index in K0 */
374 UASM_i_SLL(p, K0, K0, ilog2(sizeof(struct tlb_reg_save)));
375
376 UASM_i_LA(p, K1, (long)&handler_reg_save);
377 UASM_i_ADDU(p, K0, K0, K1);
378 } else {
379 UASM_i_LA(p, K0, (long)&handler_reg_save);
380 }
381 /* K0 now points to save area, save $1 and $2 */
382 UASM_i_SW(p, 1, offsetof(struct tlb_reg_save, a), K0);
383 UASM_i_SW(p, 2, offsetof(struct tlb_reg_save, b), K0);
384
385 r.r1 = K1;
386 r.r2 = 1;
387 r.r3 = 2;
388 return r;
389}
390
391static void build_restore_work_registers(u32 **p)
392{
393 if (scratch_reg >= 0) {
394 uasm_i_ehb(p);
395 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
396 return;
397 }
398 /* K0 already points to save area, restore $1 and $2 */
399 UASM_i_LW(p, 1, offsetof(struct tlb_reg_save, a), K0);
400 UASM_i_LW(p, 2, offsetof(struct tlb_reg_save, b), K0);
401}
402
403#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
404
405/*
406 * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
407 * we cannot do r3000 under these circumstances.
408 *
409 * The R3000 TLB handler is simple.
410 */
411static void build_r3000_tlb_refill_handler(void)
412{
413 long pgdc = (long)pgd_current;
414 u32 *p;
415
416 memset(tlb_handler, 0, sizeof(tlb_handler));
417 p = tlb_handler;
418
419 uasm_i_mfc0(&p, K0, C0_BADVADDR);
420 uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
421 uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
422 uasm_i_srl(&p, K0, K0, 22); /* load delay */
423 uasm_i_sll(&p, K0, K0, 2);
424 uasm_i_addu(&p, K1, K1, K0);
425 uasm_i_mfc0(&p, K0, C0_CONTEXT);
426 uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
427 uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
428 uasm_i_addu(&p, K1, K1, K0);
429 uasm_i_lw(&p, K0, 0, K1);
430 uasm_i_nop(&p); /* load delay */
431 uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
432 uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
433 uasm_i_tlbwr(&p); /* cp0 delay */
434 uasm_i_jr(&p, K1);
435 uasm_i_rfe(&p); /* branch delay */
436
437 if (p > tlb_handler + 32)
438 panic("TLB refill handler space exceeded");
439
440 pr_debug("Wrote TLB refill handler (%u instructions).\n",
441 (unsigned int)(p - tlb_handler));
442
443 memcpy((void *)ebase, tlb_handler, 0x80);
444 local_flush_icache_range(ebase, ebase + 0x80);
445 dump_handler("r3000_tlb_refill", (u32 *)ebase, (u32 *)(ebase + 0x80));
446}
447#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
448
449/*
450 * The R4000 TLB handler is much more complicated. We have two
451 * consecutive handler areas with 32 instructions space each.
452 * Since they aren't used at the same time, we can overflow in the
453 * other one.To keep things simple, we first assume linear space,
454 * then we relocate it to the final handler layout as needed.
455 */
456static u32 final_handler[64];
457
458/*
459 * Hazards
460 *
461 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
462 * 2. A timing hazard exists for the TLBP instruction.
463 *
464 * stalling_instruction
465 * TLBP
466 *
467 * The JTLB is being read for the TLBP throughout the stall generated by the
468 * previous instruction. This is not really correct as the stalling instruction
469 * can modify the address used to access the JTLB. The failure symptom is that
470 * the TLBP instruction will use an address created for the stalling instruction
471 * and not the address held in C0_ENHI and thus report the wrong results.
472 *
473 * The software work-around is to not allow the instruction preceding the TLBP
474 * to stall - make it an NOP or some other instruction guaranteed not to stall.
475 *
476 * Errata 2 will not be fixed. This errata is also on the R5000.
477 *
478 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
479 */
480static void __maybe_unused build_tlb_probe_entry(u32 **p)
481{
482 switch (current_cpu_type()) {
483 /* Found by experiment: R4600 v2.0/R4700 needs this, too. */
484 case CPU_R4600:
485 case CPU_R4700:
486 case CPU_R5000:
487 case CPU_NEVADA:
488 uasm_i_nop(p);
489 uasm_i_tlbp(p);
490 break;
491
492 default:
493 uasm_i_tlbp(p);
494 break;
495 }
496}
497
498void build_tlb_write_entry(u32 **p, struct uasm_label **l,
499 struct uasm_reloc **r,
500 enum tlb_write_entry wmode)
501{
502 void(*tlbw)(u32 **) = NULL;
503
504 switch (wmode) {
505 case tlb_random: tlbw = uasm_i_tlbwr; break;
506 case tlb_indexed: tlbw = uasm_i_tlbwi; break;
507 }
508
509 if (cpu_has_mips_r2_r6) {
510 if (cpu_has_mips_r2_exec_hazard)
511 uasm_i_ehb(p);
512 tlbw(p);
513 return;
514 }
515
516 switch (current_cpu_type()) {
517 case CPU_R4000PC:
518 case CPU_R4000SC:
519 case CPU_R4000MC:
520 case CPU_R4400PC:
521 case CPU_R4400SC:
522 case CPU_R4400MC:
523 /*
524 * This branch uses up a mtc0 hazard nop slot and saves
525 * two nops after the tlbw instruction.
526 */
527 uasm_bgezl_hazard(p, r, hazard_instance);
528 tlbw(p);
529 uasm_bgezl_label(l, p, hazard_instance);
530 hazard_instance++;
531 uasm_i_nop(p);
532 break;
533
534 case CPU_R4600:
535 case CPU_R4700:
536 uasm_i_nop(p);
537 tlbw(p);
538 uasm_i_nop(p);
539 break;
540
541 case CPU_R5000:
542 case CPU_NEVADA:
543 uasm_i_nop(p); /* QED specifies 2 nops hazard */
544 uasm_i_nop(p); /* QED specifies 2 nops hazard */
545 tlbw(p);
546 break;
547
548 case CPU_R4300:
549 case CPU_5KC:
550 case CPU_TX49XX:
551 case CPU_PR4450:
552 case CPU_XLR:
553 uasm_i_nop(p);
554 tlbw(p);
555 break;
556
557 case CPU_R10000:
558 case CPU_R12000:
559 case CPU_R14000:
560 case CPU_R16000:
561 case CPU_4KC:
562 case CPU_4KEC:
563 case CPU_M14KC:
564 case CPU_M14KEC:
565 case CPU_SB1:
566 case CPU_SB1A:
567 case CPU_4KSC:
568 case CPU_20KC:
569 case CPU_25KF:
570 case CPU_BMIPS32:
571 case CPU_BMIPS3300:
572 case CPU_BMIPS4350:
573 case CPU_BMIPS4380:
574 case CPU_BMIPS5000:
575 case CPU_LOONGSON2:
576 case CPU_LOONGSON3:
577 case CPU_R5500:
578 if (m4kc_tlbp_war())
579 uasm_i_nop(p);
580 case CPU_ALCHEMY:
581 tlbw(p);
582 break;
583
584 case CPU_RM7000:
585 uasm_i_nop(p);
586 uasm_i_nop(p);
587 uasm_i_nop(p);
588 uasm_i_nop(p);
589 tlbw(p);
590 break;
591
592 case CPU_VR4111:
593 case CPU_VR4121:
594 case CPU_VR4122:
595 case CPU_VR4181:
596 case CPU_VR4181A:
597 uasm_i_nop(p);
598 uasm_i_nop(p);
599 tlbw(p);
600 uasm_i_nop(p);
601 uasm_i_nop(p);
602 break;
603
604 case CPU_VR4131:
605 case CPU_VR4133:
606 case CPU_R5432:
607 uasm_i_nop(p);
608 uasm_i_nop(p);
609 tlbw(p);
610 break;
611
612 case CPU_JZRISC:
613 tlbw(p);
614 uasm_i_nop(p);
615 break;
616
617 default:
618 panic("No TLB refill handler yet (CPU type: %d)",
619 current_cpu_type());
620 break;
621 }
622}
623EXPORT_SYMBOL_GPL(build_tlb_write_entry);
624
625static __maybe_unused void build_convert_pte_to_entrylo(u32 **p,
626 unsigned int reg)
627{
628 if (_PAGE_GLOBAL_SHIFT == 0) {
629 /* pte_t is already in EntryLo format */
630 return;
631 }
632
633 if (cpu_has_rixi && !!_PAGE_NO_EXEC) {
634 if (fill_includes_sw_bits) {
635 UASM_i_ROTR(p, reg, reg, ilog2(_PAGE_GLOBAL));
636 } else {
637 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_NO_EXEC));
638 UASM_i_ROTR(p, reg, reg,
639 ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
640 }
641 } else {
642#ifdef CONFIG_PHYS_ADDR_T_64BIT
643 uasm_i_dsrl_safe(p, reg, reg, ilog2(_PAGE_GLOBAL));
644#else
645 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_GLOBAL));
646#endif
647 }
648}
649
650#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
651
652static void build_restore_pagemask(u32 **p, struct uasm_reloc **r,
653 unsigned int tmp, enum label_id lid,
654 int restore_scratch)
655{
656 if (restore_scratch) {
657 /*
658 * Ensure the MFC0 below observes the value written to the
659 * KScratch register by the prior MTC0.
660 */
661 if (scratch_reg >= 0)
662 uasm_i_ehb(p);
663
664 /* Reset default page size */
665 if (PM_DEFAULT_MASK >> 16) {
666 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
667 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
668 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
669 uasm_il_b(p, r, lid);
670 } else if (PM_DEFAULT_MASK) {
671 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
672 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
673 uasm_il_b(p, r, lid);
674 } else {
675 uasm_i_mtc0(p, 0, C0_PAGEMASK);
676 uasm_il_b(p, r, lid);
677 }
678 if (scratch_reg >= 0)
679 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
680 else
681 UASM_i_LW(p, 1, scratchpad_offset(0), 0);
682 } else {
683 /* Reset default page size */
684 if (PM_DEFAULT_MASK >> 16) {
685 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
686 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
687 uasm_il_b(p, r, lid);
688 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
689 } else if (PM_DEFAULT_MASK) {
690 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
691 uasm_il_b(p, r, lid);
692 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
693 } else {
694 uasm_il_b(p, r, lid);
695 uasm_i_mtc0(p, 0, C0_PAGEMASK);
696 }
697 }
698}
699
700static void build_huge_tlb_write_entry(u32 **p, struct uasm_label **l,
701 struct uasm_reloc **r,
702 unsigned int tmp,
703 enum tlb_write_entry wmode,
704 int restore_scratch)
705{
706 /* Set huge page tlb entry size */
707 uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
708 uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
709 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
710
711 build_tlb_write_entry(p, l, r, wmode);
712
713 build_restore_pagemask(p, r, tmp, label_leave, restore_scratch);
714}
715
716/*
717 * Check if Huge PTE is present, if so then jump to LABEL.
718 */
719static void
720build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
721 unsigned int pmd, int lid)
722{
723 UASM_i_LW(p, tmp, 0, pmd);
724 if (use_bbit_insns()) {
725 uasm_il_bbit1(p, r, tmp, ilog2(_PAGE_HUGE), lid);
726 } else {
727 uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
728 uasm_il_bnez(p, r, tmp, lid);
729 }
730}
731
732static void build_huge_update_entries(u32 **p, unsigned int pte,
733 unsigned int tmp)
734{
735 int small_sequence;
736
737 /*
738 * A huge PTE describes an area the size of the
739 * configured huge page size. This is twice the
740 * of the large TLB entry size we intend to use.
741 * A TLB entry half the size of the configured
742 * huge page size is configured into entrylo0
743 * and entrylo1 to cover the contiguous huge PTE
744 * address space.
745 */
746 small_sequence = (HPAGE_SIZE >> 7) < 0x10000;
747
748 /* We can clobber tmp. It isn't used after this.*/
749 if (!small_sequence)
750 uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));
751
752 build_convert_pte_to_entrylo(p, pte);
753 UASM_i_MTC0(p, pte, C0_ENTRYLO0); /* load it */
754 /* convert to entrylo1 */
755 if (small_sequence)
756 UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
757 else
758 UASM_i_ADDU(p, pte, pte, tmp);
759
760 UASM_i_MTC0(p, pte, C0_ENTRYLO1); /* load it */
761}
762
763static void build_huge_handler_tail(u32 **p, struct uasm_reloc **r,
764 struct uasm_label **l,
765 unsigned int pte,
766 unsigned int ptr,
767 unsigned int flush)
768{
769#ifdef CONFIG_SMP
770 UASM_i_SC(p, pte, 0, ptr);
771 uasm_il_beqz(p, r, pte, label_tlb_huge_update);
772 UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
773#else
774 UASM_i_SW(p, pte, 0, ptr);
775#endif
776 if (cpu_has_ftlb && flush) {
777 BUG_ON(!cpu_has_tlbinv);
778
779 UASM_i_MFC0(p, ptr, C0_ENTRYHI);
780 uasm_i_ori(p, ptr, ptr, MIPS_ENTRYHI_EHINV);
781 UASM_i_MTC0(p, ptr, C0_ENTRYHI);
782 build_tlb_write_entry(p, l, r, tlb_indexed);
783
784 uasm_i_xori(p, ptr, ptr, MIPS_ENTRYHI_EHINV);
785 UASM_i_MTC0(p, ptr, C0_ENTRYHI);
786 build_huge_update_entries(p, pte, ptr);
787 build_huge_tlb_write_entry(p, l, r, pte, tlb_random, 0);
788
789 return;
790 }
791
792 build_huge_update_entries(p, pte, ptr);
793 build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed, 0);
794}
795#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
796
797#ifdef CONFIG_64BIT
798/*
799 * TMP and PTR are scratch.
800 * TMP will be clobbered, PTR will hold the pmd entry.
801 */
802void build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
803 unsigned int tmp, unsigned int ptr)
804{
805#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
806 long pgdc = (long)pgd_current;
807#endif
808 /*
809 * The vmalloc handling is not in the hotpath.
810 */
811 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
812
813 if (check_for_high_segbits) {
814 /*
815 * The kernel currently implicitely assumes that the
816 * MIPS SEGBITS parameter for the processor is
817 * (PGDIR_SHIFT+PGDIR_BITS) or less, and will never
818 * allocate virtual addresses outside the maximum
819 * range for SEGBITS = (PGDIR_SHIFT+PGDIR_BITS). But
820 * that doesn't prevent user code from accessing the
821 * higher xuseg addresses. Here, we make sure that
822 * everything but the lower xuseg addresses goes down
823 * the module_alloc/vmalloc path.
824 */
825 uasm_i_dsrl_safe(p, ptr, tmp, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
826 uasm_il_bnez(p, r, ptr, label_vmalloc);
827 } else {
828 uasm_il_bltz(p, r, tmp, label_vmalloc);
829 }
830 /* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
831
832 if (pgd_reg != -1) {
833 /* pgd is in pgd_reg */
834 if (cpu_has_ldpte)
835 UASM_i_MFC0(p, ptr, C0_PWBASE);
836 else
837 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
838 } else {
839#if defined(CONFIG_MIPS_PGD_C0_CONTEXT)
840 /*
841 * &pgd << 11 stored in CONTEXT [23..63].
842 */
843 UASM_i_MFC0(p, ptr, C0_CONTEXT);
844
845 /* Clear lower 23 bits of context. */
846 uasm_i_dins(p, ptr, 0, 0, 23);
847
848 /* 1 0 1 0 1 << 6 xkphys cached */
849 uasm_i_ori(p, ptr, ptr, 0x540);
850 uasm_i_drotr(p, ptr, ptr, 11);
851#elif defined(CONFIG_SMP)
852 UASM_i_CPUID_MFC0(p, ptr, SMP_CPUID_REG);
853 uasm_i_dsrl_safe(p, ptr, ptr, SMP_CPUID_PTRSHIFT);
854 UASM_i_LA_mostly(p, tmp, pgdc);
855 uasm_i_daddu(p, ptr, ptr, tmp);
856 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
857 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
858#else
859 UASM_i_LA_mostly(p, ptr, pgdc);
860 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
861#endif
862 }
863
864 uasm_l_vmalloc_done(l, *p);
865
866 /* get pgd offset in bytes */
867 uasm_i_dsrl_safe(p, tmp, tmp, PGDIR_SHIFT - 3);
868
869 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
870 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
871#ifndef __PAGETABLE_PUD_FOLDED
872 uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
873 uasm_i_ld(p, ptr, 0, ptr); /* get pud pointer */
874 uasm_i_dsrl_safe(p, tmp, tmp, PUD_SHIFT - 3); /* get pud offset in bytes */
875 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PUD - 1) << 3);
876 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pud offset */
877#endif
878#ifndef __PAGETABLE_PMD_FOLDED
879 uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
880 uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
881 uasm_i_dsrl_safe(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
882 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
883 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
884#endif
885}
886EXPORT_SYMBOL_GPL(build_get_pmde64);
887
888/*
889 * BVADDR is the faulting address, PTR is scratch.
890 * PTR will hold the pgd for vmalloc.
891 */
892static void
893build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
894 unsigned int bvaddr, unsigned int ptr,
895 enum vmalloc64_mode mode)
896{
897 long swpd = (long)swapper_pg_dir;
898 int single_insn_swpd;
899 int did_vmalloc_branch = 0;
900
901 single_insn_swpd = uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd);
902
903 uasm_l_vmalloc(l, *p);
904
905 if (mode != not_refill && check_for_high_segbits) {
906 if (single_insn_swpd) {
907 uasm_il_bltz(p, r, bvaddr, label_vmalloc_done);
908 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
909 did_vmalloc_branch = 1;
910 /* fall through */
911 } else {
912 uasm_il_bgez(p, r, bvaddr, label_large_segbits_fault);
913 }
914 }
915 if (!did_vmalloc_branch) {
916 if (single_insn_swpd) {
917 uasm_il_b(p, r, label_vmalloc_done);
918 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
919 } else {
920 UASM_i_LA_mostly(p, ptr, swpd);
921 uasm_il_b(p, r, label_vmalloc_done);
922 if (uasm_in_compat_space_p(swpd))
923 uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
924 else
925 uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
926 }
927 }
928 if (mode != not_refill && check_for_high_segbits) {
929 uasm_l_large_segbits_fault(l, *p);
930
931 if (mode == refill_scratch && scratch_reg >= 0)
932 uasm_i_ehb(p);
933
934 /*
935 * We get here if we are an xsseg address, or if we are
936 * an xuseg address above (PGDIR_SHIFT+PGDIR_BITS) boundary.
937 *
938 * Ignoring xsseg (assume disabled so would generate
939 * (address errors?), the only remaining possibility
940 * is the upper xuseg addresses. On processors with
941 * TLB_SEGBITS <= PGDIR_SHIFT+PGDIR_BITS, these
942 * addresses would have taken an address error. We try
943 * to mimic that here by taking a load/istream page
944 * fault.
945 */
946 UASM_i_LA(p, ptr, (unsigned long)tlb_do_page_fault_0);
947 uasm_i_jr(p, ptr);
948
949 if (mode == refill_scratch) {
950 if (scratch_reg >= 0)
951 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
952 else
953 UASM_i_LW(p, 1, scratchpad_offset(0), 0);
954 } else {
955 uasm_i_nop(p);
956 }
957 }
958}
959
960#else /* !CONFIG_64BIT */
961
962/*
963 * TMP and PTR are scratch.
964 * TMP will be clobbered, PTR will hold the pgd entry.
965 */
966void build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
967{
968 if (pgd_reg != -1) {
969 /* pgd is in pgd_reg */
970 uasm_i_mfc0(p, ptr, c0_kscratch(), pgd_reg);
971 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
972 } else {
973 long pgdc = (long)pgd_current;
974
975 /* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
976#ifdef CONFIG_SMP
977 uasm_i_mfc0(p, ptr, SMP_CPUID_REG);
978 UASM_i_LA_mostly(p, tmp, pgdc);
979 uasm_i_srl(p, ptr, ptr, SMP_CPUID_PTRSHIFT);
980 uasm_i_addu(p, ptr, tmp, ptr);
981#else
982 UASM_i_LA_mostly(p, ptr, pgdc);
983#endif
984 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
985 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
986 }
987 uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
988 uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
989 uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
990}
991EXPORT_SYMBOL_GPL(build_get_pgde32);
992
993#endif /* !CONFIG_64BIT */
994
995static void build_adjust_context(u32 **p, unsigned int ctx)
996{
997 unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
998 unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);
999
1000 switch (current_cpu_type()) {
1001 case CPU_VR41XX:
1002 case CPU_VR4111:
1003 case CPU_VR4121:
1004 case CPU_VR4122:
1005 case CPU_VR4131:
1006 case CPU_VR4181:
1007 case CPU_VR4181A:
1008 case CPU_VR4133:
1009 shift += 2;
1010 break;
1011
1012 default:
1013 break;
1014 }
1015
1016 if (shift)
1017 UASM_i_SRL(p, ctx, ctx, shift);
1018 uasm_i_andi(p, ctx, ctx, mask);
1019}
1020
1021void build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
1022{
1023 /*
1024 * Bug workaround for the Nevada. It seems as if under certain
1025 * circumstances the move from cp0_context might produce a
1026 * bogus result when the mfc0 instruction and its consumer are
1027 * in a different cacheline or a load instruction, probably any
1028 * memory reference, is between them.
1029 */
1030 switch (current_cpu_type()) {
1031 case CPU_NEVADA:
1032 UASM_i_LW(p, ptr, 0, ptr);
1033 GET_CONTEXT(p, tmp); /* get context reg */
1034 break;
1035
1036 default:
1037 GET_CONTEXT(p, tmp); /* get context reg */
1038 UASM_i_LW(p, ptr, 0, ptr);
1039 break;
1040 }
1041
1042 build_adjust_context(p, tmp);
1043 UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
1044}
1045EXPORT_SYMBOL_GPL(build_get_ptep);
1046
1047void build_update_entries(u32 **p, unsigned int tmp, unsigned int ptep)
1048{
1049 int pte_off_even = 0;
1050 int pte_off_odd = sizeof(pte_t);
1051
1052#if defined(CONFIG_CPU_MIPS32) && defined(CONFIG_PHYS_ADDR_T_64BIT)
1053 /* The low 32 bits of EntryLo is stored in pte_high */
1054 pte_off_even += offsetof(pte_t, pte_high);
1055 pte_off_odd += offsetof(pte_t, pte_high);
1056#endif
1057
1058 if (IS_ENABLED(CONFIG_XPA)) {
1059 uasm_i_lw(p, tmp, pte_off_even, ptep); /* even pte */
1060 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
1061 UASM_i_MTC0(p, tmp, C0_ENTRYLO0);
1062
1063 if (cpu_has_xpa && !mips_xpa_disabled) {
1064 uasm_i_lw(p, tmp, 0, ptep);
1065 uasm_i_ext(p, tmp, tmp, 0, 24);
1066 uasm_i_mthc0(p, tmp, C0_ENTRYLO0);
1067 }
1068
1069 uasm_i_lw(p, tmp, pte_off_odd, ptep); /* odd pte */
1070 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
1071 UASM_i_MTC0(p, tmp, C0_ENTRYLO1);
1072
1073 if (cpu_has_xpa && !mips_xpa_disabled) {
1074 uasm_i_lw(p, tmp, sizeof(pte_t), ptep);
1075 uasm_i_ext(p, tmp, tmp, 0, 24);
1076 uasm_i_mthc0(p, tmp, C0_ENTRYLO1);
1077 }
1078 return;
1079 }
1080
1081 UASM_i_LW(p, tmp, pte_off_even, ptep); /* get even pte */
1082 UASM_i_LW(p, ptep, pte_off_odd, ptep); /* get odd pte */
1083 if (r45k_bvahwbug())
1084 build_tlb_probe_entry(p);
1085 build_convert_pte_to_entrylo(p, tmp);
1086 if (r4k_250MHZhwbug())
1087 UASM_i_MTC0(p, 0, C0_ENTRYLO0);
1088 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1089 build_convert_pte_to_entrylo(p, ptep);
1090 if (r45k_bvahwbug())
1091 uasm_i_mfc0(p, tmp, C0_INDEX);
1092 if (r4k_250MHZhwbug())
1093 UASM_i_MTC0(p, 0, C0_ENTRYLO1);
1094 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
1095}
1096EXPORT_SYMBOL_GPL(build_update_entries);
1097
1098struct mips_huge_tlb_info {
1099 int huge_pte;
1100 int restore_scratch;
1101 bool need_reload_pte;
1102};
1103
1104static struct mips_huge_tlb_info
1105build_fast_tlb_refill_handler (u32 **p, struct uasm_label **l,
1106 struct uasm_reloc **r, unsigned int tmp,
1107 unsigned int ptr, int c0_scratch_reg)
1108{
1109 struct mips_huge_tlb_info rv;
1110 unsigned int even, odd;
1111 int vmalloc_branch_delay_filled = 0;
1112 const int scratch = 1; /* Our extra working register */
1113
1114 rv.huge_pte = scratch;
1115 rv.restore_scratch = 0;
1116 rv.need_reload_pte = false;
1117
1118 if (check_for_high_segbits) {
1119 UASM_i_MFC0(p, tmp, C0_BADVADDR);
1120
1121 if (pgd_reg != -1)
1122 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
1123 else
1124 UASM_i_MFC0(p, ptr, C0_CONTEXT);
1125
1126 if (c0_scratch_reg >= 0)
1127 UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
1128 else
1129 UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
1130
1131 uasm_i_dsrl_safe(p, scratch, tmp,
1132 PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
1133 uasm_il_bnez(p, r, scratch, label_vmalloc);
1134
1135 if (pgd_reg == -1) {
1136 vmalloc_branch_delay_filled = 1;
1137 /* Clear lower 23 bits of context. */
1138 uasm_i_dins(p, ptr, 0, 0, 23);
1139 }
1140 } else {
1141 if (pgd_reg != -1)
1142 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
1143 else
1144 UASM_i_MFC0(p, ptr, C0_CONTEXT);
1145
1146 UASM_i_MFC0(p, tmp, C0_BADVADDR);
1147
1148 if (c0_scratch_reg >= 0)
1149 UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
1150 else
1151 UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
1152
1153 if (pgd_reg == -1)
1154 /* Clear lower 23 bits of context. */
1155 uasm_i_dins(p, ptr, 0, 0, 23);
1156
1157 uasm_il_bltz(p, r, tmp, label_vmalloc);
1158 }
1159
1160 if (pgd_reg == -1) {
1161 vmalloc_branch_delay_filled = 1;
1162 /* 1 0 1 0 1 << 6 xkphys cached */
1163 uasm_i_ori(p, ptr, ptr, 0x540);
1164 uasm_i_drotr(p, ptr, ptr, 11);
1165 }
1166
1167#ifdef __PAGETABLE_PMD_FOLDED
1168#define LOC_PTEP scratch
1169#else
1170#define LOC_PTEP ptr
1171#endif
1172
1173 if (!vmalloc_branch_delay_filled)
1174 /* get pgd offset in bytes */
1175 uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
1176
1177 uasm_l_vmalloc_done(l, *p);
1178
1179 /*
1180 * tmp ptr
1181 * fall-through case = badvaddr *pgd_current
1182 * vmalloc case = badvaddr swapper_pg_dir
1183 */
1184
1185 if (vmalloc_branch_delay_filled)
1186 /* get pgd offset in bytes */
1187 uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
1188
1189#ifdef __PAGETABLE_PMD_FOLDED
1190 GET_CONTEXT(p, tmp); /* get context reg */
1191#endif
1192 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PGD - 1) << 3);
1193
1194 if (use_lwx_insns()) {
1195 UASM_i_LWX(p, LOC_PTEP, scratch, ptr);
1196 } else {
1197 uasm_i_daddu(p, ptr, ptr, scratch); /* add in pgd offset */
1198 uasm_i_ld(p, LOC_PTEP, 0, ptr); /* get pmd pointer */
1199 }
1200
1201#ifndef __PAGETABLE_PUD_FOLDED
1202 /* get pud offset in bytes */
1203 uasm_i_dsrl_safe(p, scratch, tmp, PUD_SHIFT - 3);
1204 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PUD - 1) << 3);
1205
1206 if (use_lwx_insns()) {
1207 UASM_i_LWX(p, ptr, scratch, ptr);
1208 } else {
1209 uasm_i_daddu(p, ptr, ptr, scratch); /* add in pmd offset */
1210 UASM_i_LW(p, ptr, 0, ptr);
1211 }
1212 /* ptr contains a pointer to PMD entry */
1213 /* tmp contains the address */
1214#endif
1215
1216#ifndef __PAGETABLE_PMD_FOLDED
1217 /* get pmd offset in bytes */
1218 uasm_i_dsrl_safe(p, scratch, tmp, PMD_SHIFT - 3);
1219 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PMD - 1) << 3);
1220 GET_CONTEXT(p, tmp); /* get context reg */
1221
1222 if (use_lwx_insns()) {
1223 UASM_i_LWX(p, scratch, scratch, ptr);
1224 } else {
1225 uasm_i_daddu(p, ptr, ptr, scratch); /* add in pmd offset */
1226 UASM_i_LW(p, scratch, 0, ptr);
1227 }
1228#endif
1229 /* Adjust the context during the load latency. */
1230 build_adjust_context(p, tmp);
1231
1232#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1233 uasm_il_bbit1(p, r, scratch, ilog2(_PAGE_HUGE), label_tlb_huge_update);
1234 /*
1235 * The in the LWX case we don't want to do the load in the
1236 * delay slot. It cannot issue in the same cycle and may be
1237 * speculative and unneeded.
1238 */
1239 if (use_lwx_insns())
1240 uasm_i_nop(p);
1241#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
1242
1243
1244 /* build_update_entries */
1245 if (use_lwx_insns()) {
1246 even = ptr;
1247 odd = tmp;
1248 UASM_i_LWX(p, even, scratch, tmp);
1249 UASM_i_ADDIU(p, tmp, tmp, sizeof(pte_t));
1250 UASM_i_LWX(p, odd, scratch, tmp);
1251 } else {
1252 UASM_i_ADDU(p, ptr, scratch, tmp); /* add in offset */
1253 even = tmp;
1254 odd = ptr;
1255 UASM_i_LW(p, even, 0, ptr); /* get even pte */
1256 UASM_i_LW(p, odd, sizeof(pte_t), ptr); /* get odd pte */
1257 }
1258 if (cpu_has_rixi) {
1259 uasm_i_drotr(p, even, even, ilog2(_PAGE_GLOBAL));
1260 UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
1261 uasm_i_drotr(p, odd, odd, ilog2(_PAGE_GLOBAL));
1262 } else {
1263 uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_GLOBAL));
1264 UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
1265 uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_GLOBAL));
1266 }
1267 UASM_i_MTC0(p, odd, C0_ENTRYLO1); /* load it */
1268
1269 if (c0_scratch_reg >= 0) {
1270 uasm_i_ehb(p);
1271 UASM_i_MFC0(p, scratch, c0_kscratch(), c0_scratch_reg);
1272 build_tlb_write_entry(p, l, r, tlb_random);
1273 uasm_l_leave(l, *p);
1274 rv.restore_scratch = 1;
1275 } else if (PAGE_SHIFT == 14 || PAGE_SHIFT == 13) {
1276 build_tlb_write_entry(p, l, r, tlb_random);
1277 uasm_l_leave(l, *p);
1278 UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
1279 } else {
1280 UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
1281 build_tlb_write_entry(p, l, r, tlb_random);
1282 uasm_l_leave(l, *p);
1283 rv.restore_scratch = 1;
1284 }
1285
1286 uasm_i_eret(p); /* return from trap */
1287
1288 return rv;
1289}
1290
1291/*
1292 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
1293 * because EXL == 0. If we wrap, we can also use the 32 instruction
1294 * slots before the XTLB refill exception handler which belong to the
1295 * unused TLB refill exception.
1296 */
1297#define MIPS64_REFILL_INSNS 32
1298
1299static void build_r4000_tlb_refill_handler(void)
1300{
1301 u32 *p = tlb_handler;
1302 struct uasm_label *l = labels;
1303 struct uasm_reloc *r = relocs;
1304 u32 *f;
1305 unsigned int final_len;
1306 struct mips_huge_tlb_info htlb_info __maybe_unused;
1307 enum vmalloc64_mode vmalloc_mode __maybe_unused;
1308
1309 memset(tlb_handler, 0, sizeof(tlb_handler));
1310 memset(labels, 0, sizeof(labels));
1311 memset(relocs, 0, sizeof(relocs));
1312 memset(final_handler, 0, sizeof(final_handler));
1313
1314 if (IS_ENABLED(CONFIG_64BIT) && (scratch_reg >= 0 || scratchpad_available()) && use_bbit_insns()) {
1315 htlb_info = build_fast_tlb_refill_handler(&p, &l, &r, K0, K1,
1316 scratch_reg);
1317 vmalloc_mode = refill_scratch;
1318 } else {
1319 htlb_info.huge_pte = K0;
1320 htlb_info.restore_scratch = 0;
1321 htlb_info.need_reload_pte = true;
1322 vmalloc_mode = refill_noscratch;
1323 /*
1324 * create the plain linear handler
1325 */
1326 if (bcm1250_m3_war()) {
1327 unsigned int segbits = 44;
1328
1329 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1330 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
1331 uasm_i_xor(&p, K0, K0, K1);
1332 uasm_i_dsrl_safe(&p, K1, K0, 62);
1333 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
1334 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
1335 uasm_i_or(&p, K0, K0, K1);
1336 uasm_il_bnez(&p, &r, K0, label_leave);
1337 /* No need for uasm_i_nop */
1338 }
1339
1340#ifdef CONFIG_64BIT
1341 build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
1342#else
1343 build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
1344#endif
1345
1346#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1347 build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
1348#endif
1349
1350 build_get_ptep(&p, K0, K1);
1351 build_update_entries(&p, K0, K1);
1352 build_tlb_write_entry(&p, &l, &r, tlb_random);
1353 uasm_l_leave(&l, p);
1354 uasm_i_eret(&p); /* return from trap */
1355 }
1356#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1357 uasm_l_tlb_huge_update(&l, p);
1358 if (htlb_info.need_reload_pte)
1359 UASM_i_LW(&p, htlb_info.huge_pte, 0, K1);
1360 build_huge_update_entries(&p, htlb_info.huge_pte, K1);
1361 build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random,
1362 htlb_info.restore_scratch);
1363#endif
1364
1365#ifdef CONFIG_64BIT
1366 build_get_pgd_vmalloc64(&p, &l, &r, K0, K1, vmalloc_mode);
1367#endif
1368
1369 /*
1370 * Overflow check: For the 64bit handler, we need at least one
1371 * free instruction slot for the wrap-around branch. In worst
1372 * case, if the intended insertion point is a delay slot, we
1373 * need three, with the second nop'ed and the third being
1374 * unused.
1375 */
1376 switch (boot_cpu_type()) {
1377 default:
1378 if (sizeof(long) == 4) {
1379 case CPU_LOONGSON2:
1380 /* Loongson2 ebase is different than r4k, we have more space */
1381 if ((p - tlb_handler) > 64)
1382 panic("TLB refill handler space exceeded");
1383 /*
1384 * Now fold the handler in the TLB refill handler space.
1385 */
1386 f = final_handler;
1387 /* Simplest case, just copy the handler. */
1388 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
1389 final_len = p - tlb_handler;
1390 break;
1391 } else {
1392 if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
1393 || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
1394 && uasm_insn_has_bdelay(relocs,
1395 tlb_handler + MIPS64_REFILL_INSNS - 3)))
1396 panic("TLB refill handler space exceeded");
1397 /*
1398 * Now fold the handler in the TLB refill handler space.
1399 */
1400 f = final_handler + MIPS64_REFILL_INSNS;
1401 if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
1402 /* Just copy the handler. */
1403 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
1404 final_len = p - tlb_handler;
1405 } else {
1406#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1407 const enum label_id ls = label_tlb_huge_update;
1408#else
1409 const enum label_id ls = label_vmalloc;
1410#endif
1411 u32 *split;
1412 int ov = 0;
1413 int i;
1414
1415 for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
1416 ;
1417 BUG_ON(i == ARRAY_SIZE(labels));
1418 split = labels[i].addr;
1419
1420 /*
1421 * See if we have overflown one way or the other.
1422 */
1423 if (split > tlb_handler + MIPS64_REFILL_INSNS ||
1424 split < p - MIPS64_REFILL_INSNS)
1425 ov = 1;
1426
1427 if (ov) {
1428 /*
1429 * Split two instructions before the end. One
1430 * for the branch and one for the instruction
1431 * in the delay slot.
1432 */
1433 split = tlb_handler + MIPS64_REFILL_INSNS - 2;
1434
1435 /*
1436 * If the branch would fall in a delay slot,
1437 * we must back up an additional instruction
1438 * so that it is no longer in a delay slot.
1439 */
1440 if (uasm_insn_has_bdelay(relocs, split - 1))
1441 split--;
1442 }
1443 /* Copy first part of the handler. */
1444 uasm_copy_handler(relocs, labels, tlb_handler, split, f);
1445 f += split - tlb_handler;
1446
1447 if (ov) {
1448 /* Insert branch. */
1449 uasm_l_split(&l, final_handler);
1450 uasm_il_b(&f, &r, label_split);
1451 if (uasm_insn_has_bdelay(relocs, split))
1452 uasm_i_nop(&f);
1453 else {
1454 uasm_copy_handler(relocs, labels,
1455 split, split + 1, f);
1456 uasm_move_labels(labels, f, f + 1, -1);
1457 f++;
1458 split++;
1459 }
1460 }
1461
1462 /* Copy the rest of the handler. */
1463 uasm_copy_handler(relocs, labels, split, p, final_handler);
1464 final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
1465 (p - split);
1466 }
1467 }
1468 break;
1469 }
1470
1471 uasm_resolve_relocs(relocs, labels);
1472 pr_debug("Wrote TLB refill handler (%u instructions).\n",
1473 final_len);
1474
1475 memcpy((void *)ebase, final_handler, 0x100);
1476 local_flush_icache_range(ebase, ebase + 0x100);
1477 dump_handler("r4000_tlb_refill", (u32 *)ebase, (u32 *)(ebase + 0x100));
1478}
1479
1480static void setup_pw(void)
1481{
1482 unsigned long pgd_i, pgd_w;
1483#ifndef __PAGETABLE_PMD_FOLDED
1484 unsigned long pmd_i, pmd_w;
1485#endif
1486 unsigned long pt_i, pt_w;
1487 unsigned long pte_i, pte_w;
1488#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1489 unsigned long psn;
1490
1491 psn = ilog2(_PAGE_HUGE); /* bit used to indicate huge page */
1492#endif
1493 pgd_i = PGDIR_SHIFT; /* 1st level PGD */
1494#ifndef __PAGETABLE_PMD_FOLDED
1495 pgd_w = PGDIR_SHIFT - PMD_SHIFT + PGD_ORDER;
1496
1497 pmd_i = PMD_SHIFT; /* 2nd level PMD */
1498 pmd_w = PMD_SHIFT - PAGE_SHIFT;
1499#else
1500 pgd_w = PGDIR_SHIFT - PAGE_SHIFT + PGD_ORDER;
1501#endif
1502
1503 pt_i = PAGE_SHIFT; /* 3rd level PTE */
1504 pt_w = PAGE_SHIFT - 3;
1505
1506 pte_i = ilog2(_PAGE_GLOBAL);
1507 pte_w = 0;
1508
1509#ifndef __PAGETABLE_PMD_FOLDED
1510 write_c0_pwfield(pgd_i << 24 | pmd_i << 12 | pt_i << 6 | pte_i);
1511 write_c0_pwsize(1 << 30 | pgd_w << 24 | pmd_w << 12 | pt_w << 6 | pte_w);
1512#else
1513 write_c0_pwfield(pgd_i << 24 | pt_i << 6 | pte_i);
1514 write_c0_pwsize(1 << 30 | pgd_w << 24 | pt_w << 6 | pte_w);
1515#endif
1516
1517#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1518 write_c0_pwctl(1 << 6 | psn);
1519#endif
1520 write_c0_kpgd((long)swapper_pg_dir);
1521 kscratch_used_mask |= (1 << 7); /* KScratch6 is used for KPGD */
1522}
1523
1524static void build_loongson3_tlb_refill_handler(void)
1525{
1526 u32 *p = tlb_handler;
1527 struct uasm_label *l = labels;
1528 struct uasm_reloc *r = relocs;
1529
1530 memset(labels, 0, sizeof(labels));
1531 memset(relocs, 0, sizeof(relocs));
1532 memset(tlb_handler, 0, sizeof(tlb_handler));
1533
1534 if (check_for_high_segbits) {
1535 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1536 uasm_i_dsrl_safe(&p, K1, K0, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
1537 uasm_il_beqz(&p, &r, K1, label_vmalloc);
1538 uasm_i_nop(&p);
1539
1540 uasm_il_bgez(&p, &r, K0, label_large_segbits_fault);
1541 uasm_i_nop(&p);
1542 uasm_l_vmalloc(&l, p);
1543 }
1544
1545 uasm_i_dmfc0(&p, K1, C0_PGD);
1546
1547 uasm_i_lddir(&p, K0, K1, 3); /* global page dir */
1548#ifndef __PAGETABLE_PMD_FOLDED
1549 uasm_i_lddir(&p, K1, K0, 1); /* middle page dir */
1550#endif
1551 uasm_i_ldpte(&p, K1, 0); /* even */
1552 uasm_i_ldpte(&p, K1, 1); /* odd */
1553 uasm_i_tlbwr(&p);
1554
1555 /* restore page mask */
1556 if (PM_DEFAULT_MASK >> 16) {
1557 uasm_i_lui(&p, K0, PM_DEFAULT_MASK >> 16);
1558 uasm_i_ori(&p, K0, K0, PM_DEFAULT_MASK & 0xffff);
1559 uasm_i_mtc0(&p, K0, C0_PAGEMASK);
1560 } else if (PM_DEFAULT_MASK) {
1561 uasm_i_ori(&p, K0, 0, PM_DEFAULT_MASK);
1562 uasm_i_mtc0(&p, K0, C0_PAGEMASK);
1563 } else {
1564 uasm_i_mtc0(&p, 0, C0_PAGEMASK);
1565 }
1566
1567 uasm_i_eret(&p);
1568
1569 if (check_for_high_segbits) {
1570 uasm_l_large_segbits_fault(&l, p);
1571 UASM_i_LA(&p, K1, (unsigned long)tlb_do_page_fault_0);
1572 uasm_i_jr(&p, K1);
1573 uasm_i_nop(&p);
1574 }
1575
1576 uasm_resolve_relocs(relocs, labels);
1577 memcpy((void *)(ebase + 0x80), tlb_handler, 0x80);
1578 local_flush_icache_range(ebase + 0x80, ebase + 0x100);
1579 dump_handler("loongson3_tlb_refill",
1580 (u32 *)(ebase + 0x80), (u32 *)(ebase + 0x100));
1581}
1582
1583static void build_setup_pgd(void)
1584{
1585 const int a0 = 4;
1586 const int __maybe_unused a1 = 5;
1587 const int __maybe_unused a2 = 6;
1588 u32 *p = (u32 *)msk_isa16_mode((ulong)tlbmiss_handler_setup_pgd);
1589#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
1590 long pgdc = (long)pgd_current;
1591#endif
1592
1593 memset(p, 0, tlbmiss_handler_setup_pgd_end - (char *)p);
1594 memset(labels, 0, sizeof(labels));
1595 memset(relocs, 0, sizeof(relocs));
1596 pgd_reg = allocate_kscratch();
1597#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
1598 if (pgd_reg == -1) {
1599 struct uasm_label *l = labels;
1600 struct uasm_reloc *r = relocs;
1601
1602 /* PGD << 11 in c0_Context */
1603 /*
1604 * If it is a ckseg0 address, convert to a physical
1605 * address. Shifting right by 29 and adding 4 will
1606 * result in zero for these addresses.
1607 *
1608 */
1609 UASM_i_SRA(&p, a1, a0, 29);
1610 UASM_i_ADDIU(&p, a1, a1, 4);
1611 uasm_il_bnez(&p, &r, a1, label_tlbl_goaround1);
1612 uasm_i_nop(&p);
1613 uasm_i_dinsm(&p, a0, 0, 29, 64 - 29);
1614 uasm_l_tlbl_goaround1(&l, p);
1615 UASM_i_SLL(&p, a0, a0, 11);
1616 UASM_i_MTC0(&p, a0, C0_CONTEXT);
1617 uasm_i_jr(&p, 31);
1618 uasm_i_ehb(&p);
1619 } else {
1620 /* PGD in c0_KScratch */
1621 if (cpu_has_ldpte)
1622 UASM_i_MTC0(&p, a0, C0_PWBASE);
1623 else
1624 UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
1625 uasm_i_jr(&p, 31);
1626 uasm_i_ehb(&p);
1627 }
1628#else
1629#ifdef CONFIG_SMP
1630 /* Save PGD to pgd_current[smp_processor_id()] */
1631 UASM_i_CPUID_MFC0(&p, a1, SMP_CPUID_REG);
1632 UASM_i_SRL_SAFE(&p, a1, a1, SMP_CPUID_PTRSHIFT);
1633 UASM_i_LA_mostly(&p, a2, pgdc);
1634 UASM_i_ADDU(&p, a2, a2, a1);
1635 UASM_i_SW(&p, a0, uasm_rel_lo(pgdc), a2);
1636#else
1637 UASM_i_LA_mostly(&p, a2, pgdc);
1638 UASM_i_SW(&p, a0, uasm_rel_lo(pgdc), a2);
1639#endif /* SMP */
1640
1641 /* if pgd_reg is allocated, save PGD also to scratch register */
1642 if (pgd_reg != -1) {
1643 UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
1644 uasm_i_jr(&p, 31);
1645 uasm_i_ehb(&p);
1646 } else {
1647 uasm_i_jr(&p, 31);
1648 uasm_i_nop(&p);
1649 }
1650#endif
1651 if (p >= (u32 *)tlbmiss_handler_setup_pgd_end)
1652 panic("tlbmiss_handler_setup_pgd space exceeded");
1653
1654 uasm_resolve_relocs(relocs, labels);
1655 pr_debug("Wrote tlbmiss_handler_setup_pgd (%u instructions).\n",
1656 (unsigned int)(p - (u32 *)tlbmiss_handler_setup_pgd));
1657
1658 dump_handler("tlbmiss_handler", tlbmiss_handler_setup_pgd,
1659 tlbmiss_handler_setup_pgd_end);
1660}
1661
1662static void
1663iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
1664{
1665#ifdef CONFIG_SMP
1666# ifdef CONFIG_PHYS_ADDR_T_64BIT
1667 if (cpu_has_64bits)
1668 uasm_i_lld(p, pte, 0, ptr);
1669 else
1670# endif
1671 UASM_i_LL(p, pte, 0, ptr);
1672#else
1673# ifdef CONFIG_PHYS_ADDR_T_64BIT
1674 if (cpu_has_64bits)
1675 uasm_i_ld(p, pte, 0, ptr);
1676 else
1677# endif
1678 UASM_i_LW(p, pte, 0, ptr);
1679#endif
1680}
1681
1682static void
1683iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
1684 unsigned int mode, unsigned int scratch)
1685{
1686 unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
1687 unsigned int swmode = mode & ~hwmode;
1688
1689 if (IS_ENABLED(CONFIG_XPA) && !cpu_has_64bits) {
1690 uasm_i_lui(p, scratch, swmode >> 16);
1691 uasm_i_or(p, pte, pte, scratch);
1692 BUG_ON(swmode & 0xffff);
1693 } else {
1694 uasm_i_ori(p, pte, pte, mode);
1695 }
1696
1697#ifdef CONFIG_SMP
1698# ifdef CONFIG_PHYS_ADDR_T_64BIT
1699 if (cpu_has_64bits)
1700 uasm_i_scd(p, pte, 0, ptr);
1701 else
1702# endif
1703 UASM_i_SC(p, pte, 0, ptr);
1704
1705 if (r10000_llsc_war())
1706 uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
1707 else
1708 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
1709
1710# ifdef CONFIG_PHYS_ADDR_T_64BIT
1711 if (!cpu_has_64bits) {
1712 /* no uasm_i_nop needed */
1713 uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
1714 uasm_i_ori(p, pte, pte, hwmode);
1715 BUG_ON(hwmode & ~0xffff);
1716 uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
1717 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
1718 /* no uasm_i_nop needed */
1719 uasm_i_lw(p, pte, 0, ptr);
1720 } else
1721 uasm_i_nop(p);
1722# else
1723 uasm_i_nop(p);
1724# endif
1725#else
1726# ifdef CONFIG_PHYS_ADDR_T_64BIT
1727 if (cpu_has_64bits)
1728 uasm_i_sd(p, pte, 0, ptr);
1729 else
1730# endif
1731 UASM_i_SW(p, pte, 0, ptr);
1732
1733# ifdef CONFIG_PHYS_ADDR_T_64BIT
1734 if (!cpu_has_64bits) {
1735 uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
1736 uasm_i_ori(p, pte, pte, hwmode);
1737 BUG_ON(hwmode & ~0xffff);
1738 uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
1739 uasm_i_lw(p, pte, 0, ptr);
1740 }
1741# endif
1742#endif
1743}
1744
1745/*
1746 * Check if PTE is present, if not then jump to LABEL. PTR points to
1747 * the page table where this PTE is located, PTE will be re-loaded
1748 * with it's original value.
1749 */
1750static void
1751build_pte_present(u32 **p, struct uasm_reloc **r,
1752 int pte, int ptr, int scratch, enum label_id lid)
1753{
1754 int t = scratch >= 0 ? scratch : pte;
1755 int cur = pte;
1756
1757 if (cpu_has_rixi) {
1758 if (use_bbit_insns()) {
1759 uasm_il_bbit0(p, r, pte, ilog2(_PAGE_PRESENT), lid);
1760 uasm_i_nop(p);
1761 } else {
1762 if (_PAGE_PRESENT_SHIFT) {
1763 uasm_i_srl(p, t, cur, _PAGE_PRESENT_SHIFT);
1764 cur = t;
1765 }
1766 uasm_i_andi(p, t, cur, 1);
1767 uasm_il_beqz(p, r, t, lid);
1768 if (pte == t)
1769 /* You lose the SMP race :-(*/
1770 iPTE_LW(p, pte, ptr);
1771 }
1772 } else {
1773 if (_PAGE_PRESENT_SHIFT) {
1774 uasm_i_srl(p, t, cur, _PAGE_PRESENT_SHIFT);
1775 cur = t;
1776 }
1777 uasm_i_andi(p, t, cur,
1778 (_PAGE_PRESENT | _PAGE_NO_READ) >> _PAGE_PRESENT_SHIFT);
1779 uasm_i_xori(p, t, t, _PAGE_PRESENT >> _PAGE_PRESENT_SHIFT);
1780 uasm_il_bnez(p, r, t, lid);
1781 if (pte == t)
1782 /* You lose the SMP race :-(*/
1783 iPTE_LW(p, pte, ptr);
1784 }
1785}
1786
1787/* Make PTE valid, store result in PTR. */
1788static void
1789build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
1790 unsigned int ptr, unsigned int scratch)
1791{
1792 unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;
1793
1794 iPTE_SW(p, r, pte, ptr, mode, scratch);
1795}
1796
1797/*
1798 * Check if PTE can be written to, if not branch to LABEL. Regardless
1799 * restore PTE with value from PTR when done.
1800 */
1801static void
1802build_pte_writable(u32 **p, struct uasm_reloc **r,
1803 unsigned int pte, unsigned int ptr, int scratch,
1804 enum label_id lid)
1805{
1806 int t = scratch >= 0 ? scratch : pte;
1807 int cur = pte;
1808
1809 if (_PAGE_PRESENT_SHIFT) {
1810 uasm_i_srl(p, t, cur, _PAGE_PRESENT_SHIFT);
1811 cur = t;
1812 }
1813 uasm_i_andi(p, t, cur,
1814 (_PAGE_PRESENT | _PAGE_WRITE) >> _PAGE_PRESENT_SHIFT);
1815 uasm_i_xori(p, t, t,
1816 (_PAGE_PRESENT | _PAGE_WRITE) >> _PAGE_PRESENT_SHIFT);
1817 uasm_il_bnez(p, r, t, lid);
1818 if (pte == t)
1819 /* You lose the SMP race :-(*/
1820 iPTE_LW(p, pte, ptr);
1821 else
1822 uasm_i_nop(p);
1823}
1824
1825/* Make PTE writable, update software status bits as well, then store
1826 * at PTR.
1827 */
1828static void
1829build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
1830 unsigned int ptr, unsigned int scratch)
1831{
1832 unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
1833 | _PAGE_DIRTY);
1834
1835 iPTE_SW(p, r, pte, ptr, mode, scratch);
1836}
1837
1838/*
1839 * Check if PTE can be modified, if not branch to LABEL. Regardless
1840 * restore PTE with value from PTR when done.
1841 */
1842static void
1843build_pte_modifiable(u32 **p, struct uasm_reloc **r,
1844 unsigned int pte, unsigned int ptr, int scratch,
1845 enum label_id lid)
1846{
1847 if (use_bbit_insns()) {
1848 uasm_il_bbit0(p, r, pte, ilog2(_PAGE_WRITE), lid);
1849 uasm_i_nop(p);
1850 } else {
1851 int t = scratch >= 0 ? scratch : pte;
1852 uasm_i_srl(p, t, pte, _PAGE_WRITE_SHIFT);
1853 uasm_i_andi(p, t, t, 1);
1854 uasm_il_beqz(p, r, t, lid);
1855 if (pte == t)
1856 /* You lose the SMP race :-(*/
1857 iPTE_LW(p, pte, ptr);
1858 }
1859}
1860
1861#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
1862
1863
1864/*
1865 * R3000 style TLB load/store/modify handlers.
1866 */
1867
1868/*
1869 * This places the pte into ENTRYLO0 and writes it with tlbwi.
1870 * Then it returns.
1871 */
1872static void
1873build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
1874{
1875 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1876 uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
1877 uasm_i_tlbwi(p);
1878 uasm_i_jr(p, tmp);
1879 uasm_i_rfe(p); /* branch delay */
1880}
1881
1882/*
1883 * This places the pte into ENTRYLO0 and writes it with tlbwi
1884 * or tlbwr as appropriate. This is because the index register
1885 * may have the probe fail bit set as a result of a trap on a
1886 * kseg2 access, i.e. without refill. Then it returns.
1887 */
1888static void
1889build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
1890 struct uasm_reloc **r, unsigned int pte,
1891 unsigned int tmp)
1892{
1893 uasm_i_mfc0(p, tmp, C0_INDEX);
1894 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1895 uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
1896 uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
1897 uasm_i_tlbwi(p); /* cp0 delay */
1898 uasm_i_jr(p, tmp);
1899 uasm_i_rfe(p); /* branch delay */
1900 uasm_l_r3000_write_probe_fail(l, *p);
1901 uasm_i_tlbwr(p); /* cp0 delay */
1902 uasm_i_jr(p, tmp);
1903 uasm_i_rfe(p); /* branch delay */
1904}
1905
1906static void
1907build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
1908 unsigned int ptr)
1909{
1910 long pgdc = (long)pgd_current;
1911
1912 uasm_i_mfc0(p, pte, C0_BADVADDR);
1913 uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
1914 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
1915 uasm_i_srl(p, pte, pte, 22); /* load delay */
1916 uasm_i_sll(p, pte, pte, 2);
1917 uasm_i_addu(p, ptr, ptr, pte);
1918 uasm_i_mfc0(p, pte, C0_CONTEXT);
1919 uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
1920 uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
1921 uasm_i_addu(p, ptr, ptr, pte);
1922 uasm_i_lw(p, pte, 0, ptr);
1923 uasm_i_tlbp(p); /* load delay */
1924}
1925
1926static void build_r3000_tlb_load_handler(void)
1927{
1928 u32 *p = (u32 *)handle_tlbl;
1929 struct uasm_label *l = labels;
1930 struct uasm_reloc *r = relocs;
1931
1932 memset(p, 0, handle_tlbl_end - (char *)p);
1933 memset(labels, 0, sizeof(labels));
1934 memset(relocs, 0, sizeof(relocs));
1935
1936 build_r3000_tlbchange_handler_head(&p, K0, K1);
1937 build_pte_present(&p, &r, K0, K1, -1, label_nopage_tlbl);
1938 uasm_i_nop(&p); /* load delay */
1939 build_make_valid(&p, &r, K0, K1, -1);
1940 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
1941
1942 uasm_l_nopage_tlbl(&l, p);
1943 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1944 uasm_i_nop(&p);
1945
1946 if (p >= (u32 *)handle_tlbl_end)
1947 panic("TLB load handler fastpath space exceeded");
1948
1949 uasm_resolve_relocs(relocs, labels);
1950 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1951 (unsigned int)(p - (u32 *)handle_tlbl));
1952
1953 dump_handler("r3000_tlb_load", handle_tlbl, handle_tlbl_end);
1954}
1955
1956static void build_r3000_tlb_store_handler(void)
1957{
1958 u32 *p = (u32 *)handle_tlbs;
1959 struct uasm_label *l = labels;
1960 struct uasm_reloc *r = relocs;
1961
1962 memset(p, 0, handle_tlbs_end - (char *)p);
1963 memset(labels, 0, sizeof(labels));
1964 memset(relocs, 0, sizeof(relocs));
1965
1966 build_r3000_tlbchange_handler_head(&p, K0, K1);
1967 build_pte_writable(&p, &r, K0, K1, -1, label_nopage_tlbs);
1968 uasm_i_nop(&p); /* load delay */
1969 build_make_write(&p, &r, K0, K1, -1);
1970 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
1971
1972 uasm_l_nopage_tlbs(&l, p);
1973 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1974 uasm_i_nop(&p);
1975
1976 if (p >= (u32 *)handle_tlbs_end)
1977 panic("TLB store handler fastpath space exceeded");
1978
1979 uasm_resolve_relocs(relocs, labels);
1980 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1981 (unsigned int)(p - (u32 *)handle_tlbs));
1982
1983 dump_handler("r3000_tlb_store", handle_tlbs, handle_tlbs_end);
1984}
1985
1986static void build_r3000_tlb_modify_handler(void)
1987{
1988 u32 *p = (u32 *)handle_tlbm;
1989 struct uasm_label *l = labels;
1990 struct uasm_reloc *r = relocs;
1991
1992 memset(p, 0, handle_tlbm_end - (char *)p);
1993 memset(labels, 0, sizeof(labels));
1994 memset(relocs, 0, sizeof(relocs));
1995
1996 build_r3000_tlbchange_handler_head(&p, K0, K1);
1997 build_pte_modifiable(&p, &r, K0, K1, -1, label_nopage_tlbm);
1998 uasm_i_nop(&p); /* load delay */
1999 build_make_write(&p, &r, K0, K1, -1);
2000 build_r3000_pte_reload_tlbwi(&p, K0, K1);
2001
2002 uasm_l_nopage_tlbm(&l, p);
2003 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2004 uasm_i_nop(&p);
2005
2006 if (p >= (u32 *)handle_tlbm_end)
2007 panic("TLB modify handler fastpath space exceeded");
2008
2009 uasm_resolve_relocs(relocs, labels);
2010 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
2011 (unsigned int)(p - (u32 *)handle_tlbm));
2012
2013 dump_handler("r3000_tlb_modify", handle_tlbm, handle_tlbm_end);
2014}
2015#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
2016
2017static bool cpu_has_tlbex_tlbp_race(void)
2018{
2019 /*
2020 * When a Hardware Table Walker is running it can replace TLB entries
2021 * at any time, leading to a race between it & the CPU.
2022 */
2023 if (cpu_has_htw)
2024 return true;
2025
2026 /*
2027 * If the CPU shares FTLB RAM with its siblings then our entry may be
2028 * replaced at any time by a sibling performing a write to the FTLB.
2029 */
2030 if (cpu_has_shared_ftlb_ram)
2031 return true;
2032
2033 /* In all other cases there ought to be no race condition to handle */
2034 return false;
2035}
2036
2037/*
2038 * R4000 style TLB load/store/modify handlers.
2039 */
2040static struct work_registers
2041build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
2042 struct uasm_reloc **r)
2043{
2044 struct work_registers wr = build_get_work_registers(p);
2045
2046#ifdef CONFIG_64BIT
2047 build_get_pmde64(p, l, r, wr.r1, wr.r2); /* get pmd in ptr */
2048#else
2049 build_get_pgde32(p, wr.r1, wr.r2); /* get pgd in ptr */
2050#endif
2051
2052#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
2053 /*
2054 * For huge tlb entries, pmd doesn't contain an address but
2055 * instead contains the tlb pte. Check the PAGE_HUGE bit and
2056 * see if we need to jump to huge tlb processing.
2057 */
2058 build_is_huge_pte(p, r, wr.r1, wr.r2, label_tlb_huge_update);
2059#endif
2060
2061 UASM_i_MFC0(p, wr.r1, C0_BADVADDR);
2062 UASM_i_LW(p, wr.r2, 0, wr.r2);
2063 UASM_i_SRL(p, wr.r1, wr.r1, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
2064 uasm_i_andi(p, wr.r1, wr.r1, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
2065 UASM_i_ADDU(p, wr.r2, wr.r2, wr.r1);
2066
2067#ifdef CONFIG_SMP
2068 uasm_l_smp_pgtable_change(l, *p);
2069#endif
2070 iPTE_LW(p, wr.r1, wr.r2); /* get even pte */
2071 if (!m4kc_tlbp_war()) {
2072 build_tlb_probe_entry(p);
2073 if (cpu_has_tlbex_tlbp_race()) {
2074 /* race condition happens, leaving */
2075 uasm_i_ehb(p);
2076 uasm_i_mfc0(p, wr.r3, C0_INDEX);
2077 uasm_il_bltz(p, r, wr.r3, label_leave);
2078 uasm_i_nop(p);
2079 }
2080 }
2081 return wr;
2082}
2083
2084static void
2085build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
2086 struct uasm_reloc **r, unsigned int tmp,
2087 unsigned int ptr)
2088{
2089 uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
2090 uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
2091 build_update_entries(p, tmp, ptr);
2092 build_tlb_write_entry(p, l, r, tlb_indexed);
2093 uasm_l_leave(l, *p);
2094 build_restore_work_registers(p);
2095 uasm_i_eret(p); /* return from trap */
2096
2097#ifdef CONFIG_64BIT
2098 build_get_pgd_vmalloc64(p, l, r, tmp, ptr, not_refill);
2099#endif
2100}
2101
2102static void build_r4000_tlb_load_handler(void)
2103{
2104 u32 *p = (u32 *)msk_isa16_mode((ulong)handle_tlbl);
2105 struct uasm_label *l = labels;
2106 struct uasm_reloc *r = relocs;
2107 struct work_registers wr;
2108
2109 memset(p, 0, handle_tlbl_end - (char *)p);
2110 memset(labels, 0, sizeof(labels));
2111 memset(relocs, 0, sizeof(relocs));
2112
2113 if (bcm1250_m3_war()) {
2114 unsigned int segbits = 44;
2115
2116 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
2117 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
2118 uasm_i_xor(&p, K0, K0, K1);
2119 uasm_i_dsrl_safe(&p, K1, K0, 62);
2120 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
2121 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
2122 uasm_i_or(&p, K0, K0, K1);
2123 uasm_il_bnez(&p, &r, K0, label_leave);
2124 /* No need for uasm_i_nop */
2125 }
2126
2127 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2128 build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
2129 if (m4kc_tlbp_war())
2130 build_tlb_probe_entry(&p);
2131
2132 if (cpu_has_rixi && !cpu_has_rixiex) {
2133 /*
2134 * If the page is not _PAGE_VALID, RI or XI could not
2135 * have triggered it. Skip the expensive test..
2136 */
2137 if (use_bbit_insns()) {
2138 uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
2139 label_tlbl_goaround1);
2140 } else {
2141 uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
2142 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround1);
2143 }
2144 uasm_i_nop(&p);
2145
2146 /*
2147 * Warn if something may race with us & replace the TLB entry
2148 * before we read it here. Everything with such races should
2149 * also have dedicated RiXi exception handlers, so this
2150 * shouldn't be hit.
2151 */
2152 WARN(cpu_has_tlbex_tlbp_race(), "Unhandled race in RiXi path");
2153
2154 uasm_i_tlbr(&p);
2155
2156 switch (current_cpu_type()) {
2157 default:
2158 if (cpu_has_mips_r2_exec_hazard) {
2159 uasm_i_ehb(&p);
2160
2161 case CPU_CAVIUM_OCTEON:
2162 case CPU_CAVIUM_OCTEON_PLUS:
2163 case CPU_CAVIUM_OCTEON2:
2164 break;
2165 }
2166 }
2167
2168 /* Examine entrylo 0 or 1 based on ptr. */
2169 if (use_bbit_insns()) {
2170 uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
2171 } else {
2172 uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
2173 uasm_i_beqz(&p, wr.r3, 8);
2174 }
2175 /* load it in the delay slot*/
2176 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
2177 /* load it if ptr is odd */
2178 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
2179 /*
2180 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
2181 * XI must have triggered it.
2182 */
2183 if (use_bbit_insns()) {
2184 uasm_il_bbit1(&p, &r, wr.r3, 1, label_nopage_tlbl);
2185 uasm_i_nop(&p);
2186 uasm_l_tlbl_goaround1(&l, p);
2187 } else {
2188 uasm_i_andi(&p, wr.r3, wr.r3, 2);
2189 uasm_il_bnez(&p, &r, wr.r3, label_nopage_tlbl);
2190 uasm_i_nop(&p);
2191 }
2192 uasm_l_tlbl_goaround1(&l, p);
2193 }
2194 build_make_valid(&p, &r, wr.r1, wr.r2, wr.r3);
2195 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
2196
2197#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
2198 /*
2199 * This is the entry point when build_r4000_tlbchange_handler_head
2200 * spots a huge page.
2201 */
2202 uasm_l_tlb_huge_update(&l, p);
2203 iPTE_LW(&p, wr.r1, wr.r2);
2204 build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
2205 build_tlb_probe_entry(&p);
2206
2207 if (cpu_has_rixi && !cpu_has_rixiex) {
2208 /*
2209 * If the page is not _PAGE_VALID, RI or XI could not
2210 * have triggered it. Skip the expensive test..
2211 */
2212 if (use_bbit_insns()) {
2213 uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
2214 label_tlbl_goaround2);
2215 } else {
2216 uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
2217 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
2218 }
2219 uasm_i_nop(&p);
2220
2221 /*
2222 * Warn if something may race with us & replace the TLB entry
2223 * before we read it here. Everything with such races should
2224 * also have dedicated RiXi exception handlers, so this
2225 * shouldn't be hit.
2226 */
2227 WARN(cpu_has_tlbex_tlbp_race(), "Unhandled race in RiXi path");
2228
2229 uasm_i_tlbr(&p);
2230
2231 switch (current_cpu_type()) {
2232 default:
2233 if (cpu_has_mips_r2_exec_hazard) {
2234 uasm_i_ehb(&p);
2235
2236 case CPU_CAVIUM_OCTEON:
2237 case CPU_CAVIUM_OCTEON_PLUS:
2238 case CPU_CAVIUM_OCTEON2:
2239 break;
2240 }
2241 }
2242
2243 /* Examine entrylo 0 or 1 based on ptr. */
2244 if (use_bbit_insns()) {
2245 uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
2246 } else {
2247 uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
2248 uasm_i_beqz(&p, wr.r3, 8);
2249 }
2250 /* load it in the delay slot*/
2251 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
2252 /* load it if ptr is odd */
2253 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
2254 /*
2255 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
2256 * XI must have triggered it.
2257 */
2258 if (use_bbit_insns()) {
2259 uasm_il_bbit0(&p, &r, wr.r3, 1, label_tlbl_goaround2);
2260 } else {
2261 uasm_i_andi(&p, wr.r3, wr.r3, 2);
2262 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
2263 }
2264 if (PM_DEFAULT_MASK == 0)
2265 uasm_i_nop(&p);
2266 /*
2267 * We clobbered C0_PAGEMASK, restore it. On the other branch
2268 * it is restored in build_huge_tlb_write_entry.
2269 */
2270 build_restore_pagemask(&p, &r, wr.r3, label_nopage_tlbl, 0);
2271
2272 uasm_l_tlbl_goaround2(&l, p);
2273 }
2274 uasm_i_ori(&p, wr.r1, wr.r1, (_PAGE_ACCESSED | _PAGE_VALID));
2275 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2, 1);
2276#endif
2277
2278 uasm_l_nopage_tlbl(&l, p);
2279 build_restore_work_registers(&p);
2280#ifdef CONFIG_CPU_MICROMIPS
2281 if ((unsigned long)tlb_do_page_fault_0 & 1) {
2282 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_0));
2283 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_0));
2284 uasm_i_jr(&p, K0);
2285 } else
2286#endif
2287 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
2288 uasm_i_nop(&p);
2289
2290 if (p >= (u32 *)handle_tlbl_end)
2291 panic("TLB load handler fastpath space exceeded");
2292
2293 uasm_resolve_relocs(relocs, labels);
2294 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
2295 (unsigned int)(p - (u32 *)handle_tlbl));
2296
2297 dump_handler("r4000_tlb_load", handle_tlbl, handle_tlbl_end);
2298}
2299
2300static void build_r4000_tlb_store_handler(void)
2301{
2302 u32 *p = (u32 *)msk_isa16_mode((ulong)handle_tlbs);
2303 struct uasm_label *l = labels;
2304 struct uasm_reloc *r = relocs;
2305 struct work_registers wr;
2306
2307 memset(p, 0, handle_tlbs_end - (char *)p);
2308 memset(labels, 0, sizeof(labels));
2309 memset(relocs, 0, sizeof(relocs));
2310
2311 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2312 build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
2313 if (m4kc_tlbp_war())
2314 build_tlb_probe_entry(&p);
2315 build_make_write(&p, &r, wr.r1, wr.r2, wr.r3);
2316 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
2317
2318#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
2319 /*
2320 * This is the entry point when
2321 * build_r4000_tlbchange_handler_head spots a huge page.
2322 */
2323 uasm_l_tlb_huge_update(&l, p);
2324 iPTE_LW(&p, wr.r1, wr.r2);
2325 build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
2326 build_tlb_probe_entry(&p);
2327 uasm_i_ori(&p, wr.r1, wr.r1,
2328 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
2329 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2, 1);
2330#endif
2331
2332 uasm_l_nopage_tlbs(&l, p);
2333 build_restore_work_registers(&p);
2334#ifdef CONFIG_CPU_MICROMIPS
2335 if ((unsigned long)tlb_do_page_fault_1 & 1) {
2336 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
2337 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
2338 uasm_i_jr(&p, K0);
2339 } else
2340#endif
2341 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2342 uasm_i_nop(&p);
2343
2344 if (p >= (u32 *)handle_tlbs_end)
2345 panic("TLB store handler fastpath space exceeded");
2346
2347 uasm_resolve_relocs(relocs, labels);
2348 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
2349 (unsigned int)(p - (u32 *)handle_tlbs));
2350
2351 dump_handler("r4000_tlb_store", handle_tlbs, handle_tlbs_end);
2352}
2353
2354static void build_r4000_tlb_modify_handler(void)
2355{
2356 u32 *p = (u32 *)msk_isa16_mode((ulong)handle_tlbm);
2357 struct uasm_label *l = labels;
2358 struct uasm_reloc *r = relocs;
2359 struct work_registers wr;
2360
2361 memset(p, 0, handle_tlbm_end - (char *)p);
2362 memset(labels, 0, sizeof(labels));
2363 memset(relocs, 0, sizeof(relocs));
2364
2365 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2366 build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
2367 if (m4kc_tlbp_war())
2368 build_tlb_probe_entry(&p);
2369 /* Present and writable bits set, set accessed and dirty bits. */
2370 build_make_write(&p, &r, wr.r1, wr.r2, wr.r3);
2371 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
2372
2373#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
2374 /*
2375 * This is the entry point when
2376 * build_r4000_tlbchange_handler_head spots a huge page.
2377 */
2378 uasm_l_tlb_huge_update(&l, p);
2379 iPTE_LW(&p, wr.r1, wr.r2);
2380 build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
2381 build_tlb_probe_entry(&p);
2382 uasm_i_ori(&p, wr.r1, wr.r1,
2383 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
2384 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2, 0);
2385#endif
2386
2387 uasm_l_nopage_tlbm(&l, p);
2388 build_restore_work_registers(&p);
2389#ifdef CONFIG_CPU_MICROMIPS
2390 if ((unsigned long)tlb_do_page_fault_1 & 1) {
2391 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
2392 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
2393 uasm_i_jr(&p, K0);
2394 } else
2395#endif
2396 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2397 uasm_i_nop(&p);
2398
2399 if (p >= (u32 *)handle_tlbm_end)
2400 panic("TLB modify handler fastpath space exceeded");
2401
2402 uasm_resolve_relocs(relocs, labels);
2403 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
2404 (unsigned int)(p - (u32 *)handle_tlbm));
2405
2406 dump_handler("r4000_tlb_modify", handle_tlbm, handle_tlbm_end);
2407}
2408
2409static void flush_tlb_handlers(void)
2410{
2411 local_flush_icache_range((unsigned long)handle_tlbl,
2412 (unsigned long)handle_tlbl_end);
2413 local_flush_icache_range((unsigned long)handle_tlbs,
2414 (unsigned long)handle_tlbs_end);
2415 local_flush_icache_range((unsigned long)handle_tlbm,
2416 (unsigned long)handle_tlbm_end);
2417 local_flush_icache_range((unsigned long)tlbmiss_handler_setup_pgd,
2418 (unsigned long)tlbmiss_handler_setup_pgd_end);
2419}
2420
2421static void print_htw_config(void)
2422{
2423 unsigned long config;
2424 unsigned int pwctl;
2425 const int field = 2 * sizeof(unsigned long);
2426
2427 config = read_c0_pwfield();
2428 pr_debug("PWField (0x%0*lx): GDI: 0x%02lx UDI: 0x%02lx MDI: 0x%02lx PTI: 0x%02lx PTEI: 0x%02lx\n",
2429 field, config,
2430 (config & MIPS_PWFIELD_GDI_MASK) >> MIPS_PWFIELD_GDI_SHIFT,
2431 (config & MIPS_PWFIELD_UDI_MASK) >> MIPS_PWFIELD_UDI_SHIFT,
2432 (config & MIPS_PWFIELD_MDI_MASK) >> MIPS_PWFIELD_MDI_SHIFT,
2433 (config & MIPS_PWFIELD_PTI_MASK) >> MIPS_PWFIELD_PTI_SHIFT,
2434 (config & MIPS_PWFIELD_PTEI_MASK) >> MIPS_PWFIELD_PTEI_SHIFT);
2435
2436 config = read_c0_pwsize();
2437 pr_debug("PWSize (0x%0*lx): PS: 0x%lx GDW: 0x%02lx UDW: 0x%02lx MDW: 0x%02lx PTW: 0x%02lx PTEW: 0x%02lx\n",
2438 field, config,
2439 (config & MIPS_PWSIZE_PS_MASK) >> MIPS_PWSIZE_PS_SHIFT,
2440 (config & MIPS_PWSIZE_GDW_MASK) >> MIPS_PWSIZE_GDW_SHIFT,
2441 (config & MIPS_PWSIZE_UDW_MASK) >> MIPS_PWSIZE_UDW_SHIFT,
2442 (config & MIPS_PWSIZE_MDW_MASK) >> MIPS_PWSIZE_MDW_SHIFT,
2443 (config & MIPS_PWSIZE_PTW_MASK) >> MIPS_PWSIZE_PTW_SHIFT,
2444 (config & MIPS_PWSIZE_PTEW_MASK) >> MIPS_PWSIZE_PTEW_SHIFT);
2445
2446 pwctl = read_c0_pwctl();
2447 pr_debug("PWCtl (0x%x): PWEn: 0x%x XK: 0x%x XS: 0x%x XU: 0x%x DPH: 0x%x HugePg: 0x%x Psn: 0x%x\n",
2448 pwctl,
2449 (pwctl & MIPS_PWCTL_PWEN_MASK) >> MIPS_PWCTL_PWEN_SHIFT,
2450 (pwctl & MIPS_PWCTL_XK_MASK) >> MIPS_PWCTL_XK_SHIFT,
2451 (pwctl & MIPS_PWCTL_XS_MASK) >> MIPS_PWCTL_XS_SHIFT,
2452 (pwctl & MIPS_PWCTL_XU_MASK) >> MIPS_PWCTL_XU_SHIFT,
2453 (pwctl & MIPS_PWCTL_DPH_MASK) >> MIPS_PWCTL_DPH_SHIFT,
2454 (pwctl & MIPS_PWCTL_HUGEPG_MASK) >> MIPS_PWCTL_HUGEPG_SHIFT,
2455 (pwctl & MIPS_PWCTL_PSN_MASK) >> MIPS_PWCTL_PSN_SHIFT);
2456}
2457
2458static void config_htw_params(void)
2459{
2460 unsigned long pwfield, pwsize, ptei;
2461 unsigned int config;
2462
2463 /*
2464 * We are using 2-level page tables, so we only need to
2465 * setup GDW and PTW appropriately. UDW and MDW will remain 0.
2466 * The default value of GDI/UDI/MDI/PTI is 0xc. It is illegal to
2467 * write values less than 0xc in these fields because the entire
2468 * write will be dropped. As a result of which, we must preserve
2469 * the original reset values and overwrite only what we really want.
2470 */
2471
2472 pwfield = read_c0_pwfield();
2473 /* re-initialize the GDI field */
2474 pwfield &= ~MIPS_PWFIELD_GDI_MASK;
2475 pwfield |= PGDIR_SHIFT << MIPS_PWFIELD_GDI_SHIFT;
2476 /* re-initialize the PTI field including the even/odd bit */
2477 pwfield &= ~MIPS_PWFIELD_PTI_MASK;
2478 pwfield |= PAGE_SHIFT << MIPS_PWFIELD_PTI_SHIFT;
2479 if (CONFIG_PGTABLE_LEVELS >= 3) {
2480 pwfield &= ~MIPS_PWFIELD_MDI_MASK;
2481 pwfield |= PMD_SHIFT << MIPS_PWFIELD_MDI_SHIFT;
2482 }
2483 /* Set the PTEI right shift */
2484 ptei = _PAGE_GLOBAL_SHIFT << MIPS_PWFIELD_PTEI_SHIFT;
2485 pwfield |= ptei;
2486 write_c0_pwfield(pwfield);
2487 /* Check whether the PTEI value is supported */
2488 back_to_back_c0_hazard();
2489 pwfield = read_c0_pwfield();
2490 if (((pwfield & MIPS_PWFIELD_PTEI_MASK) << MIPS_PWFIELD_PTEI_SHIFT)
2491 != ptei) {
2492 pr_warn("Unsupported PTEI field value: 0x%lx. HTW will not be enabled",
2493 ptei);
2494 /*
2495 * Drop option to avoid HTW being enabled via another path
2496 * (eg htw_reset())
2497 */
2498 current_cpu_data.options &= ~MIPS_CPU_HTW;
2499 return;
2500 }
2501
2502 pwsize = ilog2(PTRS_PER_PGD) << MIPS_PWSIZE_GDW_SHIFT;
2503 pwsize |= ilog2(PTRS_PER_PTE) << MIPS_PWSIZE_PTW_SHIFT;
2504 if (CONFIG_PGTABLE_LEVELS >= 3)
2505 pwsize |= ilog2(PTRS_PER_PMD) << MIPS_PWSIZE_MDW_SHIFT;
2506
2507 /* Set pointer size to size of directory pointers */
2508 if (IS_ENABLED(CONFIG_64BIT))
2509 pwsize |= MIPS_PWSIZE_PS_MASK;
2510 /* PTEs may be multiple pointers long (e.g. with XPA) */
2511 pwsize |= ((PTE_T_LOG2 - PGD_T_LOG2) << MIPS_PWSIZE_PTEW_SHIFT)
2512 & MIPS_PWSIZE_PTEW_MASK;
2513
2514 write_c0_pwsize(pwsize);
2515
2516 /* Make sure everything is set before we enable the HTW */
2517 back_to_back_c0_hazard();
2518
2519 /*
2520 * Enable HTW (and only for XUSeg on 64-bit), and disable the rest of
2521 * the pwctl fields.
2522 */
2523 config = 1 << MIPS_PWCTL_PWEN_SHIFT;
2524 if (IS_ENABLED(CONFIG_64BIT))
2525 config |= MIPS_PWCTL_XU_MASK;
2526 write_c0_pwctl(config);
2527 pr_info("Hardware Page Table Walker enabled\n");
2528
2529 print_htw_config();
2530}
2531
2532static void config_xpa_params(void)
2533{
2534#ifdef CONFIG_XPA
2535 unsigned int pagegrain;
2536
2537 if (mips_xpa_disabled) {
2538 pr_info("Extended Physical Addressing (XPA) disabled\n");
2539 return;
2540 }
2541
2542 pagegrain = read_c0_pagegrain();
2543 write_c0_pagegrain(pagegrain | PG_ELPA);
2544 back_to_back_c0_hazard();
2545 pagegrain = read_c0_pagegrain();
2546
2547 if (pagegrain & PG_ELPA)
2548 pr_info("Extended Physical Addressing (XPA) enabled\n");
2549 else
2550 panic("Extended Physical Addressing (XPA) disabled");
2551#endif
2552}
2553
2554static void check_pabits(void)
2555{
2556 unsigned long entry;
2557 unsigned pabits, fillbits;
2558
2559 if (!cpu_has_rixi || !_PAGE_NO_EXEC) {
2560 /*
2561 * We'll only be making use of the fact that we can rotate bits
2562 * into the fill if the CPU supports RIXI, so don't bother
2563 * probing this for CPUs which don't.
2564 */
2565 return;
2566 }
2567
2568 write_c0_entrylo0(~0ul);
2569 back_to_back_c0_hazard();
2570 entry = read_c0_entrylo0();
2571
2572 /* clear all non-PFN bits */
2573 entry &= ~((1 << MIPS_ENTRYLO_PFN_SHIFT) - 1);
2574 entry &= ~(MIPS_ENTRYLO_RI | MIPS_ENTRYLO_XI);
2575
2576 /* find a lower bound on PABITS, and upper bound on fill bits */
2577 pabits = fls_long(entry) + 6;
2578 fillbits = max_t(int, (int)BITS_PER_LONG - pabits, 0);
2579
2580 /* minus the RI & XI bits */
2581 fillbits -= min_t(unsigned, fillbits, 2);
2582
2583 if (fillbits >= ilog2(_PAGE_NO_EXEC))
2584 fill_includes_sw_bits = true;
2585
2586 pr_debug("Entry* registers contain %u fill bits\n", fillbits);
2587}
2588
2589void build_tlb_refill_handler(void)
2590{
2591 /*
2592 * The refill handler is generated per-CPU, multi-node systems
2593 * may have local storage for it. The other handlers are only
2594 * needed once.
2595 */
2596 static int run_once = 0;
2597
2598 if (IS_ENABLED(CONFIG_XPA) && !cpu_has_rixi)
2599 panic("Kernels supporting XPA currently require CPUs with RIXI");
2600
2601 output_pgtable_bits_defines();
2602 check_pabits();
2603
2604#ifdef CONFIG_64BIT
2605 check_for_high_segbits = current_cpu_data.vmbits > (PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
2606#endif
2607
2608 switch (current_cpu_type()) {
2609 case CPU_R2000:
2610 case CPU_R3000:
2611 case CPU_R3000A:
2612 case CPU_R3081E:
2613 case CPU_TX3912:
2614 case CPU_TX3922:
2615 case CPU_TX3927:
2616#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
2617 if (cpu_has_local_ebase)
2618 build_r3000_tlb_refill_handler();
2619 if (!run_once) {
2620 if (!cpu_has_local_ebase)
2621 build_r3000_tlb_refill_handler();
2622 build_setup_pgd();
2623 build_r3000_tlb_load_handler();
2624 build_r3000_tlb_store_handler();
2625 build_r3000_tlb_modify_handler();
2626 flush_tlb_handlers();
2627 run_once++;
2628 }
2629#else
2630 panic("No R3000 TLB refill handler");
2631#endif
2632 break;
2633
2634 case CPU_R8000:
2635 panic("No R8000 TLB refill handler yet");
2636 break;
2637
2638 default:
2639 if (cpu_has_ldpte)
2640 setup_pw();
2641
2642 if (!run_once) {
2643 scratch_reg = allocate_kscratch();
2644 build_setup_pgd();
2645 build_r4000_tlb_load_handler();
2646 build_r4000_tlb_store_handler();
2647 build_r4000_tlb_modify_handler();
2648 if (cpu_has_ldpte)
2649 build_loongson3_tlb_refill_handler();
2650 else if (!cpu_has_local_ebase)
2651 build_r4000_tlb_refill_handler();
2652 flush_tlb_handlers();
2653 run_once++;
2654 }
2655 if (cpu_has_local_ebase)
2656 build_r4000_tlb_refill_handler();
2657 if (cpu_has_xpa)
2658 config_xpa_params();
2659 if (cpu_has_htw)
2660 config_htw_params();
2661 }
2662}