| xj | b04a402 | 2021-11-25 15:01:52 +0800 | [diff] [blame] | 1 | /* | 
|  | 2 | * Copyright (C) 2016 Glider bvba | 
|  | 3 | * | 
|  | 4 | * This program is free software; you can redistribute it and/or modify | 
|  | 5 | * it under the terms of the GNU General Public License as published by | 
|  | 6 | * the Free Software Foundation; version 2 of the License. | 
|  | 7 | */ | 
|  | 8 | #ifndef __DT_BINDINGS_POWER_R8A7795_SYSC_H__ | 
|  | 9 | #define __DT_BINDINGS_POWER_R8A7795_SYSC_H__ | 
|  | 10 |  | 
|  | 11 | /* | 
|  | 12 | * These power domain indices match the numbers of the interrupt bits | 
|  | 13 | * representing the power areas in the various Interrupt Registers | 
|  | 14 | * (e.g. SYSCISR, Interrupt Status Register) | 
|  | 15 | */ | 
|  | 16 |  | 
|  | 17 | #define R8A7795_PD_CA57_CPU0		 0 | 
|  | 18 | #define R8A7795_PD_CA57_CPU1		 1 | 
|  | 19 | #define R8A7795_PD_CA57_CPU2		 2 | 
|  | 20 | #define R8A7795_PD_CA57_CPU3		 3 | 
|  | 21 | #define R8A7795_PD_CA53_CPU0		 5 | 
|  | 22 | #define R8A7795_PD_CA53_CPU1		 6 | 
|  | 23 | #define R8A7795_PD_CA53_CPU2		 7 | 
|  | 24 | #define R8A7795_PD_CA53_CPU3		 8 | 
|  | 25 | #define R8A7795_PD_A3VP			 9 | 
|  | 26 | #define R8A7795_PD_CA57_SCU		12 | 
|  | 27 | #define R8A7795_PD_CR7			13 | 
|  | 28 | #define R8A7795_PD_A3VC			14 | 
|  | 29 | #define R8A7795_PD_3DG_A		17 | 
|  | 30 | #define R8A7795_PD_3DG_B		18 | 
|  | 31 | #define R8A7795_PD_3DG_C		19 | 
|  | 32 | #define R8A7795_PD_3DG_D		20 | 
|  | 33 | #define R8A7795_PD_CA53_SCU		21 | 
|  | 34 | #define R8A7795_PD_3DG_E		22 | 
|  | 35 | #define R8A7795_PD_A3IR			24 | 
|  | 36 | #define R8A7795_PD_A2VC0		25	/* ES1.x only */ | 
|  | 37 | #define R8A7795_PD_A2VC1		26 | 
|  | 38 |  | 
|  | 39 | /* Always-on power area */ | 
|  | 40 | #define R8A7795_PD_ALWAYS_ON		32 | 
|  | 41 |  | 
|  | 42 | #endif /* __DT_BINDINGS_POWER_R8A7795_SYSC_H__ */ |