| xj | b04a402 | 2021-11-25 15:01:52 +0800 | [diff] [blame] | 1 | /* |
| 2 | * drivers/net/phy/micrel.c |
| 3 | * |
| 4 | * Driver for Micrel PHYs |
| 5 | * |
| 6 | * Author: David J. Choi |
| 7 | * |
| 8 | * Copyright (c) 2010-2013 Micrel, Inc. |
| 9 | * Copyright (c) 2014 Johan Hovold <johan@kernel.org> |
| 10 | * |
| 11 | * This program is free software; you can redistribute it and/or modify it |
| 12 | * under the terms of the GNU General Public License as published by the |
| 13 | * Free Software Foundation; either version 2 of the License, or (at your |
| 14 | * option) any later version. |
| 15 | * |
| 16 | * Support : Micrel Phys: |
| 17 | * Giga phys: ksz9021, ksz9031 |
| 18 | * 100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041 |
| 19 | * ksz8021, ksz8031, ksz8051, |
| 20 | * ksz8081, ksz8091, |
| 21 | * ksz8061, |
| 22 | * Switch : ksz8873, ksz886x |
| 23 | * ksz9477 |
| 24 | */ |
| 25 | |
| 26 | #include <linux/kernel.h> |
| 27 | #include <linux/module.h> |
| 28 | #include <linux/phy.h> |
| 29 | #include <linux/micrel_phy.h> |
| 30 | #include <linux/of.h> |
| 31 | #include <linux/clk.h> |
| 32 | #include <linux/delay.h> |
| 33 | #include <linux/netdevice.h> |
| 34 | #include <linux/of_net.h> |
| 35 | |
| 36 | |
| 37 | /* Operation Mode Strap Override */ |
| 38 | #define MII_KSZPHY_OMSO 0x16 |
| 39 | #define KSZPHY_OMSO_FACTORY_TEST BIT(15) |
| 40 | #define KSZPHY_OMSO_B_CAST_OFF BIT(9) |
| 41 | #define KSZPHY_OMSO_NAND_TREE_ON BIT(5) |
| 42 | #define KSZPHY_OMSO_RMII_OVERRIDE BIT(1) |
| 43 | #define KSZPHY_OMSO_MII_OVERRIDE BIT(0) |
| 44 | |
| 45 | /* general Interrupt control/status reg in vendor specific block. */ |
| 46 | #define MII_KSZPHY_INTCS 0x1B |
| 47 | #define KSZPHY_INTCS_JABBER BIT(15) |
| 48 | #define KSZPHY_INTCS_RECEIVE_ERR BIT(14) |
| 49 | #define KSZPHY_INTCS_PAGE_RECEIVE BIT(13) |
| 50 | #define KSZPHY_INTCS_PARELLEL BIT(12) |
| 51 | #define KSZPHY_INTCS_LINK_PARTNER_ACK BIT(11) |
| 52 | #define KSZPHY_INTCS_LINK_DOWN BIT(10) |
| 53 | #define KSZPHY_INTCS_REMOTE_FAULT BIT(9) |
| 54 | #define KSZPHY_INTCS_LINK_UP BIT(8) |
| 55 | #define KSZPHY_INTCS_ALL (KSZPHY_INTCS_LINK_UP |\ |
| 56 | KSZPHY_INTCS_LINK_DOWN) |
| 57 | |
| 58 | /* PHY Control 1 */ |
| 59 | #define MII_KSZPHY_CTRL_1 0x1e |
| 60 | |
| 61 | /* PHY Control 2 / PHY Control (if no PHY Control 1) */ |
| 62 | #define MII_KSZPHY_CTRL_2 0x1f |
| 63 | #define MII_KSZPHY_CTRL MII_KSZPHY_CTRL_2 |
| 64 | /* bitmap of PHY register to set interrupt mode */ |
| 65 | #define KSZPHY_CTRL_INT_ACTIVE_HIGH BIT(9) |
| 66 | #define KSZPHY_RMII_REF_CLK_SEL BIT(7) |
| 67 | |
| 68 | /* Write/read to/from extended registers */ |
| 69 | #define MII_KSZPHY_EXTREG 0x0b |
| 70 | #define KSZPHY_EXTREG_WRITE 0x8000 |
| 71 | |
| 72 | #define MII_KSZPHY_EXTREG_WRITE 0x0c |
| 73 | #define MII_KSZPHY_EXTREG_READ 0x0d |
| 74 | |
| 75 | /* Extended registers */ |
| 76 | #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW 0x104 |
| 77 | #define MII_KSZPHY_RX_DATA_PAD_SKEW 0x105 |
| 78 | #define MII_KSZPHY_TX_DATA_PAD_SKEW 0x106 |
| 79 | |
| 80 | #define PS_TO_REG 200 |
| 81 | |
| 82 | struct kszphy_hw_stat { |
| 83 | const char *string; |
| 84 | u8 reg; |
| 85 | u8 bits; |
| 86 | }; |
| 87 | |
| 88 | static struct kszphy_hw_stat kszphy_hw_stats[] = { |
| 89 | { "phy_receive_errors", 21, 16}, |
| 90 | { "phy_idle_errors", 10, 8 }, |
| 91 | }; |
| 92 | |
| 93 | struct kszphy_type { |
| 94 | u32 led_mode_reg; |
| 95 | u16 interrupt_level_mask; |
| 96 | bool has_broadcast_disable; |
| 97 | bool has_nand_tree_disable; |
| 98 | bool has_rmii_ref_clk_sel; |
| 99 | }; |
| 100 | |
| 101 | struct kszphy_priv { |
| 102 | const struct kszphy_type *type; |
| 103 | int led_mode; |
| 104 | bool rmii_ref_clk_sel; |
| 105 | bool rmii_ref_clk_sel_val; |
| 106 | u64 stats[ARRAY_SIZE(kszphy_hw_stats)]; |
| 107 | }; |
| 108 | |
| 109 | static const struct kszphy_type ksz8021_type = { |
| 110 | .led_mode_reg = MII_KSZPHY_CTRL_2, |
| 111 | .has_broadcast_disable = true, |
| 112 | .has_nand_tree_disable = true, |
| 113 | .has_rmii_ref_clk_sel = true, |
| 114 | }; |
| 115 | |
| 116 | static const struct kszphy_type ksz8041_type = { |
| 117 | .led_mode_reg = MII_KSZPHY_CTRL_1, |
| 118 | }; |
| 119 | |
| 120 | static const struct kszphy_type ksz8051_type = { |
| 121 | .led_mode_reg = MII_KSZPHY_CTRL_2, |
| 122 | .has_nand_tree_disable = true, |
| 123 | }; |
| 124 | |
| 125 | static const struct kszphy_type ksz8081_type = { |
| 126 | .led_mode_reg = MII_KSZPHY_CTRL_2, |
| 127 | .has_broadcast_disable = true, |
| 128 | .has_nand_tree_disable = true, |
| 129 | .has_rmii_ref_clk_sel = true, |
| 130 | }; |
| 131 | |
| 132 | static const struct kszphy_type ks8737_type = { |
| 133 | .interrupt_level_mask = BIT(14), |
| 134 | }; |
| 135 | |
| 136 | static const struct kszphy_type ksz9021_type = { |
| 137 | .interrupt_level_mask = BIT(14), |
| 138 | }; |
| 139 | |
| 140 | static int kszphy_extended_write(struct phy_device *phydev, |
| 141 | u32 regnum, u16 val) |
| 142 | { |
| 143 | phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum); |
| 144 | return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val); |
| 145 | } |
| 146 | |
| 147 | static int kszphy_extended_read(struct phy_device *phydev, |
| 148 | u32 regnum) |
| 149 | { |
| 150 | phy_write(phydev, MII_KSZPHY_EXTREG, regnum); |
| 151 | return phy_read(phydev, MII_KSZPHY_EXTREG_READ); |
| 152 | } |
| 153 | |
| 154 | static int kszphy_ack_interrupt(struct phy_device *phydev) |
| 155 | { |
| 156 | /* bit[7..0] int status, which is a read and clear register. */ |
| 157 | int rc; |
| 158 | |
| 159 | rc = phy_read(phydev, MII_KSZPHY_INTCS); |
| 160 | |
| 161 | return (rc < 0) ? rc : 0; |
| 162 | } |
| 163 | |
| 164 | static int kszphy_config_intr(struct phy_device *phydev) |
| 165 | { |
| 166 | const struct kszphy_type *type = phydev->drv->driver_data; |
| 167 | int temp; |
| 168 | u16 mask; |
| 169 | |
| 170 | if (type && type->interrupt_level_mask) |
| 171 | mask = type->interrupt_level_mask; |
| 172 | else |
| 173 | mask = KSZPHY_CTRL_INT_ACTIVE_HIGH; |
| 174 | |
| 175 | /* set the interrupt pin active low */ |
| 176 | temp = phy_read(phydev, MII_KSZPHY_CTRL); |
| 177 | if (temp < 0) |
| 178 | return temp; |
| 179 | temp &= ~mask; |
| 180 | phy_write(phydev, MII_KSZPHY_CTRL, temp); |
| 181 | |
| 182 | /* enable / disable interrupts */ |
| 183 | if (phydev->interrupts == PHY_INTERRUPT_ENABLED) |
| 184 | temp = KSZPHY_INTCS_ALL; |
| 185 | else |
| 186 | temp = 0; |
| 187 | |
| 188 | return phy_write(phydev, MII_KSZPHY_INTCS, temp); |
| 189 | } |
| 190 | |
| 191 | static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val) |
| 192 | { |
| 193 | int ctrl; |
| 194 | |
| 195 | ctrl = phy_read(phydev, MII_KSZPHY_CTRL); |
| 196 | if (ctrl < 0) |
| 197 | return ctrl; |
| 198 | |
| 199 | if (val) |
| 200 | ctrl |= KSZPHY_RMII_REF_CLK_SEL; |
| 201 | else |
| 202 | ctrl &= ~KSZPHY_RMII_REF_CLK_SEL; |
| 203 | |
| 204 | return phy_write(phydev, MII_KSZPHY_CTRL, ctrl); |
| 205 | } |
| 206 | |
| 207 | static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val) |
| 208 | { |
| 209 | int rc, temp, shift; |
| 210 | |
| 211 | switch (reg) { |
| 212 | case MII_KSZPHY_CTRL_1: |
| 213 | shift = 14; |
| 214 | break; |
| 215 | case MII_KSZPHY_CTRL_2: |
| 216 | shift = 4; |
| 217 | break; |
| 218 | default: |
| 219 | return -EINVAL; |
| 220 | } |
| 221 | |
| 222 | temp = phy_read(phydev, reg); |
| 223 | if (temp < 0) { |
| 224 | rc = temp; |
| 225 | goto out; |
| 226 | } |
| 227 | |
| 228 | temp &= ~(3 << shift); |
| 229 | temp |= val << shift; |
| 230 | rc = phy_write(phydev, reg, temp); |
| 231 | out: |
| 232 | if (rc < 0) |
| 233 | phydev_err(phydev, "failed to set led mode\n"); |
| 234 | |
| 235 | return rc; |
| 236 | } |
| 237 | |
| 238 | /* Disable PHY address 0 as the broadcast address, so that it can be used as a |
| 239 | * unique (non-broadcast) address on a shared bus. |
| 240 | */ |
| 241 | static int kszphy_broadcast_disable(struct phy_device *phydev) |
| 242 | { |
| 243 | int ret; |
| 244 | |
| 245 | ret = phy_read(phydev, MII_KSZPHY_OMSO); |
| 246 | if (ret < 0) |
| 247 | goto out; |
| 248 | |
| 249 | ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF); |
| 250 | out: |
| 251 | if (ret) |
| 252 | phydev_err(phydev, "failed to disable broadcast address\n"); |
| 253 | |
| 254 | return ret; |
| 255 | } |
| 256 | |
| 257 | static int kszphy_nand_tree_disable(struct phy_device *phydev) |
| 258 | { |
| 259 | int ret; |
| 260 | |
| 261 | ret = phy_read(phydev, MII_KSZPHY_OMSO); |
| 262 | if (ret < 0) |
| 263 | goto out; |
| 264 | |
| 265 | if (!(ret & KSZPHY_OMSO_NAND_TREE_ON)) |
| 266 | return 0; |
| 267 | |
| 268 | ret = phy_write(phydev, MII_KSZPHY_OMSO, |
| 269 | ret & ~KSZPHY_OMSO_NAND_TREE_ON); |
| 270 | out: |
| 271 | if (ret) |
| 272 | phydev_err(phydev, "failed to disable NAND tree mode\n"); |
| 273 | |
| 274 | return ret; |
| 275 | } |
| 276 | |
| 277 | /* Some config bits need to be set again on resume, handle them here. */ |
| 278 | static int kszphy_config_reset(struct phy_device *phydev) |
| 279 | { |
| 280 | struct kszphy_priv *priv = phydev->priv; |
| 281 | int ret; |
| 282 | |
| 283 | if (priv->rmii_ref_clk_sel) { |
| 284 | ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val); |
| 285 | if (ret) { |
| 286 | phydev_err(phydev, |
| 287 | "failed to set rmii reference clock\n"); |
| 288 | return ret; |
| 289 | } |
| 290 | } |
| 291 | |
| 292 | if (priv->led_mode >= 0) |
| 293 | kszphy_setup_led(phydev, priv->type->led_mode_reg, priv->led_mode); |
| 294 | |
| 295 | return 0; |
| 296 | } |
| 297 | |
| 298 | static int kszphy_config_init(struct phy_device *phydev) |
| 299 | { |
| 300 | struct kszphy_priv *priv = phydev->priv; |
| 301 | const struct kszphy_type *type; |
| 302 | |
| 303 | if (!priv) |
| 304 | return 0; |
| 305 | |
| 306 | type = priv->type; |
| 307 | |
| 308 | if (type->has_broadcast_disable) |
| 309 | kszphy_broadcast_disable(phydev); |
| 310 | |
| 311 | if (type->has_nand_tree_disable) |
| 312 | kszphy_nand_tree_disable(phydev); |
| 313 | |
| 314 | return kszphy_config_reset(phydev); |
| 315 | } |
| 316 | |
| 317 | static int ksz8041_config_init(struct phy_device *phydev) |
| 318 | { |
| 319 | struct device_node *of_node = phydev->mdio.dev.of_node; |
| 320 | |
| 321 | /* Limit supported and advertised modes in fiber mode */ |
| 322 | if (of_property_read_bool(of_node, "micrel,fiber-mode")) { |
| 323 | phydev->dev_flags |= MICREL_PHY_FXEN; |
| 324 | phydev->supported &= SUPPORTED_100baseT_Full | |
| 325 | SUPPORTED_100baseT_Half; |
| 326 | phydev->supported |= SUPPORTED_FIBRE; |
| 327 | phydev->advertising &= ADVERTISED_100baseT_Full | |
| 328 | ADVERTISED_100baseT_Half; |
| 329 | phydev->advertising |= ADVERTISED_FIBRE; |
| 330 | phydev->autoneg = AUTONEG_DISABLE; |
| 331 | } |
| 332 | |
| 333 | return kszphy_config_init(phydev); |
| 334 | } |
| 335 | |
| 336 | static int ksz8041_config_aneg(struct phy_device *phydev) |
| 337 | { |
| 338 | /* Skip auto-negotiation in fiber mode */ |
| 339 | if (phydev->dev_flags & MICREL_PHY_FXEN) { |
| 340 | phydev->speed = SPEED_100; |
| 341 | return 0; |
| 342 | } |
| 343 | |
| 344 | return genphy_config_aneg(phydev); |
| 345 | } |
| 346 | |
| 347 | static int ksz8061_config_init(struct phy_device *phydev) |
| 348 | { |
| 349 | int ret; |
| 350 | |
| 351 | ret = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_DEVID1, 0xB61A); |
| 352 | if (ret) |
| 353 | return ret; |
| 354 | |
| 355 | return kszphy_config_init(phydev); |
| 356 | } |
| 357 | |
| 358 | static int ksz9021_load_values_from_of(struct phy_device *phydev, |
| 359 | const struct device_node *of_node, |
| 360 | u16 reg, |
| 361 | const char *field1, const char *field2, |
| 362 | const char *field3, const char *field4) |
| 363 | { |
| 364 | int val1 = -1; |
| 365 | int val2 = -2; |
| 366 | int val3 = -3; |
| 367 | int val4 = -4; |
| 368 | int newval; |
| 369 | int matches = 0; |
| 370 | |
| 371 | if (!of_property_read_u32(of_node, field1, &val1)) |
| 372 | matches++; |
| 373 | |
| 374 | if (!of_property_read_u32(of_node, field2, &val2)) |
| 375 | matches++; |
| 376 | |
| 377 | if (!of_property_read_u32(of_node, field3, &val3)) |
| 378 | matches++; |
| 379 | |
| 380 | if (!of_property_read_u32(of_node, field4, &val4)) |
| 381 | matches++; |
| 382 | |
| 383 | if (!matches) |
| 384 | return 0; |
| 385 | |
| 386 | if (matches < 4) |
| 387 | newval = kszphy_extended_read(phydev, reg); |
| 388 | else |
| 389 | newval = 0; |
| 390 | |
| 391 | if (val1 != -1) |
| 392 | newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0); |
| 393 | |
| 394 | if (val2 != -2) |
| 395 | newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4); |
| 396 | |
| 397 | if (val3 != -3) |
| 398 | newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8); |
| 399 | |
| 400 | if (val4 != -4) |
| 401 | newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12); |
| 402 | |
| 403 | return kszphy_extended_write(phydev, reg, newval); |
| 404 | } |
| 405 | |
| 406 | static int ksz9021_config_init(struct phy_device *phydev) |
| 407 | { |
| 408 | const struct device *dev = &phydev->mdio.dev; |
| 409 | const struct device_node *of_node = dev->of_node; |
| 410 | const struct device *dev_walker; |
| 411 | |
| 412 | /* The Micrel driver has a deprecated option to place phy OF |
| 413 | * properties in the MAC node. Walk up the tree of devices to |
| 414 | * find a device with an OF node. |
| 415 | */ |
| 416 | dev_walker = &phydev->mdio.dev; |
| 417 | do { |
| 418 | of_node = dev_walker->of_node; |
| 419 | dev_walker = dev_walker->parent; |
| 420 | |
| 421 | } while (!of_node && dev_walker); |
| 422 | |
| 423 | if (of_node) { |
| 424 | ksz9021_load_values_from_of(phydev, of_node, |
| 425 | MII_KSZPHY_CLK_CONTROL_PAD_SKEW, |
| 426 | "txen-skew-ps", "txc-skew-ps", |
| 427 | "rxdv-skew-ps", "rxc-skew-ps"); |
| 428 | ksz9021_load_values_from_of(phydev, of_node, |
| 429 | MII_KSZPHY_RX_DATA_PAD_SKEW, |
| 430 | "rxd0-skew-ps", "rxd1-skew-ps", |
| 431 | "rxd2-skew-ps", "rxd3-skew-ps"); |
| 432 | ksz9021_load_values_from_of(phydev, of_node, |
| 433 | MII_KSZPHY_TX_DATA_PAD_SKEW, |
| 434 | "txd0-skew-ps", "txd1-skew-ps", |
| 435 | "txd2-skew-ps", "txd3-skew-ps"); |
| 436 | } |
| 437 | return 0; |
| 438 | } |
| 439 | |
| 440 | #define MII_KSZ9031RN_MMD_CTRL_REG 0x0d |
| 441 | #define MII_KSZ9031RN_MMD_REGDATA_REG 0x0e |
| 442 | #define OP_DATA 1 |
| 443 | #define KSZ9031_PS_TO_REG 60 |
| 444 | |
| 445 | /* Extended registers */ |
| 446 | /* MMD Address 0x0 */ |
| 447 | #define MII_KSZ9031RN_FLP_BURST_TX_LO 3 |
| 448 | #define MII_KSZ9031RN_FLP_BURST_TX_HI 4 |
| 449 | |
| 450 | /* MMD Address 0x2 */ |
| 451 | #define MII_KSZ9031RN_CONTROL_PAD_SKEW 4 |
| 452 | #define MII_KSZ9031RN_RX_DATA_PAD_SKEW 5 |
| 453 | #define MII_KSZ9031RN_TX_DATA_PAD_SKEW 6 |
| 454 | #define MII_KSZ9031RN_CLK_PAD_SKEW 8 |
| 455 | |
| 456 | /* MMD Address 0x1C */ |
| 457 | #define MII_KSZ9031RN_EDPD 0x23 |
| 458 | #define MII_KSZ9031RN_EDPD_ENABLE BIT(0) |
| 459 | |
| 460 | static int ksz9031_extended_write(struct phy_device *phydev, |
| 461 | u8 mode, u32 dev_addr, u32 regnum, u16 val) |
| 462 | { |
| 463 | phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr); |
| 464 | phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum); |
| 465 | phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr); |
| 466 | return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val); |
| 467 | } |
| 468 | |
| 469 | static int ksz9031_extended_read(struct phy_device *phydev, |
| 470 | u8 mode, u32 dev_addr, u32 regnum) |
| 471 | { |
| 472 | phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr); |
| 473 | phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum); |
| 474 | phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr); |
| 475 | return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG); |
| 476 | } |
| 477 | |
| 478 | static int ksz9031_of_load_skew_values(struct phy_device *phydev, |
| 479 | const struct device_node *of_node, |
| 480 | u16 reg, size_t field_sz, |
| 481 | const char *field[], u8 numfields) |
| 482 | { |
| 483 | int val[4] = {-1, -2, -3, -4}; |
| 484 | int matches = 0; |
| 485 | u16 mask; |
| 486 | u16 maxval; |
| 487 | u16 newval; |
| 488 | int i; |
| 489 | |
| 490 | for (i = 0; i < numfields; i++) |
| 491 | if (!of_property_read_u32(of_node, field[i], val + i)) |
| 492 | matches++; |
| 493 | |
| 494 | if (!matches) |
| 495 | return 0; |
| 496 | |
| 497 | if (matches < numfields) |
| 498 | newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg); |
| 499 | else |
| 500 | newval = 0; |
| 501 | |
| 502 | maxval = (field_sz == 4) ? 0xf : 0x1f; |
| 503 | for (i = 0; i < numfields; i++) |
| 504 | if (val[i] != -(i + 1)) { |
| 505 | mask = 0xffff; |
| 506 | mask ^= maxval << (field_sz * i); |
| 507 | newval = (newval & mask) | |
| 508 | (((val[i] / KSZ9031_PS_TO_REG) & maxval) |
| 509 | << (field_sz * i)); |
| 510 | } |
| 511 | |
| 512 | return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval); |
| 513 | } |
| 514 | |
| 515 | /* Center KSZ9031RNX FLP timing at 16ms. */ |
| 516 | static int ksz9031_center_flp_timing(struct phy_device *phydev) |
| 517 | { |
| 518 | int result; |
| 519 | |
| 520 | result = ksz9031_extended_write(phydev, OP_DATA, 0, |
| 521 | MII_KSZ9031RN_FLP_BURST_TX_HI, 0x0006); |
| 522 | if (result) |
| 523 | return result; |
| 524 | |
| 525 | result = ksz9031_extended_write(phydev, OP_DATA, 0, |
| 526 | MII_KSZ9031RN_FLP_BURST_TX_LO, 0x1A80); |
| 527 | if (result) |
| 528 | return result; |
| 529 | |
| 530 | return genphy_restart_aneg(phydev); |
| 531 | } |
| 532 | |
| 533 | /* Enable energy-detect power-down mode */ |
| 534 | static int ksz9031_enable_edpd(struct phy_device *phydev) |
| 535 | { |
| 536 | int reg; |
| 537 | |
| 538 | reg = ksz9031_extended_read(phydev, OP_DATA, 0x1C, MII_KSZ9031RN_EDPD); |
| 539 | if (reg < 0) |
| 540 | return reg; |
| 541 | return ksz9031_extended_write(phydev, OP_DATA, 0x1C, MII_KSZ9031RN_EDPD, |
| 542 | reg | MII_KSZ9031RN_EDPD_ENABLE); |
| 543 | } |
| 544 | |
| 545 | static int ksz9031_config_init(struct phy_device *phydev) |
| 546 | { |
| 547 | const struct device *dev = &phydev->mdio.dev; |
| 548 | const struct device_node *of_node = dev->of_node; |
| 549 | static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"}; |
| 550 | static const char *rx_data_skews[4] = { |
| 551 | "rxd0-skew-ps", "rxd1-skew-ps", |
| 552 | "rxd2-skew-ps", "rxd3-skew-ps" |
| 553 | }; |
| 554 | static const char *tx_data_skews[4] = { |
| 555 | "txd0-skew-ps", "txd1-skew-ps", |
| 556 | "txd2-skew-ps", "txd3-skew-ps" |
| 557 | }; |
| 558 | static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"}; |
| 559 | const struct device *dev_walker; |
| 560 | int result; |
| 561 | |
| 562 | result = ksz9031_enable_edpd(phydev); |
| 563 | if (result < 0) |
| 564 | return result; |
| 565 | |
| 566 | /* The Micrel driver has a deprecated option to place phy OF |
| 567 | * properties in the MAC node. Walk up the tree of devices to |
| 568 | * find a device with an OF node. |
| 569 | */ |
| 570 | dev_walker = &phydev->mdio.dev; |
| 571 | do { |
| 572 | of_node = dev_walker->of_node; |
| 573 | dev_walker = dev_walker->parent; |
| 574 | } while (!of_node && dev_walker); |
| 575 | |
| 576 | if (of_node) { |
| 577 | ksz9031_of_load_skew_values(phydev, of_node, |
| 578 | MII_KSZ9031RN_CLK_PAD_SKEW, 5, |
| 579 | clk_skews, 2); |
| 580 | |
| 581 | ksz9031_of_load_skew_values(phydev, of_node, |
| 582 | MII_KSZ9031RN_CONTROL_PAD_SKEW, 4, |
| 583 | control_skews, 2); |
| 584 | |
| 585 | ksz9031_of_load_skew_values(phydev, of_node, |
| 586 | MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4, |
| 587 | rx_data_skews, 4); |
| 588 | |
| 589 | ksz9031_of_load_skew_values(phydev, of_node, |
| 590 | MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4, |
| 591 | tx_data_skews, 4); |
| 592 | |
| 593 | /* Silicon Errata Sheet (DS80000691D or DS80000692D): |
| 594 | * When the device links in the 1000BASE-T slave mode only, |
| 595 | * the optional 125MHz reference output clock (CLK125_NDO) |
| 596 | * has wide duty cycle variation. |
| 597 | * |
| 598 | * The optional CLK125_NDO clock does not meet the RGMII |
| 599 | * 45/55 percent (min/max) duty cycle requirement and therefore |
| 600 | * cannot be used directly by the MAC side for clocking |
| 601 | * applications that have setup/hold time requirements on |
| 602 | * rising and falling clock edges. |
| 603 | * |
| 604 | * Workaround: |
| 605 | * Force the phy to be the master to receive a stable clock |
| 606 | * which meets the duty cycle requirement. |
| 607 | */ |
| 608 | if (of_property_read_bool(of_node, "micrel,force-master")) { |
| 609 | result = phy_read(phydev, MII_CTRL1000); |
| 610 | if (result < 0) |
| 611 | goto err_force_master; |
| 612 | |
| 613 | /* enable master mode, config & prefer master */ |
| 614 | result |= CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER; |
| 615 | result = phy_write(phydev, MII_CTRL1000, result); |
| 616 | if (result < 0) |
| 617 | goto err_force_master; |
| 618 | } |
| 619 | } |
| 620 | |
| 621 | return ksz9031_center_flp_timing(phydev); |
| 622 | |
| 623 | err_force_master: |
| 624 | phydev_err(phydev, "failed to force the phy to master mode\n"); |
| 625 | return result; |
| 626 | } |
| 627 | |
| 628 | #define KSZ9131_SKEW_5BIT_MAX 2400 |
| 629 | #define KSZ9131_SKEW_4BIT_MAX 800 |
| 630 | #define KSZ9131_OFFSET 700 |
| 631 | #define KSZ9131_STEP 100 |
| 632 | |
| 633 | static int ksz9131_of_load_skew_values(struct phy_device *phydev, |
| 634 | struct device_node *of_node, |
| 635 | u16 reg, size_t field_sz, |
| 636 | char *field[], u8 numfields) |
| 637 | { |
| 638 | int val[4] = {-(1 + KSZ9131_OFFSET), -(2 + KSZ9131_OFFSET), |
| 639 | -(3 + KSZ9131_OFFSET), -(4 + KSZ9131_OFFSET)}; |
| 640 | int skewval, skewmax = 0; |
| 641 | int matches = 0; |
| 642 | u16 maxval; |
| 643 | u16 newval; |
| 644 | u16 mask; |
| 645 | int i; |
| 646 | |
| 647 | /* psec properties in dts should mean x pico seconds */ |
| 648 | if (field_sz == 5) |
| 649 | skewmax = KSZ9131_SKEW_5BIT_MAX; |
| 650 | else |
| 651 | skewmax = KSZ9131_SKEW_4BIT_MAX; |
| 652 | |
| 653 | for (i = 0; i < numfields; i++) |
| 654 | if (!of_property_read_s32(of_node, field[i], &skewval)) { |
| 655 | if (skewval < -KSZ9131_OFFSET) |
| 656 | skewval = -KSZ9131_OFFSET; |
| 657 | else if (skewval > skewmax) |
| 658 | skewval = skewmax; |
| 659 | |
| 660 | val[i] = skewval + KSZ9131_OFFSET; |
| 661 | matches++; |
| 662 | } |
| 663 | |
| 664 | if (!matches) |
| 665 | return 0; |
| 666 | |
| 667 | if (matches < numfields) |
| 668 | newval = phy_read_mmd(phydev, 2, reg); |
| 669 | else |
| 670 | newval = 0; |
| 671 | |
| 672 | maxval = (field_sz == 4) ? 0xf : 0x1f; |
| 673 | for (i = 0; i < numfields; i++) |
| 674 | if (val[i] != -(i + 1 + KSZ9131_OFFSET)) { |
| 675 | mask = 0xffff; |
| 676 | mask ^= maxval << (field_sz * i); |
| 677 | newval = (newval & mask) | |
| 678 | (((val[i] / KSZ9131_STEP) & maxval) |
| 679 | << (field_sz * i)); |
| 680 | } |
| 681 | |
| 682 | return phy_write_mmd(phydev, 2, reg, newval); |
| 683 | } |
| 684 | |
| 685 | #define KSZ9131RN_MMD_COMMON_CTRL_REG 2 |
| 686 | #define KSZ9131RN_OPERATION_MODE_STRAP_OVERRIDE 2 |
| 687 | #define KSZ9131RN_RGMII_PME_ON_INT_MODE BIT(10) |
| 688 | #define KSZ9131RN_WAKE_ON_LAN_CONTROL 16 |
| 689 | #define KSZ9131RN_WOL_PME_OUTPUT_SELECT BIT(15) |
| 690 | #define KSZ9131RN_WOL_RESET BIT(7) |
| 691 | #define KSZ9131RN_WOL_ENABLE_MAGIC_PKT BIT(6) |
| 692 | #define KSZ9131RN_WAKE_ON_LAN_MAC_LO 17 |
| 693 | #define KSZ9131RN_WAKE_ON_LAN_MAC_MI 18 |
| 694 | #define KSZ9131RN_WAKE_ON_LAN_MAC_HI 19 |
| 695 | #define KSZ9131RN_WAKE_ON_LAN_MAC_ADDR GENMASK(15, 0) |
| 696 | #define KSZ9131RN_RXC_DLL_CTRL 76 |
| 697 | #define KSZ9131RN_TXC_DLL_CTRL 77 |
| 698 | #define KSZ9131RN_DLL_CTRL_BYPASS BIT_MASK(12) |
| 699 | #define KSZ9131RN_DLL_ENABLE_DELAY 0 |
| 700 | #define KSZ9131RN_DLL_DISABLE_DELAY BIT(12) |
| 701 | |
| 702 | static int ksz9131_ack_interrupt(struct phy_device *phydev) |
| 703 | { |
| 704 | int ret; |
| 705 | |
| 706 | /* bit[7..0] int status, which is a read and clear register. */ |
| 707 | ret = phy_read(phydev, MII_KSZPHY_INTCS); |
| 708 | if (ret < 0) |
| 709 | return ret; |
| 710 | else if (ret & 0xff) |
| 711 | return 0; |
| 712 | |
| rjw | 2e8229f | 2022-02-15 21:08:12 +0800 | [diff] [blame] | 713 | ret = phy_read_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG, |
| 714 | KSZ9131RN_WAKE_ON_LAN_CONTROL); |
| 715 | if (ret < 0) |
| 716 | return ret; |
| 717 | else if (!(ret & KSZ9131RN_WOL_ENABLE_MAGIC_PKT)) |
| 718 | return 0; |
| 719 | |
| xj | b04a402 | 2021-11-25 15:01:52 +0800 | [diff] [blame] | 720 | ret = phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG, |
| 721 | KSZ9131RN_WAKE_ON_LAN_CONTROL, |
| 722 | KSZ9131RN_WOL_ENABLE_MAGIC_PKT, 0); |
| 723 | if (ret < 0) |
| 724 | return ret; |
| 725 | |
| 726 | ret = phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG, |
| 727 | KSZ9131RN_WAKE_ON_LAN_CONTROL, |
| 728 | KSZ9131RN_WOL_RESET, KSZ9131RN_WOL_RESET); |
| 729 | if (ret < 0) |
| 730 | return ret; |
| 731 | |
| 732 | ret = phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG, |
| 733 | KSZ9131RN_WAKE_ON_LAN_CONTROL, |
| 734 | KSZ9131RN_WOL_RESET, 0); |
| 735 | if (ret < 0) |
| 736 | return ret; |
| 737 | |
| 738 | ret = phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG, |
| 739 | KSZ9131RN_WAKE_ON_LAN_CONTROL, |
| 740 | KSZ9131RN_WOL_ENABLE_MAGIC_PKT, |
| 741 | KSZ9131RN_WOL_ENABLE_MAGIC_PKT); |
| 742 | |
| 743 | return (ret < 0) ? ret : 0; |
| 744 | } |
| 745 | |
| 746 | static int ksz9131_config_rgmii_delay(struct phy_device *phydev) |
| 747 | { |
| 748 | u16 rxcdll_val, txcdll_val; |
| 749 | int ret; |
| 750 | |
| 751 | switch (phydev->interface) { |
| 752 | case PHY_INTERFACE_MODE_RGMII: |
| 753 | rxcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; |
| 754 | txcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; |
| 755 | break; |
| 756 | case PHY_INTERFACE_MODE_RGMII_ID: |
| 757 | rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; |
| 758 | txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; |
| 759 | break; |
| 760 | case PHY_INTERFACE_MODE_RGMII_RXID: |
| 761 | rxcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; |
| 762 | txcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; |
| 763 | break; |
| 764 | case PHY_INTERFACE_MODE_RGMII_TXID: |
| 765 | rxcdll_val = KSZ9131RN_DLL_DISABLE_DELAY; |
| 766 | txcdll_val = KSZ9131RN_DLL_ENABLE_DELAY; |
| 767 | break; |
| 768 | default: |
| 769 | return 0; |
| 770 | } |
| 771 | |
| 772 | ret = phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG, |
| 773 | KSZ9131RN_RXC_DLL_CTRL, KSZ9131RN_DLL_CTRL_BYPASS, |
| 774 | rxcdll_val); |
| 775 | if (ret < 0) |
| 776 | return ret; |
| 777 | |
| 778 | return phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG, |
| 779 | KSZ9131RN_TXC_DLL_CTRL, KSZ9131RN_DLL_CTRL_BYPASS, |
| 780 | txcdll_val); |
| 781 | } |
| 782 | |
| 783 | static int ksz9131_set_wol(struct phy_device *phydev, |
| 784 | struct ethtool_wolinfo *wol) |
| 785 | { |
| 786 | struct net_device *ndev; |
| 787 | struct device_node *np; |
| 788 | u16 mac_addr_hi, mac_addr_mi, mac_addr_lo, pme_on_int, wol_enable; |
| 789 | const char *mac_addr; |
| 790 | int ret; |
| 791 | |
| 792 | ndev = phydev->attached_dev; |
| 793 | if (!ndev) |
| 794 | return -ENODEV; |
| 795 | |
| 796 | if (wol->wolopts & WAKE_MAGIC) { |
| 797 | np = ndev->dev.parent->of_node; |
| 798 | mac_addr = of_get_mac_address(np); |
| 799 | mac_addr_lo = ((u16)mac_addr[4] << 8) | (u16)mac_addr[5]; |
| 800 | mac_addr_mi = ((u16)mac_addr[2] << 8) | (u16)mac_addr[3]; |
| 801 | mac_addr_hi = ((u16)mac_addr[0] << 8) | (u16)mac_addr[1]; |
| 802 | pme_on_int = KSZ9131RN_RGMII_PME_ON_INT_MODE; |
| 803 | wol_enable = KSZ9131RN_WOL_ENABLE_MAGIC_PKT | |
| 804 | KSZ9131RN_WOL_PME_OUTPUT_SELECT; |
| 805 | } else { |
| 806 | mac_addr_lo = 0; |
| 807 | mac_addr_mi = 0; |
| 808 | mac_addr_hi = 0; |
| 809 | pme_on_int = 0; |
| 810 | wol_enable = 0; |
| 811 | } |
| 812 | |
| 813 | ret = phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG, |
| 814 | KSZ9131RN_OPERATION_MODE_STRAP_OVERRIDE, |
| 815 | KSZ9131RN_RGMII_PME_ON_INT_MODE, pme_on_int); |
| 816 | if (ret < 0) |
| 817 | return ret; |
| 818 | |
| 819 | ret = phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG, |
| 820 | KSZ9131RN_WAKE_ON_LAN_CONTROL, |
| 821 | KSZ9131RN_WOL_ENABLE_MAGIC_PKT, wol_enable); |
| 822 | if (ret < 0) |
| 823 | return ret; |
| 824 | |
| 825 | ret = phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG, |
| 826 | KSZ9131RN_WAKE_ON_LAN_MAC_LO, |
| 827 | KSZ9131RN_WAKE_ON_LAN_MAC_ADDR, mac_addr_lo); |
| 828 | if (ret < 0) |
| 829 | return ret; |
| 830 | |
| 831 | ret = phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG, |
| 832 | KSZ9131RN_WAKE_ON_LAN_MAC_MI, |
| 833 | KSZ9131RN_WAKE_ON_LAN_MAC_ADDR, mac_addr_mi); |
| 834 | if (ret < 0) |
| 835 | return ret; |
| 836 | |
| 837 | ret = phy_modify_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG, |
| 838 | KSZ9131RN_WAKE_ON_LAN_MAC_HI, |
| 839 | KSZ9131RN_WAKE_ON_LAN_MAC_ADDR, mac_addr_hi); |
| 840 | if (ret < 0) |
| 841 | return ret; |
| 842 | |
| 843 | return 0; |
| 844 | } |
| 845 | |
| 846 | static void ksz9131_get_wol(struct phy_device *phydev, |
| 847 | struct ethtool_wolinfo *wol) |
| 848 | { |
| 849 | int value; |
| 850 | |
| 851 | wol->supported = WAKE_MAGIC; |
| 852 | wol->wolopts = 0; |
| 853 | |
| 854 | value = phy_read_mmd(phydev, KSZ9131RN_MMD_COMMON_CTRL_REG, |
| 855 | KSZ9131RN_WAKE_ON_LAN_CONTROL); |
| 856 | if (value != 0xffff) |
| 857 | if (value & KSZ9131RN_WOL_ENABLE_MAGIC_PKT) |
| 858 | wol->wolopts = WAKE_MAGIC; |
| 859 | } |
| 860 | |
| 861 | static int ksz9131_config_init(struct phy_device *phydev) |
| 862 | { |
| 863 | const struct device *dev = &phydev->mdio.dev; |
| 864 | struct device_node *of_node = dev->of_node; |
| 865 | char *clk_skews[2] = {"rxc-skew-psec", "txc-skew-psec"}; |
| 866 | char *rx_data_skews[4] = { |
| 867 | "rxd0-skew-psec", "rxd1-skew-psec", |
| 868 | "rxd2-skew-psec", "rxd3-skew-psec" |
| 869 | }; |
| 870 | char *tx_data_skews[4] = { |
| 871 | "txd0-skew-psec", "txd1-skew-psec", |
| 872 | "txd2-skew-psec", "txd3-skew-psec" |
| 873 | }; |
| 874 | char *control_skews[2] = {"txen-skew-psec", "rxdv-skew-psec"}; |
| 875 | const struct device *dev_walker; |
| 876 | int ret; |
| 877 | |
| 878 | dev_walker = &phydev->mdio.dev; |
| 879 | do { |
| 880 | of_node = dev_walker->of_node; |
| 881 | dev_walker = dev_walker->parent; |
| 882 | } while (!of_node && dev_walker); |
| 883 | |
| 884 | if (!of_node) |
| 885 | return 0; |
| 886 | |
| 887 | if (phy_interface_is_rgmii(phydev)) { |
| 888 | ret = ksz9131_config_rgmii_delay(phydev); |
| 889 | if (ret < 0) |
| 890 | return ret; |
| 891 | } |
| 892 | |
| 893 | ret = ksz9131_of_load_skew_values(phydev, of_node, |
| 894 | MII_KSZ9031RN_CLK_PAD_SKEW, 5, |
| 895 | clk_skews, 2); |
| 896 | if (ret < 0) |
| 897 | return ret; |
| 898 | |
| 899 | ret = ksz9131_of_load_skew_values(phydev, of_node, |
| 900 | MII_KSZ9031RN_CONTROL_PAD_SKEW, 4, |
| 901 | control_skews, 2); |
| 902 | if (ret < 0) |
| 903 | return ret; |
| 904 | |
| 905 | ret = ksz9131_of_load_skew_values(phydev, of_node, |
| 906 | MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4, |
| 907 | rx_data_skews, 4); |
| 908 | if (ret < 0) |
| 909 | return ret; |
| 910 | |
| 911 | ret = ksz9131_of_load_skew_values(phydev, of_node, |
| 912 | MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4, |
| 913 | tx_data_skews, 4); |
| 914 | if (ret < 0) |
| 915 | return ret; |
| 916 | |
| 917 | genphy_soft_reset(phydev); |
| 918 | |
| 919 | return 0; |
| 920 | } |
| 921 | |
| 922 | |
| 923 | #define KSZ8873MLL_GLOBAL_CONTROL_4 0x06 |
| 924 | #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX BIT(6) |
| 925 | #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED BIT(4) |
| 926 | static int ksz8873mll_read_status(struct phy_device *phydev) |
| 927 | { |
| 928 | int regval; |
| 929 | |
| 930 | /* dummy read */ |
| 931 | regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4); |
| 932 | |
| 933 | regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4); |
| 934 | |
| 935 | if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX) |
| 936 | phydev->duplex = DUPLEX_HALF; |
| 937 | else |
| 938 | phydev->duplex = DUPLEX_FULL; |
| 939 | |
| 940 | if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED) |
| 941 | phydev->speed = SPEED_10; |
| 942 | else |
| 943 | phydev->speed = SPEED_100; |
| 944 | |
| 945 | phydev->link = 1; |
| 946 | phydev->pause = phydev->asym_pause = 0; |
| 947 | |
| 948 | return 0; |
| 949 | } |
| 950 | |
| 951 | static int ksz9031_read_status(struct phy_device *phydev) |
| 952 | { |
| 953 | int err; |
| 954 | int regval; |
| 955 | |
| 956 | err = genphy_read_status(phydev); |
| 957 | if (err) |
| 958 | return err; |
| 959 | |
| 960 | /* Make sure the PHY is not broken. Read idle error count, |
| 961 | * and reset the PHY if it is maxed out. |
| 962 | */ |
| 963 | regval = phy_read(phydev, MII_STAT1000); |
| 964 | if ((regval & 0xFF) == 0xFF) { |
| 965 | phy_init_hw(phydev); |
| 966 | phydev->link = 0; |
| 967 | if (phydev->drv->config_intr && phy_interrupt_is_valid(phydev)) |
| 968 | phydev->drv->config_intr(phydev); |
| 969 | return genphy_config_aneg(phydev); |
| 970 | } |
| 971 | |
| 972 | return 0; |
| 973 | } |
| 974 | |
| 975 | static int ksz8873mll_config_aneg(struct phy_device *phydev) |
| 976 | { |
| 977 | return 0; |
| 978 | } |
| 979 | |
| 980 | static int kszphy_get_sset_count(struct phy_device *phydev) |
| 981 | { |
| 982 | return ARRAY_SIZE(kszphy_hw_stats); |
| 983 | } |
| 984 | |
| 985 | static void kszphy_get_strings(struct phy_device *phydev, u8 *data) |
| 986 | { |
| 987 | int i; |
| 988 | |
| 989 | for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) { |
| 990 | strlcpy(data + i * ETH_GSTRING_LEN, |
| 991 | kszphy_hw_stats[i].string, ETH_GSTRING_LEN); |
| 992 | } |
| 993 | } |
| 994 | |
| 995 | static u64 kszphy_get_stat(struct phy_device *phydev, int i) |
| 996 | { |
| 997 | struct kszphy_hw_stat stat = kszphy_hw_stats[i]; |
| 998 | struct kszphy_priv *priv = phydev->priv; |
| 999 | int val; |
| 1000 | u64 ret; |
| 1001 | |
| 1002 | val = phy_read(phydev, stat.reg); |
| 1003 | if (val < 0) { |
| 1004 | ret = U64_MAX; |
| 1005 | } else { |
| 1006 | val = val & ((1 << stat.bits) - 1); |
| 1007 | priv->stats[i] += val; |
| 1008 | ret = priv->stats[i]; |
| 1009 | } |
| 1010 | |
| 1011 | return ret; |
| 1012 | } |
| 1013 | |
| 1014 | static void kszphy_get_stats(struct phy_device *phydev, |
| 1015 | struct ethtool_stats *stats, u64 *data) |
| 1016 | { |
| 1017 | int i; |
| 1018 | |
| 1019 | for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) |
| 1020 | data[i] = kszphy_get_stat(phydev, i); |
| 1021 | } |
| 1022 | |
| 1023 | static int kszphy_suspend(struct phy_device *phydev) |
| 1024 | { |
| 1025 | /* Disable PHY Interrupts */ |
| 1026 | if (phy_interrupt_is_valid(phydev)) { |
| 1027 | phydev->interrupts = PHY_INTERRUPT_DISABLED; |
| 1028 | if (phydev->drv->config_intr) |
| 1029 | phydev->drv->config_intr(phydev); |
| 1030 | } |
| 1031 | |
| 1032 | return genphy_suspend(phydev); |
| 1033 | } |
| 1034 | |
| 1035 | static int kszphy_resume(struct phy_device *phydev) |
| 1036 | { |
| 1037 | int ret; |
| 1038 | |
| 1039 | genphy_resume(phydev); |
| 1040 | |
| 1041 | /* After switching from power-down to normal mode, an internal global |
| 1042 | * reset is automatically generated. Wait a minimum of 1 ms before |
| 1043 | * read/write access to the PHY registers. |
| 1044 | */ |
| 1045 | usleep_range(1000, 2000); |
| 1046 | ret = kszphy_config_reset(phydev); |
| 1047 | if (ret) |
| 1048 | return ret; |
| 1049 | |
| 1050 | /* Enable PHY Interrupts */ |
| 1051 | if (phy_interrupt_is_valid(phydev)) { |
| 1052 | phydev->interrupts = PHY_INTERRUPT_ENABLED; |
| 1053 | if (phydev->drv->config_intr) |
| 1054 | phydev->drv->config_intr(phydev); |
| 1055 | } |
| 1056 | |
| 1057 | return 0; |
| 1058 | } |
| 1059 | |
| 1060 | static int kszphy_probe(struct phy_device *phydev) |
| 1061 | { |
| 1062 | const struct kszphy_type *type = phydev->drv->driver_data; |
| 1063 | const struct device_node *np = phydev->mdio.dev.of_node; |
| 1064 | struct kszphy_priv *priv; |
| 1065 | struct clk *clk; |
| 1066 | int ret; |
| 1067 | |
| 1068 | priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL); |
| 1069 | if (!priv) |
| 1070 | return -ENOMEM; |
| 1071 | |
| 1072 | phydev->priv = priv; |
| 1073 | |
| 1074 | priv->type = type; |
| 1075 | |
| 1076 | if (type->led_mode_reg) { |
| 1077 | ret = of_property_read_u32(np, "micrel,led-mode", |
| 1078 | &priv->led_mode); |
| 1079 | if (ret) |
| 1080 | priv->led_mode = -1; |
| 1081 | |
| 1082 | if (priv->led_mode > 3) { |
| 1083 | phydev_err(phydev, "invalid led mode: 0x%02x\n", |
| 1084 | priv->led_mode); |
| 1085 | priv->led_mode = -1; |
| 1086 | } |
| 1087 | } else { |
| 1088 | priv->led_mode = -1; |
| 1089 | } |
| 1090 | |
| 1091 | clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref"); |
| 1092 | /* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */ |
| 1093 | if (!IS_ERR_OR_NULL(clk)) { |
| 1094 | unsigned long rate = clk_get_rate(clk); |
| 1095 | bool rmii_ref_clk_sel_25_mhz; |
| 1096 | |
| 1097 | priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel; |
| 1098 | rmii_ref_clk_sel_25_mhz = of_property_read_bool(np, |
| 1099 | "micrel,rmii-reference-clock-select-25-mhz"); |
| 1100 | |
| 1101 | if (rate > 24500000 && rate < 25500000) { |
| 1102 | priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz; |
| 1103 | } else if (rate > 49500000 && rate < 50500000) { |
| 1104 | priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz; |
| 1105 | } else { |
| 1106 | phydev_err(phydev, "Clock rate out of range: %ld\n", |
| 1107 | rate); |
| 1108 | return -EINVAL; |
| 1109 | } |
| 1110 | } |
| 1111 | |
| 1112 | /* Support legacy board-file configuration */ |
| 1113 | if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) { |
| 1114 | priv->rmii_ref_clk_sel = true; |
| 1115 | priv->rmii_ref_clk_sel_val = true; |
| 1116 | } |
| 1117 | |
| 1118 | return 0; |
| 1119 | } |
| 1120 | |
| 1121 | static int ksz9131_loopback(struct phy_device *phydev, bool enable) |
| 1122 | { |
| 1123 | int ret; |
| 1124 | |
| 1125 | if(enable) { |
| 1126 | ret = phy_read(phydev, MII_BMCR); |
| 1127 | ret |= (BMCR_LOOPBACK | BMCR_SPEED1000 | BMCR_FULLDPLX); |
| 1128 | ret &= ~BMCR_ANENABLE; |
| 1129 | ret &= ~BMCR_SPEED100; |
| 1130 | |
| 1131 | phy_write(phydev, MII_BMCR, ret); |
| 1132 | |
| 1133 | ret = phy_read(phydev, MII_CTRL1000); |
| 1134 | ret |= ADVERTISE_RESV; |
| 1135 | ret &= ~ADVERTISE_PAUSE_ASYM; |
| 1136 | |
| 1137 | phy_write(phydev, MII_CTRL1000, ret); |
| 1138 | |
| 1139 | phydev->autoneg = AUTONEG_DISABLE; |
| 1140 | |
| 1141 | if (phydev->autoneg == AUTONEG_ENABLE) |
| 1142 | phydev->advertising |= ADVERTISED_Autoneg; |
| 1143 | else |
| 1144 | phydev->advertising &= ~ADVERTISED_Autoneg; |
| 1145 | |
| 1146 | } else { |
| 1147 | ret = phy_read(phydev, MII_BMCR); |
| 1148 | ret |= BMCR_ANENABLE; |
| 1149 | ret &= ~BMCR_LOOPBACK; |
| 1150 | |
| 1151 | phy_write(phydev, MII_BMCR, ret); |
| 1152 | |
| 1153 | ret = phy_read(phydev, MII_CTRL1000); |
| 1154 | ret &= ~ADVERTISE_RESV; |
| 1155 | |
| 1156 | phy_write(phydev, MII_CTRL1000, ret); |
| 1157 | |
| 1158 | phydev->autoneg = AUTONEG_ENABLE; |
| 1159 | |
| 1160 | if (phydev->autoneg == AUTONEG_ENABLE) |
| 1161 | phydev->advertising |= ADVERTISED_Autoneg; |
| 1162 | else |
| 1163 | phydev->advertising &= ~ADVERTISED_Autoneg; |
| 1164 | |
| 1165 | } |
| 1166 | |
| 1167 | return 0; |
| 1168 | } |
| 1169 | |
| 1170 | static struct phy_driver ksphy_driver[] = { |
| 1171 | { |
| 1172 | .phy_id = PHY_ID_KS8737, |
| 1173 | .phy_id_mask = MICREL_PHY_ID_MASK, |
| 1174 | .name = "Micrel KS8737", |
| 1175 | .features = PHY_BASIC_FEATURES, |
| 1176 | .flags = PHY_HAS_INTERRUPT, |
| 1177 | .driver_data = &ks8737_type, |
| 1178 | .config_init = kszphy_config_init, |
| 1179 | .ack_interrupt = kszphy_ack_interrupt, |
| 1180 | .config_intr = kszphy_config_intr, |
| 1181 | .suspend = genphy_suspend, |
| 1182 | .resume = genphy_resume, |
| 1183 | }, { |
| 1184 | .phy_id = PHY_ID_KSZ8021, |
| 1185 | .phy_id_mask = 0x00ffffff, |
| 1186 | .name = "Micrel KSZ8021 or KSZ8031", |
| 1187 | .features = PHY_BASIC_FEATURES, |
| 1188 | .flags = PHY_HAS_INTERRUPT, |
| 1189 | .driver_data = &ksz8021_type, |
| 1190 | .probe = kszphy_probe, |
| 1191 | .config_init = kszphy_config_init, |
| 1192 | .ack_interrupt = kszphy_ack_interrupt, |
| 1193 | .config_intr = kszphy_config_intr, |
| 1194 | .get_sset_count = kszphy_get_sset_count, |
| 1195 | .get_strings = kszphy_get_strings, |
| 1196 | .get_stats = kszphy_get_stats, |
| 1197 | .suspend = genphy_suspend, |
| 1198 | .resume = genphy_resume, |
| 1199 | }, { |
| 1200 | .phy_id = PHY_ID_KSZ8031, |
| 1201 | .phy_id_mask = 0x00ffffff, |
| 1202 | .name = "Micrel KSZ8031", |
| 1203 | .features = PHY_BASIC_FEATURES, |
| 1204 | .flags = PHY_HAS_INTERRUPT, |
| 1205 | .driver_data = &ksz8021_type, |
| 1206 | .probe = kszphy_probe, |
| 1207 | .config_init = kszphy_config_init, |
| 1208 | .ack_interrupt = kszphy_ack_interrupt, |
| 1209 | .config_intr = kszphy_config_intr, |
| 1210 | .get_sset_count = kszphy_get_sset_count, |
| 1211 | .get_strings = kszphy_get_strings, |
| 1212 | .get_stats = kszphy_get_stats, |
| 1213 | .suspend = genphy_suspend, |
| 1214 | .resume = genphy_resume, |
| 1215 | }, { |
| 1216 | .phy_id = PHY_ID_KSZ8041, |
| 1217 | .phy_id_mask = MICREL_PHY_ID_MASK, |
| 1218 | .name = "Micrel KSZ8041", |
| 1219 | .features = PHY_BASIC_FEATURES, |
| 1220 | .flags = PHY_HAS_INTERRUPT, |
| 1221 | .driver_data = &ksz8041_type, |
| 1222 | .probe = kszphy_probe, |
| 1223 | .config_init = ksz8041_config_init, |
| 1224 | .config_aneg = ksz8041_config_aneg, |
| 1225 | .ack_interrupt = kszphy_ack_interrupt, |
| 1226 | .config_intr = kszphy_config_intr, |
| 1227 | .get_sset_count = kszphy_get_sset_count, |
| 1228 | .get_strings = kszphy_get_strings, |
| 1229 | .get_stats = kszphy_get_stats, |
| 1230 | .suspend = genphy_suspend, |
| 1231 | .resume = genphy_resume, |
| 1232 | }, { |
| 1233 | .phy_id = PHY_ID_KSZ8041RNLI, |
| 1234 | .phy_id_mask = MICREL_PHY_ID_MASK, |
| 1235 | .name = "Micrel KSZ8041RNLI", |
| 1236 | .features = PHY_BASIC_FEATURES, |
| 1237 | .flags = PHY_HAS_INTERRUPT, |
| 1238 | .driver_data = &ksz8041_type, |
| 1239 | .probe = kszphy_probe, |
| 1240 | .config_init = kszphy_config_init, |
| 1241 | .ack_interrupt = kszphy_ack_interrupt, |
| 1242 | .config_intr = kszphy_config_intr, |
| 1243 | .get_sset_count = kszphy_get_sset_count, |
| 1244 | .get_strings = kszphy_get_strings, |
| 1245 | .get_stats = kszphy_get_stats, |
| 1246 | .suspend = genphy_suspend, |
| 1247 | .resume = genphy_resume, |
| 1248 | }, { |
| 1249 | .phy_id = PHY_ID_KSZ8051, |
| 1250 | .phy_id_mask = MICREL_PHY_ID_MASK, |
| 1251 | .name = "Micrel KSZ8051", |
| 1252 | .features = PHY_BASIC_FEATURES, |
| 1253 | .flags = PHY_HAS_INTERRUPT, |
| 1254 | .driver_data = &ksz8051_type, |
| 1255 | .probe = kszphy_probe, |
| 1256 | .config_init = kszphy_config_init, |
| 1257 | .ack_interrupt = kszphy_ack_interrupt, |
| 1258 | .config_intr = kszphy_config_intr, |
| 1259 | .get_sset_count = kszphy_get_sset_count, |
| 1260 | .get_strings = kszphy_get_strings, |
| 1261 | .get_stats = kszphy_get_stats, |
| 1262 | .suspend = genphy_suspend, |
| 1263 | .resume = genphy_resume, |
| 1264 | }, { |
| 1265 | .phy_id = PHY_ID_KSZ8001, |
| 1266 | .name = "Micrel KSZ8001 or KS8721", |
| 1267 | .phy_id_mask = 0x00fffffc, |
| 1268 | .features = PHY_BASIC_FEATURES, |
| 1269 | .flags = PHY_HAS_INTERRUPT, |
| 1270 | .driver_data = &ksz8041_type, |
| 1271 | .probe = kszphy_probe, |
| 1272 | .config_init = kszphy_config_init, |
| 1273 | .ack_interrupt = kszphy_ack_interrupt, |
| 1274 | .config_intr = kszphy_config_intr, |
| 1275 | .get_sset_count = kszphy_get_sset_count, |
| 1276 | .get_strings = kszphy_get_strings, |
| 1277 | .get_stats = kszphy_get_stats, |
| 1278 | .suspend = genphy_suspend, |
| 1279 | .resume = genphy_resume, |
| 1280 | }, { |
| 1281 | .phy_id = PHY_ID_KSZ8081, |
| 1282 | .name = "Micrel KSZ8081 or KSZ8091", |
| 1283 | .phy_id_mask = MICREL_PHY_ID_MASK, |
| 1284 | .features = PHY_BASIC_FEATURES, |
| 1285 | .flags = PHY_HAS_INTERRUPT, |
| 1286 | .driver_data = &ksz8081_type, |
| 1287 | .probe = kszphy_probe, |
| 1288 | .config_init = kszphy_config_init, |
| 1289 | .ack_interrupt = kszphy_ack_interrupt, |
| 1290 | .config_intr = kszphy_config_intr, |
| 1291 | .get_sset_count = kszphy_get_sset_count, |
| 1292 | .get_strings = kszphy_get_strings, |
| 1293 | .get_stats = kszphy_get_stats, |
| 1294 | .suspend = kszphy_suspend, |
| 1295 | .resume = kszphy_resume, |
| 1296 | }, { |
| 1297 | .phy_id = PHY_ID_KSZ8061, |
| 1298 | .name = "Micrel KSZ8061", |
| 1299 | .phy_id_mask = MICREL_PHY_ID_MASK, |
| 1300 | .features = PHY_BASIC_FEATURES, |
| 1301 | .flags = PHY_HAS_INTERRUPT, |
| 1302 | .config_init = ksz8061_config_init, |
| 1303 | .ack_interrupt = kszphy_ack_interrupt, |
| 1304 | .config_intr = kszphy_config_intr, |
| 1305 | .suspend = genphy_suspend, |
| 1306 | .resume = genphy_resume, |
| 1307 | }, { |
| 1308 | .phy_id = PHY_ID_KSZ9021, |
| 1309 | .phy_id_mask = 0x000ffffe, |
| 1310 | .name = "Micrel KSZ9021 Gigabit PHY", |
| 1311 | .features = PHY_GBIT_FEATURES, |
| 1312 | .flags = PHY_HAS_INTERRUPT, |
| 1313 | .driver_data = &ksz9021_type, |
| 1314 | .probe = kszphy_probe, |
| 1315 | .config_init = ksz9021_config_init, |
| 1316 | .ack_interrupt = kszphy_ack_interrupt, |
| 1317 | .config_intr = kszphy_config_intr, |
| 1318 | .get_sset_count = kszphy_get_sset_count, |
| 1319 | .get_strings = kszphy_get_strings, |
| 1320 | .get_stats = kszphy_get_stats, |
| 1321 | .suspend = genphy_suspend, |
| 1322 | .resume = genphy_resume, |
| 1323 | .read_mmd = genphy_read_mmd_unsupported, |
| 1324 | .write_mmd = genphy_write_mmd_unsupported, |
| 1325 | }, { |
| 1326 | .phy_id = PHY_ID_KSZ9031, |
| 1327 | .phy_id_mask = MICREL_PHY_ID_MASK, |
| 1328 | .name = "Micrel KSZ9031 Gigabit PHY", |
| 1329 | .features = PHY_GBIT_FEATURES, |
| 1330 | .flags = PHY_HAS_INTERRUPT, |
| 1331 | .driver_data = &ksz9021_type, |
| 1332 | .probe = kszphy_probe, |
| 1333 | .config_init = ksz9031_config_init, |
| 1334 | .read_status = ksz9031_read_status, |
| 1335 | .ack_interrupt = kszphy_ack_interrupt, |
| 1336 | .config_intr = kszphy_config_intr, |
| 1337 | .get_sset_count = kszphy_get_sset_count, |
| 1338 | .get_strings = kszphy_get_strings, |
| 1339 | .get_stats = kszphy_get_stats, |
| 1340 | .suspend = genphy_suspend, |
| 1341 | .resume = kszphy_resume, |
| 1342 | }, { |
| 1343 | .phy_id = PHY_ID_KSZ9131, |
| 1344 | .phy_id_mask = MICREL_PHY_ID_MASK, |
| 1345 | .name = "Microchip KSZ9131 Gigabit PHY", |
| 1346 | .features = PHY_GBIT_FEATURES, |
| 1347 | .flags = PHY_HAS_INTERRUPT, |
| 1348 | /* PHY_GBIT_FEATURES */ |
| 1349 | .driver_data = &ksz9021_type, |
| 1350 | .probe = kszphy_probe, |
| 1351 | .config_init = ksz9131_config_init, |
| 1352 | .read_status = genphy_read_status, |
| 1353 | .ack_interrupt = ksz9131_ack_interrupt, |
| 1354 | .config_intr = kszphy_config_intr, |
| 1355 | .set_wol = ksz9131_set_wol, |
| 1356 | .get_wol = ksz9131_get_wol, |
| 1357 | .get_sset_count = kszphy_get_sset_count, |
| 1358 | .get_strings = kszphy_get_strings, |
| 1359 | .get_stats = kszphy_get_stats, |
| 1360 | .set_loopback = ksz9131_loopback, |
| 1361 | .suspend = genphy_suspend, |
| 1362 | .resume = kszphy_resume, |
| 1363 | }, { |
| 1364 | .phy_id = PHY_ID_KSZ8873MLL, |
| 1365 | .phy_id_mask = MICREL_PHY_ID_MASK, |
| 1366 | .name = "Micrel KSZ8873MLL Switch", |
| 1367 | .config_init = kszphy_config_init, |
| 1368 | .config_aneg = ksz8873mll_config_aneg, |
| 1369 | .read_status = ksz8873mll_read_status, |
| 1370 | .suspend = genphy_suspend, |
| 1371 | .resume = genphy_resume, |
| 1372 | }, { |
| 1373 | .phy_id = PHY_ID_KSZ886X, |
| 1374 | .phy_id_mask = MICREL_PHY_ID_MASK, |
| 1375 | .name = "Micrel KSZ886X Switch", |
| 1376 | .features = PHY_BASIC_FEATURES, |
| 1377 | .flags = PHY_HAS_INTERRUPT, |
| 1378 | .config_init = kszphy_config_init, |
| 1379 | .suspend = genphy_suspend, |
| 1380 | .resume = genphy_resume, |
| 1381 | }, { |
| 1382 | .phy_id = PHY_ID_KSZ8795, |
| 1383 | .phy_id_mask = MICREL_PHY_ID_MASK, |
| 1384 | .name = "Micrel KSZ8795", |
| 1385 | .features = PHY_BASIC_FEATURES, |
| 1386 | .flags = PHY_HAS_INTERRUPT, |
| 1387 | .config_init = kszphy_config_init, |
| 1388 | .config_aneg = ksz8873mll_config_aneg, |
| 1389 | .read_status = ksz8873mll_read_status, |
| 1390 | .suspend = genphy_suspend, |
| 1391 | .resume = genphy_resume, |
| 1392 | }, { |
| 1393 | .phy_id = PHY_ID_KSZ9477, |
| 1394 | .phy_id_mask = MICREL_PHY_ID_MASK, |
| 1395 | .name = "Microchip KSZ9477", |
| 1396 | .features = PHY_GBIT_FEATURES, |
| 1397 | .config_init = kszphy_config_init, |
| 1398 | .suspend = genphy_suspend, |
| 1399 | .resume = genphy_resume, |
| 1400 | } }; |
| 1401 | |
| 1402 | module_phy_driver(ksphy_driver); |
| 1403 | |
| 1404 | MODULE_DESCRIPTION("Micrel PHY driver"); |
| 1405 | MODULE_AUTHOR("David J. Choi"); |
| 1406 | MODULE_LICENSE("GPL"); |
| 1407 | |
| 1408 | static struct mdio_device_id __maybe_unused micrel_tbl[] = { |
| 1409 | { PHY_ID_KSZ9021, 0x000ffffe }, |
| 1410 | { PHY_ID_KSZ9031, MICREL_PHY_ID_MASK }, |
| 1411 | { PHY_ID_KSZ9131, MICREL_PHY_ID_MASK }, |
| 1412 | { PHY_ID_KSZ8001, 0x00fffffc }, |
| 1413 | { PHY_ID_KS8737, MICREL_PHY_ID_MASK }, |
| 1414 | { PHY_ID_KSZ8021, 0x00ffffff }, |
| 1415 | { PHY_ID_KSZ8031, 0x00ffffff }, |
| 1416 | { PHY_ID_KSZ8041, MICREL_PHY_ID_MASK }, |
| 1417 | { PHY_ID_KSZ8051, MICREL_PHY_ID_MASK }, |
| 1418 | { PHY_ID_KSZ8061, MICREL_PHY_ID_MASK }, |
| 1419 | { PHY_ID_KSZ8081, MICREL_PHY_ID_MASK }, |
| 1420 | { PHY_ID_KSZ8873MLL, MICREL_PHY_ID_MASK }, |
| 1421 | { PHY_ID_KSZ886X, MICREL_PHY_ID_MASK }, |
| 1422 | { } |
| 1423 | }; |
| 1424 | |
| 1425 | MODULE_DEVICE_TABLE(mdio, micrel_tbl); |