rjw | 6c1fd8f | 2022-11-30 14:33:01 +0800 | [diff] [blame] | 1 | /***************************************************************************** |
| 2 | * Copyright Statement: |
| 3 | * -------------------- |
| 4 | * This software is protected by Copyright and the information contained |
| 5 | * herein is confidential. The software may not be copied and the information |
| 6 | * contained herein may not be used or disclosed except with the written |
| 7 | * permission of MediaTek Inc. (C) 2016 |
| 8 | * |
| 9 | * BY OPENING THIS FILE, BUYER HEREBY UNEQUIVOCALLY ACKNOWLEDGES AND AGREES |
| 10 | * THAT THE SOFTWARE/FIRMWARE AND ITS DOCUMENTATIONS ("MEDIATEK SOFTWARE") |
| 11 | * RECEIVED FROM MEDIATEK AND/OR ITS REPRESENTATIVES ARE PROVIDED TO BUYER ON |
| 12 | * AN "AS-IS" BASIS ONLY. MEDIATEK EXPRESSLY DISCLAIMS ANY AND ALL WARRANTIES, |
| 13 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF |
| 14 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NONINFRINGEMENT. |
| 15 | * NEITHER DOES MEDIATEK PROVIDE ANY WARRANTY WHATSOEVER WITH RESPECT TO THE |
| 16 | * SOFTWARE OF ANY THIRD PARTY WHICH MAY BE USED BY, INCORPORATED IN, OR |
| 17 | * SUPPLIED WITH THE MEDIATEK SOFTWARE, AND BUYER AGREES TO LOOK ONLY TO SUCH |
| 18 | * THIRD PARTY FOR ANY WARRANTY CLAIM RELATING THERETO. MEDIATEK SHALL ALSO |
| 19 | * NOT BE RESPONSIBLE FOR ANY MEDIATEK SOFTWARE RELEASES MADE TO BUYER'S |
| 20 | * SPECIFICATION OR TO CONFORM TO A PARTICULAR STANDARD OR OPEN FORUM. |
| 21 | * |
| 22 | * BUYER'S SOLE AND EXCLUSIVE REMEDY AND MEDIATEK'S ENTIRE AND CUMULATIVE |
| 23 | * LIABILITY WITH RESPECT TO THE MEDIATEK SOFTWARE RELEASED HEREUNDER WILL BE, |
| 24 | * AT MEDIATEK'S OPTION, TO REVISE OR REPLACE THE MEDIATEK SOFTWARE AT ISSUE, |
| 25 | * OR REFUND ANY SOFTWARE LICENSE FEES OR SERVICE CHARGE PAID BY BUYER TO |
| 26 | * MEDIATEK FOR SUCH MEDIATEK SOFTWARE AT ISSUE. |
| 27 | * |
| 28 | * THE TRANSACTION CONTEMPLATED HEREUNDER SHALL BE CONSTRUED IN ACCORDANCE |
| 29 | * WITH THE LAWS OF THE STATE OF CALIFORNIA, USA, EXCLUDING ITS CONFLICT OF |
| 30 | * LAWS PRINCIPLES. ANY DISPUTES, CONTROVERSIES OR CLAIMS ARISING THEREOF AND |
| 31 | * RELATED THERETO SHALL BE SETTLED BY ARBITRATION IN SAN FRANCISCO, CA, UNDER |
| 32 | * THE RULES OF THE INTERNATIONAL CHAMBER OF COMMERCE (ICC). |
| 33 | * |
| 34 | *****************************************************************************/ |
| 35 | #ifndef _CPH_ID_H_ |
| 36 | #define _CPH_ID_H_ |
| 37 | |
| 38 | |
| 39 | typedef volatile unsigned short* SRAMADDR; /* SRAM addr is 16 bits */ |
| 40 | typedef volatile unsigned short SRAMDATA; /* SRAM data is 16 bits */ |
| 41 | typedef volatile unsigned short* APBADDR; /* APB addr is 16 bits */ |
| 42 | typedef volatile unsigned short APBDATA; /* APB data is 16 bits */ |
| 43 | typedef volatile unsigned long* APBADDR32; /* APB addr is 32 bits */ |
| 44 | typedef volatile unsigned long APBDATA32; /* APB data is 32 bits */ |
| 45 | typedef volatile unsigned short* DPRAMADDR; /* DPRAM addr is 16 bits */ |
| 46 | typedef volatile signed short* DPRAMADDR_S; /* DPRAM addr is 16 bits */ |
| 47 | typedef volatile unsigned short DPRAMDATA; /* DPRAM data is 16 bits */ |
| 48 | |
| 49 | #define ID_CW_REG_BASE (0xAC000000)/*TBD*/ |
| 50 | |
| 51 | |
| 52 | #define ID_CW_end (ID_CW_REG_BASE + 0x010C + 1*4) |
| 53 | |
| 54 | #define PEIT_CW_REG_BASE (0xAC351000)/*TBD*/ |
| 55 | #define CMD_RAM_CW_REG_BASE (0xAC002000)/*TBD*/ |
| 56 | |
| 57 | |
| 58 | #define ID_CON ((APBADDR32)(ID_CW_REG_BASE + 0x0000)) |
| 59 | #define ID_CFG_0 ((APBADDR32)(ID_CW_REG_BASE + 0x0004)) |
| 60 | #define ID_CFG_1 ((APBADDR32)(ID_CW_REG_BASE + 0x0008)) |
| 61 | #define ID_CFG_C2K ((APBADDR32)(ID_CW_REG_BASE + 0x000C)) |
| 62 | #define ID_LOAD_POS_FAST ((APBADDR32)(ID_CW_REG_BASE + 0x0010)) |
| 63 | #define ID_LOAD_POS_SLOW ((APBADDR32)(ID_CW_REG_BASE + 0x0014)) |
| 64 | #define ID_LOAD_POS_FAST_DO ((APBADDR32)(ID_CW_REG_BASE + 0x0018)) |
| 65 | #define ID_LOAD_POS_SLOW_DO ((APBADDR32)(ID_CW_REG_BASE + 0x001C)) |
| 66 | #define ID_DESP_BATCH ((APBADDR32)(ID_CW_REG_BASE + 0x0020)) |
| 67 | #define ID_DBG_0 ((APBADDR32)(ID_CW_REG_BASE + 0x0100)) |
| 68 | #define ID_DBG_1 ((APBADDR32)(ID_CW_REG_BASE + 0x0104)) |
| 69 | #define ID_DBG_2 ((APBADDR32)(ID_CW_REG_BASE + 0x0108)) |
| 70 | |
| 71 | #endif //#ifndef _CPH_D2BIF_H_ |
| 72 | |