blob: ec12e3522be95674ad418461a5c46e13df203cf6 [file] [log] [blame]
rjw6c1fd8f2022-11-30 14:33:01 +08001/*****************************************************************************
2* Copyright Statement:
3* --------------------
4* This software is protected by Copyright and the information contained
5* herein is confidential. The software may not be copied and the information
6* contained herein may not be used or disclosed except with the written
7* permission of MediaTek Inc. (C) 2016
8*
9* BY OPENING THIS FILE, BUYER HEREBY UNEQUIVOCALLY ACKNOWLEDGES AND AGREES
10* THAT THE SOFTWARE/FIRMWARE AND ITS DOCUMENTATIONS ("MEDIATEK SOFTWARE")
11* RECEIVED FROM MEDIATEK AND/OR ITS REPRESENTATIVES ARE PROVIDED TO BUYER ON
12* AN "AS-IS" BASIS ONLY. MEDIATEK EXPRESSLY DISCLAIMS ANY AND ALL WARRANTIES,
13* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF
14* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NONINFRINGEMENT.
15* NEITHER DOES MEDIATEK PROVIDE ANY WARRANTY WHATSOEVER WITH RESPECT TO THE
16* SOFTWARE OF ANY THIRD PARTY WHICH MAY BE USED BY, INCORPORATED IN, OR
17* SUPPLIED WITH THE MEDIATEK SOFTWARE, AND BUYER AGREES TO LOOK ONLY TO SUCH
18* THIRD PARTY FOR ANY WARRANTY CLAIM RELATING THERETO. MEDIATEK SHALL ALSO
19* NOT BE RESPONSIBLE FOR ANY MEDIATEK SOFTWARE RELEASES MADE TO BUYER'S
20* SPECIFICATION OR TO CONFORM TO A PARTICULAR STANDARD OR OPEN FORUM.
21*
22* BUYER'S SOLE AND EXCLUSIVE REMEDY AND MEDIATEK'S ENTIRE AND CUMULATIVE
23* LIABILITY WITH RESPECT TO THE MEDIATEK SOFTWARE RELEASED HEREUNDER WILL BE,
24* AT MEDIATEK'S OPTION, TO REVISE OR REPLACE THE MEDIATEK SOFTWARE AT ISSUE,
25* OR REFUND ANY SOFTWARE LICENSE FEES OR SERVICE CHARGE PAID BY BUYER TO
26* MEDIATEK FOR SUCH MEDIATEK SOFTWARE AT ISSUE.
27*
28* THE TRANSACTION CONTEMPLATED HEREUNDER SHALL BE CONSTRUED IN ACCORDANCE
29* WITH THE LAWS OF THE STATE OF CALIFORNIA, USA, EXCLUDING ITS CONFLICT OF
30* LAWS PRINCIPLES. ANY DISPUTES, CONTROVERSIES OR CLAIMS ARISING THEREOF AND
31* RELATED THERETO SHALL BE SETTLED BY ARBITRATION IN SAN FRANCISCO, CA, UNDER
32* THE RULES OF THE INTERNATIONAL CHAMBER OF COMMERCE (ICC).
33*
34*****************************************************************************/
35#ifndef _CPH_1X_RXSLP_H_
36#define _CPH_1X_RXSLP_H_
37
38
39typedef volatile unsigned short* SRAMADDR; /* SRAM addr is 16 bits */
40typedef volatile unsigned short SRAMDATA; /* SRAM data is 16 bits */
41typedef volatile unsigned short* APBADDR; /* APB addr is 16 bits */
42typedef volatile unsigned short APBDATA; /* APB data is 16 bits */
43typedef volatile unsigned long* APBADDR32; /* APB addr is 32 bits */
44typedef volatile unsigned long APBDATA32; /* APB data is 32 bits */
45typedef volatile unsigned short* DPRAMADDR; /* DPRAM addr is 16 bits */
46typedef volatile signed short* DPRAMADDR_S; /* DPRAM addr is 16 bits */
47typedef volatile unsigned short DPRAMDATA; /* DPRAM data is 16 bits */
48
49
50#define ST1X_RX_SLP_REG_BASE (0x00000000)
51
52#define ST1X_RX_SLP_end (ST1X_RX_SLP_REG_BASE + 0xA60D0060 + 1*4)
53
54
55
56#define ST1X_SM_CON ((APBADDR32)(ST1X_RX_SLP_REG_BASE + 0xA60D0000))
57#define ST1X_SM_PAUSE_TIME ((APBADDR32)(ST1X_RX_SLP_REG_BASE + 0xA60D0004))
58#define ST1X_SM_STA ((APBADDR32)(ST1X_RX_SLP_REG_BASE + 0xA60D0008))
59#define ST1X_SM_CFG ((APBADDR32)(ST1X_RX_SLP_REG_BASE + 0xA60D000C))
60#define ST1X_SM_START_TIME ((APBADDR32)(ST1X_RX_SLP_REG_BASE + 0xA60D0010))
61#define ST1X_SM_SW_WAKE_CON ((APBADDR32)(ST1X_RX_SLP_REG_BASE + 0xA60D0014))
62#define ST1X_SM_STEP_FRAC ((APBADDR32)(ST1X_RX_SLP_REG_BASE + 0xA60D0018))
63#define ST1X_SM_SYSCNT_F32K_INT ((APBADDR32)(ST1X_RX_SLP_REG_BASE + 0xA60D001C))
64#define ST1X_SM_SYSCNT_F32K_FRAC ((APBADDR32)(ST1X_RX_SLP_REG_BASE + 0xA60D0020))
65#define ST1X_SM_SUPFRM_F32K_L ((APBADDR32)(ST1X_RX_SLP_REG_BASE + 0xA60D0024))
66#define ST1X_SM_SUPFRM_F32K_H ((APBADDR32)(ST1X_RX_SLP_REG_BASE + 0xA60D0028))
67#define ST1X_SM_SLEEP_OFFSET ((APBADDR32)(ST1X_RX_SLP_REG_BASE + 0xA60D002C))
68#define ST1X_SM_TIME_START ((APBADDR32)(ST1X_RX_SLP_REG_BASE + 0xA60D0030))
69#define ST1X_SM_SUPFRM_TIME_L_START ((APBADDR32)(ST1X_RX_SLP_REG_BASE + 0xA60D0034))
70#define ST1X_SM_SUPFRM_TIME_H_START ((APBADDR32)(ST1X_RX_SLP_REG_BASE + 0xA60D0038))
71#define ST1X_SM_TIME_SLTBD ((APBADDR32)(ST1X_RX_SLP_REG_BASE + 0xA60D003C))
72#define ST1X_SM_SUPFRM_TIME_L_SLTBD ((APBADDR32)(ST1X_RX_SLP_REG_BASE + 0xA60D0040))
73#define ST1X_SM_SUPFRM_TIME_H_SLTBD ((APBADDR32)(ST1X_RX_SLP_REG_BASE + 0xA60D0044))
74#define ST1X_SM_TIME_WAKEUP_START ((APBADDR32)(ST1X_RX_SLP_REG_BASE + 0xA60D0048))
75#define ST1X_SM_SUPFRM_TIME_L_WAKEUP_START ((APBADDR32)(ST1X_RX_SLP_REG_BASE + 0xA60D004C))
76#define ST1X_SM_SUPFRM_TIME_H_WAKEUP_START ((APBADDR32)(ST1X_RX_SLP_REG_BASE + 0xA60D0050))
77#define ST1X_SM_FINAL_PAUSE_DURATION ((APBADDR32)(ST1X_RX_SLP_REG_BASE + 0xA60D0054))
78#define ST1X_SM_PRESLP_CNT ((APBADDR32)(ST1X_RX_SLP_REG_BASE + 0xA60D0058))
79#define ST1X_SM_SLT_START_F32K ((APBADDR32)(ST1X_RX_SLP_REG_BASE + 0xA60D005C))
80#define ST1X_SM_WAKEUP_START_F32K ((APBADDR32)(ST1X_RX_SLP_REG_BASE + 0xA60D0060))
81
82
83#define ST1X_SM_CON_CLR_CNT_LSB (15)
84#define ST1X_SM_CON_CLR_CNT_WIDTH (1)
85#define ST1X_SM_CON_CLR_CNT_MASK (0x00008000)
86#define ST1X_SM_CON_CLR_CNT_BIT (0x00008000)
87
88#define ST1X_SM_CON_PAUSE_START_LSB (1)
89#define ST1X_SM_CON_PAUSE_START_WIDTH (1)
90#define ST1X_SM_CON_PAUSE_START_MASK (0x00000002)
91#define ST1X_SM_CON_PAUSE_START_BIT (0x00000002)
92
93#define ST1X_SM_CON_PAUSE_MODE_LSB (0)
94#define ST1X_SM_CON_PAUSE_MODE_WIDTH (1)
95#define ST1X_SM_CON_PAUSE_MODE_MASK (0x00000001)
96#define ST1X_SM_CON_PAUSE_MODE_BIT (0x00000001)
97
98#define ST1X_SM_PAUSE_TIME_PAUSE_TIME_LSB (0)
99#define ST1X_SM_PAUSE_TIME_PAUSE_TIME_WIDTH (32)
100#define ST1X_SM_PAUSE_TIME_PAUSE_TIME_MASK (0xFFFFFFFF)
101
102#define ST1X_SM_STA_SLP_EXIT_CPL_LSB (7)
103#define ST1X_SM_STA_SLP_EXIT_CPL_WIDTH (1)
104#define ST1X_SM_STA_SLP_EXIT_CPL_MASK (0x00000080)
105#define ST1X_SM_STA_SLP_EXIT_CPL_BIT (0x00000080)
106
107#define ST1X_SM_STA_PAUSE_CPL_LSB (6)
108#define ST1X_SM_STA_PAUSE_CPL_WIDTH (1)
109#define ST1X_SM_STA_PAUSE_CPL_MASK (0x00000040)
110#define ST1X_SM_STA_PAUSE_CPL_BIT (0x00000040)
111
112#define ST1X_SM_CFG_SW_WAKE_EN_LSB (8)
113#define ST1X_SM_CFG_SW_WAKE_EN_WIDTH (1)
114#define ST1X_SM_CFG_SW_WAKE_EN_MASK (0x00000100)
115#define ST1X_SM_CFG_SW_WAKE_EN_BIT (0x00000100)
116
117#define ST1X_SM_CFG_IRQ_EN_LSB (1)
118#define ST1X_SM_CFG_IRQ_EN_WIDTH (1)
119#define ST1X_SM_CFG_IRQ_EN_MASK (0x00000002)
120#define ST1X_SM_CFG_IRQ_EN_BIT (0x00000002)
121
122#define ST1X_SM_START_TIME_SYSTEM_TIME_CNT_LSB (2)
123#define ST1X_SM_START_TIME_SYSTEM_TIME_CNT_WIDTH (18)
124#define ST1X_SM_START_TIME_SYSTEM_TIME_CNT_MASK (0x000FFFFC)
125
126#define ST1X_SM_SW_WAKE_CON_SW_EVENT_LSB (0)
127#define ST1X_SM_SW_WAKE_CON_SW_EVENT_WIDTH (1)
128#define ST1X_SM_SW_WAKE_CON_SW_EVENT_MASK (0x00000001)
129#define ST1X_SM_SW_WAKE_CON_SW_EVENT_BIT (0x00000001)
130
131#define ST1X_SM_STEP_FRAC_STEP_INT_LSB (18)
132#define ST1X_SM_STEP_FRAC_STEP_INT_WIDTH (9)
133#define ST1X_SM_STEP_FRAC_STEP_INT_MASK (0x07FC0000)
134
135#define ST1X_SM_STEP_FRAC_STEP_FRAC_LSB (0)
136#define ST1X_SM_STEP_FRAC_STEP_FRAC_WIDTH (18)
137#define ST1X_SM_STEP_FRAC_STEP_FRAC_MASK (0x0003FFFF)
138
139#define ST1X_SM_SYSCNT_F32K_INT_SYSCNT_F32K_INT_LSB (0)
140#define ST1X_SM_SYSCNT_F32K_INT_SYSCNT_F32K_INT_WIDTH (20)
141#define ST1X_SM_SYSCNT_F32K_INT_SYSCNT_F32K_INT_MASK (0x000FFFFF)
142
143#define ST1X_SM_SYSCNT_F32K_FRAC_SYSCNT_F32K_FRAC_LSB (0)
144#define ST1X_SM_SYSCNT_F32K_FRAC_SYSCNT_F32K_FRAC_WIDTH (18)
145#define ST1X_SM_SYSCNT_F32K_FRAC_SYSCNT_F32K_FRAC_MASK (0x0003FFFF)
146
147#define ST1X_SM_SUPFRM_F32K_L_SUPFRM_CNT_F32K_LSB (0)
148#define ST1X_SM_SUPFRM_F32K_L_SUPFRM_CNT_F32K_WIDTH (32)
149#define ST1X_SM_SUPFRM_F32K_L_SUPFRM_CNT_F32K_MASK (0xFFFFFFFF)
150
151#define ST1X_SM_SUPFRM_F32K_H_SUPFRM_CNT_F32K_LSB (0)
152#define ST1X_SM_SUPFRM_F32K_H_SUPFRM_CNT_F32K_WIDTH (4)
153#define ST1X_SM_SUPFRM_F32K_H_SUPFRM_CNT_F32K_MASK (0x0000000F)
154
155#define ST1X_SM_SLEEP_OFFSET_CHIP_OFFSET_LSB (2)
156#define ST1X_SM_SLEEP_OFFSET_CHIP_OFFSET_WIDTH (14)
157#define ST1X_SM_SLEEP_OFFSET_CHIP_OFFSET_MASK (0x0000FFFC)
158
159#define ST1X_SM_TIME_START_SM_TIME_START_LSB (0)
160#define ST1X_SM_TIME_START_SM_TIME_START_WIDTH (20)
161#define ST1X_SM_TIME_START_SM_TIME_START_MASK (0x000FFFFF)
162
163#define ST1X_SM_SUPFRM_TIME_L_START_SM_SUPFRM_TIME_START_LSB (0)
164#define ST1X_SM_SUPFRM_TIME_L_START_SM_SUPFRM_TIME_START_WIDTH (32)
165#define ST1X_SM_SUPFRM_TIME_L_START_SM_SUPFRM_TIME_START_MASK (0xFFFFFFFF)
166
167#define ST1X_SM_SUPFRM_TIME_H_START_SM_SUPFRM_TIME_START_LSB (0)
168#define ST1X_SM_SUPFRM_TIME_H_START_SM_SUPFRM_TIME_START_WIDTH (4)
169#define ST1X_SM_SUPFRM_TIME_H_START_SM_SUPFRM_TIME_START_MASK (0x0000000F)
170
171#define ST1X_SM_TIME_SLTBD_SM_TIME_SLTBD_LSB (0)
172#define ST1X_SM_TIME_SLTBD_SM_TIME_SLTBD_WIDTH (20)
173#define ST1X_SM_TIME_SLTBD_SM_TIME_SLTBD_MASK (0x000FFFFF)
174
175#define ST1X_SM_SUPFRM_TIME_L_SLTBD_SM_SUPFRM_TIME_SLTBD_LSB (0)
176#define ST1X_SM_SUPFRM_TIME_L_SLTBD_SM_SUPFRM_TIME_SLTBD_WIDTH (32)
177#define ST1X_SM_SUPFRM_TIME_L_SLTBD_SM_SUPFRM_TIME_SLTBD_MASK (0xFFFFFFFF)
178
179#define ST1X_SM_SUPFRM_TIME_H_SLTBD_SM_SUPFRM_TIME_SLTBD_LSB (0)
180#define ST1X_SM_SUPFRM_TIME_H_SLTBD_SM_SUPFRM_TIME_SLTBD_WIDTH (4)
181#define ST1X_SM_SUPFRM_TIME_H_SLTBD_SM_SUPFRM_TIME_SLTBD_MASK (0x0000000F)
182
183#define ST1X_SM_TIME_WAKEUP_START_SM_TIME_WAKEUP_START_LSB (0)
184#define ST1X_SM_TIME_WAKEUP_START_SM_TIME_WAKEUP_START_WIDTH (20)
185#define ST1X_SM_TIME_WAKEUP_START_SM_TIME_WAKEUP_START_MASK (0x000FFFFF)
186
187#define ST1X_SM_SUPFRM_TIME_L_WAKEUP_START_SM_SUPFRM_WAKEUP_START_LSB (0)
188#define ST1X_SM_SUPFRM_TIME_L_WAKEUP_START_SM_SUPFRM_WAKEUP_START_WIDTH (32)
189#define ST1X_SM_SUPFRM_TIME_L_WAKEUP_START_SM_SUPFRM_WAKEUP_START_MASK (0xFFFFFFFF)
190
191#define ST1X_SM_SUPFRM_TIME_H_WAKEUP_START_SM_SUPFRM_WAKEUP_START_LSB (0)
192#define ST1X_SM_SUPFRM_TIME_H_WAKEUP_START_SM_SUPFRM_WAKEUP_START_WIDTH (4)
193#define ST1X_SM_SUPFRM_TIME_H_WAKEUP_START_SM_SUPFRM_WAKEUP_START_MASK (0x0000000F)
194
195#define ST1X_SM_FINAL_PAUSE_DURATION_FINAL_PAUSE_DURATION_LSB (0)
196#define ST1X_SM_FINAL_PAUSE_DURATION_FINAL_PAUSE_DURATION_WIDTH (32)
197#define ST1X_SM_FINAL_PAUSE_DURATION_FINAL_PAUSE_DURATION_MASK (0xFFFFFFFF)
198
199#define ST1X_SM_PRESLP_CNT_SM_PRESLP_CNT_LSB (0)
200#define ST1X_SM_PRESLP_CNT_SM_PRESLP_CNT_WIDTH (6)
201#define ST1X_SM_PRESLP_CNT_SM_PRESLP_CNT_MASK (0x0000003F)
202
203#define ST1X_SM_SLT_START_F32K_SM_SLT_START_F32K_LSB (0)
204#define ST1X_SM_SLT_START_F32K_SM_SLT_START_F32K_WIDTH (6)
205#define ST1X_SM_SLT_START_F32K_SM_SLT_START_F32K_MASK (0x0000003F)
206
207#define ST1X_SM_WAKEUP_START_F32K_SM_WAKEUP_START_F32K_LSB (0)
208#define ST1X_SM_WAKEUP_START_F32K_SM_WAKEUP_START_F32K_WIDTH (32)
209#define ST1X_SM_WAKEUP_START_F32K_SM_WAKEUP_START_F32K_MASK (0xFFFFFFFF)
210
211
212#endif //#ifndef _CPH_1X_RXSLP_H_