blob: c50bce97ff73d9d978c08baa994d71d92bc2df53 [file] [log] [blame]
rjw6c1fd8f2022-11-30 14:33:01 +08001/*****************************************************************************
2* Copyright Statement:
3* --------------------
4* This software is protected by Copyright and the information contained
5* herein is confidential. The software may not be copied and the information
6* contained herein may not be used or disclosed except with the written
7* permission of MediaTek Inc. (C) 2016
8*
9* BY OPENING THIS FILE, BUYER HEREBY UNEQUIVOCALLY ACKNOWLEDGES AND AGREES
10* THAT THE SOFTWARE/FIRMWARE AND ITS DOCUMENTATIONS ("MEDIATEK SOFTWARE")
11* RECEIVED FROM MEDIATEK AND/OR ITS REPRESENTATIVES ARE PROVIDED TO BUYER ON
12* AN "AS-IS" BASIS ONLY. MEDIATEK EXPRESSLY DISCLAIMS ANY AND ALL WARRANTIES,
13* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF
14* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NONINFRINGEMENT.
15* NEITHER DOES MEDIATEK PROVIDE ANY WARRANTY WHATSOEVER WITH RESPECT TO THE
16* SOFTWARE OF ANY THIRD PARTY WHICH MAY BE USED BY, INCORPORATED IN, OR
17* SUPPLIED WITH THE MEDIATEK SOFTWARE, AND BUYER AGREES TO LOOK ONLY TO SUCH
18* THIRD PARTY FOR ANY WARRANTY CLAIM RELATING THERETO. MEDIATEK SHALL ALSO
19* NOT BE RESPONSIBLE FOR ANY MEDIATEK SOFTWARE RELEASES MADE TO BUYER'S
20* SPECIFICATION OR TO CONFORM TO A PARTICULAR STANDARD OR OPEN FORUM.
21*
22* BUYER'S SOLE AND EXCLUSIVE REMEDY AND MEDIATEK'S ENTIRE AND CUMULATIVE
23* LIABILITY WITH RESPECT TO THE MEDIATEK SOFTWARE RELEASED HEREUNDER WILL BE,
24* AT MEDIATEK'S OPTION, TO REVISE OR REPLACE THE MEDIATEK SOFTWARE AT ISSUE,
25* OR REFUND ANY SOFTWARE LICENSE FEES OR SERVICE CHARGE PAID BY BUYER TO
26* MEDIATEK FOR SUCH MEDIATEK SOFTWARE AT ISSUE.
27*
28* THE TRANSACTION CONTEMPLATED HEREUNDER SHALL BE CONSTRUED IN ACCORDANCE
29* WITH THE LAWS OF THE STATE OF CALIFORNIA, USA, EXCLUDING ITS CONFLICT OF
30* LAWS PRINCIPLES. ANY DISPUTES, CONTROVERSIES OR CLAIMS ARISING THEREOF AND
31* RELATED THERETO SHALL BE SETTLED BY ARBITRATION IN SAN FRANCISCO, CA, UNDER
32* THE RULES OF THE INTERNATIONAL CHAMBER OF COMMERCE (ICC).
33*
34*****************************************************************************/
35#ifndef _CPH_RX_DFE_ATTIMER_H_
36#define _CPH_RX_DFE_ATTIMER_H_
37
38
39typedef volatile unsigned short* SRAMADDR; /* SRAM addr is 16 bits */
40typedef volatile unsigned short SRAMDATA; /* SRAM data is 16 bits */
41typedef volatile unsigned short* APBADDR; /* APB addr is 16 bits */
42typedef volatile unsigned short APBDATA; /* APB data is 16 bits */
43typedef volatile unsigned long* APBADDR32; /* APB addr is 32 bits */
44typedef volatile unsigned long APBDATA32; /* APB data is 32 bits */
45typedef volatile unsigned short* DPRAMADDR; /* DPRAM addr is 16 bits */
46typedef volatile signed short* DPRAMADDR_S; /* DPRAM addr is 16 bits */
47typedef volatile unsigned short DPRAMDATA; /* DPRAM data is 16 bits */
48
49
50#define RXDFE_ATIMER_REG_BASE (0xA70D0000)
51
52#define RXDFE_ATIMER_end (RXDFE_ATIMER_REG_BASE + 0x00000004 + 1*4)
53
54
55
56#define RG_RXDFE_ATIMER_TRG ((APBADDR32)(RXDFE_ATIMER_REG_BASE + 0x00000000))
57#define RG_RXDFE_ATIMER_RO ((APBADDR32)(RXDFE_ATIMER_REG_BASE + 0x00000004))
58
59
60#define RG_RXDFE_ATIMER_TRG_atimer_f52m_trg_LSB (31)
61#define RG_RXDFE_ATIMER_TRG_atimer_f52m_trg_WIDTH (1)
62#define RG_RXDFE_ATIMER_TRG_atimer_f52m_trg_MASK (0x80000000)
63#define RG_RXDFE_ATIMER_TRG_atimer_f52m_trg_BIT (0x80000000)
64
65#define RG_RXDFE_ATIMER_TRG_atimer_f52m_stp_LSB (30)
66#define RG_RXDFE_ATIMER_TRG_atimer_f52m_stp_WIDTH (1)
67#define RG_RXDFE_ATIMER_TRG_atimer_f52m_stp_MASK (0x40000000)
68#define RG_RXDFE_ATIMER_TRG_atimer_f52m_stp_BIT (0x40000000)
69
70#define RG_RXDFE_ATIMER_TRG_atimer_f2p17m_trg_LSB (16)
71#define RG_RXDFE_ATIMER_TRG_atimer_f2p17m_trg_WIDTH (1)
72#define RG_RXDFE_ATIMER_TRG_atimer_f2p17m_trg_MASK (0x00010000)
73#define RG_RXDFE_ATIMER_TRG_atimer_f2p17m_trg_BIT (0x00010000)
74
75#define RG_RXDFE_ATIMER_TRG_atimer_f2p17m_stp_LSB (15)
76#define RG_RXDFE_ATIMER_TRG_atimer_f2p17m_stp_WIDTH (1)
77#define RG_RXDFE_ATIMER_TRG_atimer_f2p17m_stp_MASK (0x00008000)
78#define RG_RXDFE_ATIMER_TRG_atimer_f2p17m_stp_BIT (0x00008000)
79
80#define RG_RXDFE_ATIMER_RO_atimer_f52m_status_LSB (31)
81#define RG_RXDFE_ATIMER_RO_atimer_f52m_status_WIDTH (1)
82#define RG_RXDFE_ATIMER_RO_atimer_f52m_status_MASK (0x80000000)
83#define RG_RXDFE_ATIMER_RO_atimer_f52m_status_BIT (0x80000000)
84
85#define RG_RXDFE_ATIMER_RO_atimer_f2p17m_status_LSB (16)
86#define RG_RXDFE_ATIMER_RO_atimer_f2p17m_status_WIDTH (1)
87#define RG_RXDFE_ATIMER_RO_atimer_f2p17m_status_MASK (0x00010000)
88#define RG_RXDFE_ATIMER_RO_atimer_f2p17m_status_BIT (0x00010000)
89
90
91#endif //#ifndef _CPH_RX_DFE_ATTIMER_H_